Part Number Hot Search : 
AD7391SR A3241 120G1 GF1004 ON1178 LP15R1 00N06 4FST3
Product Description
Full Text Search
 

To Download FAH4830 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  january 2013 ? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) FAH4830 haptic driver for dc motors (erms) and linear resonant actuators (lras) features ? direct drive of erm and lra motors ? external pwm input (10 khz to 50 khz) ? external motor enable/disable input ? internal mode-select register: erm or lra ? low standby current: <500 na ? fast wake-up time ? nearly rail-to-rail output swing ? register-based control by i 2 c ? over driving motor control ? under-voltage, over-current, and over- temperature protections ? settable filter and external gain control ? package: 10-lead mlp applications ? mobile phones ? handheld devices ? any key-pad interface related resources ? an-5067 ? pcb land pattern design and surface- mount guidelines for mlp packages description the FAH4830 is a high-performance enhanced haptic drive for mobile phone and other hand-held devices. the haptic driver takes a single-ended pwm input signal to control a dc motor. it can drive both eccentric rotating mass (erm) and linear resonant actuator (lra) motors. the device utilizes an external 10 khz to 50 khz pwm signal capable of meeting the wide range of resonant frequencies. the FAH4830 has its own register maps accessible via i 2 c serial communication. a gain control setting can be used to help prevent pwm noise from getting into the motor and to control the maximum output voltage on the motor. for erm motors, the ov er-drive control block is designed to control the inertial momentum of the motor. figure 1. block diagram ordering information part number operating temperature range package packing method FAH4830mpx -40c to +85c 10-lead, dual, jedec mo-229, 3mm square, molded leadless package (mlp) 3000 units on tape & reel
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 2 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) pin configuration figure 2. pin assignments (top view) pin definitions name pin # type description vdd 1 power power gnd 2, 7 power ground mdp 3 output positive motor driver output mdn 4 output negative motor driver output gain 5 input gain control for motor driving (39 nf capacitor required to tied to mdn) pwm 6 input pwm input hen 8 input haptic motor enable/disable (high: enable, low: disable) sda 9 input i 2 c data input scl 10 input i 2 c clock input note: 1. the exposed dap should be connected to ground.
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 3 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) absolute maximum ratings stresses exceeding the absolute maximum ratings may dam age the device. the device may not function or be operable above the recommended operating conditions and st ressing the parts to these levels is not recommended. in addition, extended exposure to stresses above the recomm ended operating conditions may affect device reliability. the absolute maximum ratings are stress ratings only. symbol parameter min. max. unit v dd dc supply voltage -0.3 6.0 v v io analog and digital i/o (all i nput and output pins) -0.3 v cc +0.3 v reliability information symbol parameter min. typ. max. unit t j junction temperature +150 c t stg storage temperature range -65 +150 c ? ja thermal resistance, jedec standard, multilayer test boards, still air 200 c/w electrostatic discharge information symbol parameter max. unit esd human body model, jesd22-a114 8 kv charged device model, jesd22-c101 2 recommended operating conditions the recommended operating conditions table defines th e conditions for actual device operation. recommended operating conditions are specified to en sure optimal performance to the datash eet specifications. fairchild does not recommend exceeding them or designing to absolute maximum ratings. symbol parameter min. typ. max. unit t a operating temperature range -40 +85 c v dd supply voltage range 2.7 3.3 5.5 v
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 4 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) electrical characteristics typical values are at t a = 25c, v dd = 3.3 v, and v ldo = 3.0 v unless otherwise noted. symbol parameter conditions min. typ. max. unit i fqy pwm input frequency square wave input 10 50 khz iih pwm input current pwm = 3.3 v 0.1 1.0 a iih hen input current hen = 3.3 v 0.1 1.0 a iil pwm input current pwm = 0.0 v 0.1 1.0 a iil hen input current hen = 0.0 v 0.1 1.0 a iih scl input current scl = 3.3 v 0.1 1.0 a iih sda input current sda = 3.3 v 0.1 1.0 a iil scl input current scl = 0.0 v 0.1 1.0 a iil sda input current sda = 0.0 v 0.1 1.0 a v ih input logic high 0.7 x v dd v v il input logic low 0.3 x v dd v i cap input capacitance pwm capacitance to gnd or vdd 19 pf v ol output voltage v dd = 3.3 v, r l = 10 ? 100 200 mv v oh output voltage v dd = 3.3 v, r l = 10 ? v ldo -0.3 2.9 3.1 v i out short-circuit protection v dd = 3.3 v, mdp to mdn short to each other & short to gnd 500 ma t wu wake-up time 30 50 s t sd shutdown time pwm = 50% duty cycle, cf = 39.0 nf, hen high to low 1 3 s r in input resistance gain input ? default register setting 10 k ? c in input capacitance gain input 10 pf i dd supply current pwm = 22.4 khz 50% duty, lra/erm mode, r l = 10 ? 4 7 ma i po power-down supply current v pwm = 0 v, v dd = 2.7 v, v ldo = 2.4 v, reg 0x20 bit 7=0 100 400 na v out output voltage range 2.4 3.0 3.6 v v reg output voltage accuracy -1 1 % figure 3. haptic enable/disable functional timing
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 5 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) i 2 c dc electrical characteristics t a = 25c, v dd = 3.3 v, and v ldo = 3.0 v unless otherwise noted. symbol parameter fast mode (400khz) min. max. unit v il low-level input voltage -0.3 0.6 v v ih high-level input voltage 1.3 v v ol low-level output voltage at 3 ma sink current (open-drain or open-collector) 0 0.4 v i ih high-level input current of ea ch i/o pin, input voltage = v dd -1 1 a i il low-level input current of each i/o pin, input voltage = 0 v -1 1 a i 2 c ac electrical characteristics symbol parameter fast mode (400khz) min. max. unit f scl scl clock frequency 0 400 khz t hd;sta hold time (repeated) start condition 0.6 s t low low period of scl clock 1.3 s t high high period of scl clock 0.6 s t su;sta set-up time for repeated start condition 0.6 s t hd;dat data hold time 0 0.9 s t su;dat data set-up time (2) 100 ns t r rise time of sda and scl signals (3) 20+0.1c b 300 ns t f fall time of sda and scl signals (3) 20+0.1c b 300 ns t su;sto set-up time for stop condition 0.6 s t buf bus-free time between stop and start conditions 1.3 s t sp pulse width of spikes that must be suppressed by the input filter 0 50 ns notes: 2. a fast-mode i 2 c bus? device can be used in a standard-mode i 2 c bus system, but the requirement t su;dat ? 250 ns must then be met. this is automatically the case if the device does not st retch the low period of the scl signal. if such a device does stretch the low period of the scl signal, it must output the next data bit to the serial data (sda) line t r_max + t su;dat = 1000 + 250 = 1250 ns (according to the standard-mode i 2 c bus specification) before the scl line is released. 3. c b equals the total capacitance of one bus line in pf. if mixe d with high-speed mode devices, faster fall times are allowed according to the i 2 c specification. figure 4. definition of timing for full-speed mode devices on the i 2 c bus
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 6 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) functional description i 2 c control writing to and reading from registers is accomplished via the i 2 c interface. the i 2 c protocol requires that one device on the bus initiates and controls all read and write operations. this device is called the ?master? device. the master device generates the scl signal, which is the clock signal for all other devices on the bus. all other devices on the bus are called ?slave? devices. the FAH4830 is a slave device. both the master and slave devices can send and receive data on the bus. during i 2 c operations, one data bit is transmitted per clock cycle. all i 2 c operations follow a repeating nine- clock-cycle pattern that consis ts of eight bits (one byte) of transmitted data followed by an acknowledge (ack) or not acknowledge (nack) from the receiving device. note that there are no unused clock cycles during any operation; therefore, ther e must be no breaks in the stream of data and acks/nacks during data transfers. for most operations, i 2 c protocol requires the sda line remain stable (unmoving) whenever scl is high. for example, transitions on the sda line can only occur when scl is low. the exceptions are when the master device issues a start or stop condition. the slave device cannot issue a start or stop condition. start condition: this condition occurs when the sda line transitions from high to low while scl is high. the master device uses this c ondition to indicate that a data transfer is about to begin. stop condition: this condition occurs when the sda line transitions from low to high while scl is high. the master device uses this condition to signal the end of a data transfer. acknowledge and not acknowledge: when data is transferred to the slave device, the slave device sends acknowledge (ack) after receiving every byte of data. the receiving device sends an ack by pulling sda low for one clock cycle. when the master device is reading data from the slave device, the master sends an ack after receiving every byte of data. following the last byte, a master device sends a ?not acknowledge? (nack) instead of an ack, followed by a stop condition. a nack is indicated by leaving sda high during the clock after the last byte. slave address each slave device on the bus must have a unique address so the master can identify which device is sending or receiving data. the FAH4830 slave address is 0000110x binary, where ?x? is the read/write bit. master write operations are indicated when x = 0. master read operations are indicated when x = 1. writing to and reading from the FAH4830 all read and write operations must begin with a start condition generated by the master. after the start condition, the master must immediately send a slave address (7 bits), followed by a read/write bit. if the slave address matches the address of the FAH4830, the FAH4830 sends an ack after receiving the read/write bit by pulling the sda line low for one clock cycle. setting the pointer for all operations, a ?pointer? stored in the command register must be indicating the register to be written or read. to change the pointer value in the command register, the read/write bit following the address must be 0. this indicates that the ma ster writes new information into the command register. after the FAH4830 sends an ack in response to receiving the address and read/write bit, the master must transmit an appropriate 8-bit pointer value, as explained in the i 2 c registers section. the FAH4830 sends an ack after receiving the new pointer data. the pointer-set operation is illustrated in figure 7 and figure 8. any time a pointer-set is performed, it must be immediately followed by a re ad or write operation. the command register retains the pointer between operations; once a register is indicated, subsequent read operations do not require a pointer set cycle. write operations always require the pointer be reset. reading if the pointer is already pointing to the desired register, the master can read from t hat register by setting the read/write bit (following the slave address) to 1. after sending an ack, data transmission begins during the following clock cycle. the master should respond with a nack, followed by a stop condition (see figure 5) . the master can read multiple bytes by responding to the data with an ack instead of a nack and continuing to send scl pulses, as shown in figure 6. the FAH4830 increments the pointer by one and sends the data from the next register. the master indicates the last data byte by responding with a nack, followed by a stop. to read from a register other than the one currently indicated by the command register, a pointer to the desired register must be set. immediately following the pointer-set, the master must perform a repeat start condition (see figure 8) , which indicates to the FAH4830 that a new operation is about to occur. if the repeat start condition does not occur, the FAH4830 assumes that a write is taking place and the selected register is overwritten by the upcoming data on the data bus. after the star t condition, the master must again send the device address and read/write bit. this time, the read/write bit must be set to 1 to indicate a read. the rest of the read cycle is the same as described for reading from a preset pointer location. writing all writes must be preceded by a pointer set, even if the pointer is already pointing to the desired register. immediately following the pointer-set, the master must begin transmitting the data to be written. after transmitting each byte of data, the master must release the serial data (sda) line for one clock cycle to allow the FAH4830 to acknowledge receiving the byte. the write operation should be terminated by a stop condition from the master (see figure 7) . as with reading, the master can write multiple bytes by continuing to send data. the FAH4830 increments the pointer by one and accepts data for the next register. the master indicates the last data byte by issuing a stop condition.
? 2007 fairchild semiconductor corporation www.fairchildsemi.com read / write diagrams figure 5. i 2 c read figure 6. i 2 c multiple byte read figure 7. i 2 c write figure 8. i 2 c write followed by read digital interface the i 2 c-compatible interface is used to program the FAH4830 as listed in the below regist er configurations. the i 2 c address of the FAH4830 is 0x06. binary hex 00000110 0x06
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 8 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) register definitions table 1. control registers and default values address register name type reset value 0x20 control0 r/w 10010000 0x21 control1 r/w 00101100 0x22 haptic_stat r 00001110 table 2. control register ma p (control0, control1, status) bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 haptic_en odrv_en odrven_hl mot_typ reserved pwm_div input resistance[7:5] vldo_out reserved reserved[7:4] vdd_g vreg_g ot reserved notes: 4. connect the bottom dap to ground. table 3. control 0 ? address: 20h ? reset value: 1001_0000 ? type: read/write ? bold is default state bit # name size (bits) description 7 haptic_en 1 haptic drive enable mode 0: power-down mode 1: normal operation mode 6 odrv_en 1 haptic over-drive enable mode (for erm) 0: disable over drive 1: enable over drive 5 odrven_hl 1 selection of over-drive 0: over-drive low (gnd rail) 1: over-drive high (vdd rail) 4 mot_typ 1 select motor type 0: lra (linear resonant actuator) 1: erm (eccentric rotation mass) 3:2 reserved 2 not used 1:0 pwm_div 2 select pwm divide 00: 1/1 01: 1/128 10: 1/256 11: 1/512
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 9 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) table 4. control 1 ? address: 21h ? reset value: 0010_1100 ? type: read/write ? bold is default state bit # name size (bits) description 7:5 input resistance 3 000: 8 k ? 001: 10 k ? 010: 12 k ? 011: 14 k ? 100: 16 k ? 101: 18 k ? 110: 20 k ? 111: 22 k ? 4:2 vldo_out 3 000: 2.4 v 001: 2.6 v 010: 2.8 v 011: 3.0 v 100: 3.2 v 101 :3.4 v 110: 3.6 v 1:0 reserved 2 not used table 5. status ? address: 22h ? reset value: 0000_1110 ? type: read only bit # name size (bits) description 7:4 reserved 4 not used 3 vdd_g 1 0: input voltage is not valid (under uv lo); input voltage is less than 2.3 v (rising) / 2.1 v (falling) 1: input voltage is valid (over uvlo) 2 vldo_out_g 1 0: regulator output is not valid (v ldo_out is less than 70% of v ldo_out programmed) 1: regulator output is valid 1 ot 1 0: over-temperature protection is tripped 1: over-temperature prot ection is not tripped 0 reserved 1 not used, default is 0 table 6. v dd vs. v ldo_out v ldo_out (programmed voltage) v dd (v) 2.7 3.0 3.3 4.5 5.0 5.5 2.4 2.4 2.4 2.4 2.4 2.4 2.6 2.6 2.6 2.6 2.6 2.6 2.8 2.8 2.8 2.8 2.8 3.0 3.0 3.0 3.0 3.2 3.2 3.2 3.2 3.4 3.4 3.4 3.6 3.6 3.6
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 10 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) applications information the FAH4830 has the external pwm input pin for the motor driver block. in er m mode, the device uses the 39 nf external capacitor as an integrator. this converts the pwm output to differential dc levels on the mdp / mdn outputs. in the lra mode, to control the 10 khz to 50 khz frequency range of the pwm input signal; the device incorporates an internal cloc k-dividing feature that can be modified via the i 2 c register settings. this allows the user flexibility to obtain the correct resonant frequency for the chosen lra device. the input signal?s duty cycle changes the amplitude of the positive and negative out puts for the motor drive. the lra and erm motor vibration strength depends on the pwm duty cycle. when the duty cycle is 50/50, the device stops. the vibration is maximum when the duty ratio is 1% to 99% or 99% to 1%. the regulator voltage level controls the amplitude of the signal at the motor. figure 9. lra motor drive (mdn, mdp) figure 10. system block diagram
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 11 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) figure 11. erm system block diagram table 7. erm motor function pwm duty cycle erm drive voltage 90/10% pwm duty cycle v dd gnd 50/50% pwm duty cycle v dd gnd 10/90% pwm duty cycle
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 12 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) figure 12. lra system block diagram table 8. lra resonant actuator function pwm duty cycle (1) lra drive voltage at resonant frequency 90/10% pwm duty cycle 50/50% pwm duty cycle 10/90% pwm duty cycle note: 5. pwm frequency is a multiple of the lra re sonant frequency, which is controlled by i 2 c register control 0 bit zero and one. for example, if the lra resonant frequency is 175 hz, the pwm frequency would be 22.4 khz and the i 2 c divide by register would be programmed to 1/128.
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 13 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) filter and gain control low-pass filter the c f in figure 1 (low-pass filter) is used to reduce the high-frequency harmonics caused by the pwm signal when the internal clock processing block operates. if c f is increased, the lower-frequency harmonics are reduced. if the value is decre ased, the higher-frequency harmonics are decreased. usually, 39 nf is recommended for erm devices. verify that the cut-off frequency is higher than the re sonant frequency of the haptic device. c f is a required component for the circuit to operate properly. the low-pass filter cut-off frequency may be determined as f c = 1 / (2 r f c). at default settings and c f = 39 nf, the cut-off freqency is 408 hz. gain control the gain of the FAH4830 is permanently set to a value of 1 with the internal resistors, at any programmable resistor value setting. if a motor requires a voltage less than is programmable with the ldo, an external resistor may be placed in parallel with capacitor c f . the resultant gain is the parallel combination of external r f and internal r f , divided by the r i resistor. internal ldo the internal ldo is designed for an i 2 c seven-step adjustable output voltage. this provides flexibility for various motor voltages and configurations for low-power consumption. the ldo includes an internal circuit for short-circuit current protection. serial interface on power-up, the device default values are invoked. the FAH4830 allows programming through the registers: the motor type, pwm dividing ratio, power down, and others functions. the device functions without any i 2 c input signals connected. thermal shutdown the device has thermal shutdown capability. if the junction temperature is ab ove 150c, the temperature control block shuts down and stays off until the temperature is below 134c. the register values are kept as written so that it?s not required to initialize again. over-current limitation the driver includes a current- limitation block to protect against an over-current condit ion, mainly caused by a stuck-rotor condition. over-c urrent protection limitation is 500 ma typical. over-drive motor control for erm a common approach to driving dc motors is to over- drive a voltage that overcome s the inertia of the motor's mass. the motor is often overdriven for a short time before returning to the motor's rated voltage to sustain rotation. the fan4830 haptic block can over-drive a motor up to the v dd voltage. over-drive can also be used to stop (or brake) a motor quickly. the haptic driver can brake down to a voltage of gnd. reference the motor datasheet for safe and reliable over-drive voltage and duration. normally, an erm motor?s rated voltage is 1.5 v, but it can be driven up to v dd for an over-drive condition. the over-drive function should be used during start and stop only because it can damage the erm motor if it is used for longer than the time guaranteed in the motor datasheet. the over-drive feature also helps to eliminate long vibration tails, which are undesirable in haptic feedback systems. this function could be used in the following steps: 1. hen = low 2. pwm = 90%-10% (example) 3. ordrven_hl = 1 (high drive) 4. ordven = 1 (enabled) apply +v reg to motor (start) 5. hen = 1 (enabled motor drive) 6. ordven = 0 (disabled) 7. pwm = signal (example ?3 clicks?) 8. ordrven_hl = low 9. ordven = 1 (enabled) apply ?v reg to motor (brake) 10. hen = 0 (disable motor drive) 11. ordven = 0 (disabled) over-drive duration it is important that over-drive time not damage motors. the over-drive duration time must be dependent on the motor datasheet and care taken not to assert an over- voltage condition over the rat ed time limit of the motor. status registers the FAH4830 has a status r egister set that monitors ldo input voltage, regulator output voltage, and over- temperature status.
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 14 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras) physical dimensions figure 13. 10-lead , jedec mo-229, 3 mm square, molded leadless package (mlp) package drawings are provided as a service to customers consi dering fairchild components. drawings may change in any manner without notice. please note the revision and/or date on the drawi ng and contact a fairchild semiconductor representative to ver ify or obtain the most recent revision. package specifications do not expand the terms of fairchild?s worldwide terms and conditions, specifically the warranty therein, which covers fairchild products. always visit fairchild semiconductor?s online packagi ng area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ . b. dimensions are in millimeters. c. dimensions and tolerances per mlp10breva a. conforms to jedec registration mo-229, variation weed-5 asme y14.5m, 1994 0.10 cab 0.05 c top view bottom view recommended land pattern 0.15 c 0.08 c b a c 3.0 3.0 0.05 0.00 0.15 c 2x 2x 0.8 max side view seating plane 0.10 c 0.5 2.0 (0.20) 1 5 6 10 6 10 1 5 pin #1 ident 0.30 0.20 2.250.05 1.550.05 0.400.05 2.25 3.10 0.23 0.55 2.20 2.00 1.55 0.02 2.00 0.50 0.25 0.78 2.33 d d. land pattern dimensions are nominal reference values only (3.000.10) (3.000.10) (0.38)
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAH4830 ? 1.0.1 15 FAH4830 ? haptic driver for dc motors (erm s) and linear resonant actuators (lras)


▲Up To Search▲   

 
Price & Availability of FAH4830

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X