

# 3-A Step-Down Converter with Hiccup Short Circuit Protection in 2x2 QFN Package

Check for Samples: TPS62085, TPS62086, TPS62087

#### **FEATURES**

- DCS-Control<sup>™</sup> Topology
- Up to 95% Efficiency
- Hiccup Short Circuit Protection
- Power Save Mode for Light Load Efficiency
- 100% Duty Cycle for Lowest Dropout
- 2.5-V to 6.0-V Input Voltage Range
- 17-µA Operating Quiescent Current
- 0.8-V to V<sub>IN</sub> Adjustable Output Voltage
- 1.8-V and 3.3-V Fixed Output Voltage
- Output Discharge
- Power Good Output
- Thermal Shutdown Protection
- Available in 2-mm x 2-mm QFN Package

#### **APPLICATIONS**

- Battery Powered Application
- Point of Load
- Processor Supply
- Hard Disk Drives



Figure 1. Typical Application

#### **DESCRIPTION**

The TPS62085, TPS62086, and TPS62087 device family are high frequency synchronous step-down converters optimized for small solution size and high efficiency. With an input voltage range of 2.5 V to 6.0 V, common battery technologies are supported. The devices focus on high efficiency step-down conversion over a wide output current range. At medium to heavy loads, the converter operates in PWM mode and automatically enters Power Save Mode operation at light load to maintain high efficiency over the entire load current range.

To address the requirements of system power rails, the internal compensation circuit allows a large selection of external output capacitor values ranging from 10-μF to 150-μF capacitance. Together with its DCS-Control architecture excellent load transient performance and output voltage regulation accuracy are achieved. The devices are available in a 2-mm x 2-mm QFN package.



Figure 2. Typical Application Efficiency

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **ORDERING INFORMATION**

| PART NUMBER (1) | OUTPUT VOLTAGE | PACKAGE MARKING | PACKAGE   |
|-----------------|----------------|-----------------|-----------|
| TPS62085RLT     | Adjustable     | PD5Q            |           |
| TPS62086RLT     | 3.3 V          | PD4Q            | 7-Pin QFN |
| TPS62087RLT     | 1.8 V          | PD3Q            |           |

<sup>(1)</sup> For detailed ordering information please check the PACKAGE OPTION ADDENDUM section at the end of this datasheet.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                           |                                    | VAL     | VALUE                 |    |  |  |
|---------------------------|------------------------------------|---------|-----------------------|----|--|--|
|                           |                                    | MIN MAX |                       |    |  |  |
| Voltage Range at Pins (2) | VIN, FB, VOS, EN, PG               | -0.3    | 7                     | V  |  |  |
|                           | SW                                 | -0.3    | V <sub>IN</sub> + 0.3 |    |  |  |
| ESD Rating                | Human Body Model, HBM              |         | 2                     | kV |  |  |
|                           | Charged Device Model, CDM          |         | 500                   | V  |  |  |
| Temperature Range         | Operating Junction, T <sub>J</sub> | -40     | 150                   | °C |  |  |
|                           | Storage, T <sub>stg</sub>          | -65     | 150                   | °C |  |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TPS62085/6/7 | UNITS |
|------------------|----------------------------------------------|--------------|-------|
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 107.8        |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 66.2         |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 17.1         | 80044 |
| ΨЈТ              | Junction-to-top characterization parameter   | 2.1          | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter | 17.1         |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | n/a          |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## **RECOMMENDED OPERATING CONDITIONS**(1)

|                      |                                | MIN | TYP | MAX | UNIT |
|----------------------|--------------------------------|-----|-----|-----|------|
| $V_{IN}$             | Input voltage range            | 2.5 |     | 6.0 | V    |
| I <sub>SINK_PG</sub> | Sink current at PG pin         |     |     | 1.0 | mA   |
| $V_{PG}$             | Pull-up resistor voltage       |     |     | 6.0 | V    |
| TJ                   | Operating junction temperature | -40 |     | 125 | °C   |

(1) Refer to the APPLICATION INFORMATION section for further information.

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated

**TRUMENTS** 

<sup>(2)</sup> All voltage values are with respect to network ground terminal.





SLVSB70 - OCTOBER 2013 www.ti.com

#### **ELECTRICAL CHARACTERISTICS**

 $T_J = -40$  °C to 125 °C, and  $V_{IN} = 3.6$  V. Typical values are at  $T_J = 25$  °C, unless otherwise noted.

|                     | PARAMETER                          | TEST CONDITIONS                                                                                                                | MIN  | TYP  | MAX      | UNIT |  |
|---------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------|--|
| SUPPLY              | Υ                                  |                                                                                                                                |      |      |          |      |  |
| V <sub>IN</sub>     | Input voltage range                |                                                                                                                                | 2.5  |      | 6.0      | V    |  |
| IQ                  | Quiescent current into VIN         | No load, device not switching $T_J = -40$ °C to 85 °C, $V_{IN} = 2.5$ V to 5.5 V                                               |      | 17   | 25       | μA   |  |
| I <sub>SD</sub>     | Shutdown current into VIN          | EN = Low,<br>$T_J = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ , $V_{IN} = 2.5 ^{\circ}\text{V}$ to 5.5 $^{\circ}\text{V}$ |      | 0.7  | 5        | μA   |  |
| V                   | Under voltage lock out threshold   | V <sub>IN</sub> falling                                                                                                        | 2.1  | 2.2  | 2.3      | V    |  |
| $V_{UVLO}$          | Under voltage lock out hysteresis  | V <sub>IN</sub> rising                                                                                                         |      | 200  |          | mV   |  |
| _                   | Thermal shutdown threshold         | T <sub>J</sub> rising                                                                                                          |      | 150  |          | °C   |  |
| $T_{JSD}$           | Thermal shutdown hysteresis        | T <sub>J</sub> falling                                                                                                         |      | 20   |          | °C   |  |
| LOGIC               | INTERFACE EN                       |                                                                                                                                |      |      |          |      |  |
| V <sub>IH</sub>     | High-level input voltage           | V <sub>IN</sub> = 2.5 V to 6.0 V                                                                                               | 1.0  |      |          | V    |  |
| V <sub>IL</sub>     | Low-level input voltage            | V <sub>IN</sub> = 2.5 V to 6.0 V                                                                                               |      |      | 0.4      | V    |  |
| I <sub>EN,LKG</sub> | Input leakage current into EN pin  | EN = High                                                                                                                      |      | 0.01 | 0.16     | μA   |  |
| R <sub>PD</sub>     | Pull-down resistance at EN pin     | EN = Low                                                                                                                       |      | 400  |          | kΩ   |  |
| SOFT S              | TART, POWER GOOD                   | ,                                                                                                                              |      |      | ļ.       |      |  |
| t <sub>SS</sub>     | Soft start time                    | Time from EN high to 95% of V <sub>OUT</sub> nominal                                                                           |      | 0.8  |          | ms   |  |
|                     | 5 11 11                            | V <sub>OUT</sub> rising, referenced to V <sub>OUT</sub> nominal                                                                | 93   | 95   | 98       | %    |  |
| $V_{PG}$            | Power good threshold               | V <sub>OUT</sub> falling, referenced to V <sub>OUT</sub> nominal                                                               | 88   | 90   | 93       | %    |  |
| $V_{PG,OL}$         | Low-level output voltage           | I <sub>sink</sub> = 1 mA                                                                                                       |      |      | 0.4      | V    |  |
| I <sub>PG,LKG</sub> | Input leakage current into PG pin  | V <sub>PG</sub> = 5.0 V                                                                                                        |      | 0.01 | 0.16     | μA   |  |
| OUTPU               | Т                                  | ,                                                                                                                              |      |      | ļ.       |      |  |
|                     | Output voltage range, TPS62085     |                                                                                                                                | 0.8  |      | $V_{IN}$ | V    |  |
| $V_{OUT}$           | Output voltage accuracy,           | I <sub>OUT</sub> = 1 A, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V, PWM mode                                                     | -1.0 |      | 1.0      | -    |  |
|                     | TPS62086, TPS62087 <sup>(1)</sup>  | I <sub>OUT</sub> = 0 A, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V, PFM mode                                                     | -1.0 |      | 2.1      | %    |  |
|                     | (1)(2)                             | I <sub>OUT</sub> = 1A , V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V, PWM mode                                                     | 792  | 800  | 808      |      |  |
| $V_{FB}$            | Feedback regulation voltage (1)(2) | I <sub>OUT</sub> = 0 A, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V, PFM mode                                                     | 792  | 800  | 817      | mV   |  |
| I <sub>FB,LKG</sub> | Feedback input leakage current     | V <sub>FB</sub> = 1 V                                                                                                          |      | 0.01 | 0.1      | μA   |  |
| R <sub>DIS</sub>    | Output discharge resistor          | EN = LOW, V <sub>OUT</sub> = 1.8 V                                                                                             |      | 260  |          | Ω    |  |
|                     | Line regulation                    | I <sub>OUT</sub> = 1 A, V <sub>IN</sub> = 2.5 V to 6.0 V                                                                       |      | 0.02 |          | %/V  |  |
|                     | Load regulation                    | I <sub>OUT</sub> = 0.5 A to 3 A                                                                                                |      | 0.16 |          | %/A  |  |
| POWER               | RSWITCH                            | 1                                                                                                                              |      |      |          |      |  |
| _                   | High-side FET on-resistance        | I <sub>SW</sub> = 500 mA                                                                                                       |      | 31   | 56       | mΩ   |  |
| R <sub>DS(on)</sub> | Low-side FET on-resistance         | I <sub>SW</sub> = 500 mA                                                                                                       |      | 23   | 45       | mΩ   |  |
| I <sub>LIM</sub>    | High-side FET switch current limit |                                                                                                                                | 3.7  | 4.6  | 5.5      | Α    |  |
| f <sub>SW</sub>     | PWM switching frequency            | I <sub>OUT</sub> = 1 A                                                                                                         |      | 2.4  |          | MHz  |  |

For more information, see POWER SAVE MODE section.

Conditions: L = 0.47  $\mu$ H, C<sub>OUT</sub> = 22  $\mu$ F

SLVSB70 – OCTOBER 2013 www.ti.com

#### **DEVICE INFORMATION**



#### **PIN FUNCTIONS**

| PIN  |     | 1/0 | DESCRIPTION                                                                                                                                                                                                     |  |  |  |  |  |  |
|------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME | NO. | I/O | DESCRIPTION                                                                                                                                                                                                     |  |  |  |  |  |  |
| EN   | 1   | IN  | Device enable pin. To enable the device this pin needs to be pulled high. Pulling this pin low disables the device. This pin has an pull-down resistor of typically 400 k $\Omega$ when the device is disabled. |  |  |  |  |  |  |
| PG   | 2   | OUT | Power good open drain output pin. The pull-up resistor can not be connected to any voltage higher than 6 V.                                                                                                     |  |  |  |  |  |  |
| FB   | 3   | IN  | Feedback pin. For the fixed output voltage versions this pin must be connected to the output.                                                                                                                   |  |  |  |  |  |  |
| VOS  | 4   | IN  | Output voltage sense pin. This pin must be directly connected to the output.                                                                                                                                    |  |  |  |  |  |  |
| GND  | 5   |     | Ground pin.                                                                                                                                                                                                     |  |  |  |  |  |  |
| SW   | 6   | PWR | Switch pin of the power stage.                                                                                                                                                                                  |  |  |  |  |  |  |
| VIN  | 7   | PWR | Input voltage pin.                                                                                                                                                                                              |  |  |  |  |  |  |

### **FUNCTIONAL BLOCK DIAGRAM**



NSTRUMENTS





## **TYPICAL CHARACTERISTICS**



## **Measurement Application Circuit**

## **List of Components**

| REFERENCE | DESCRIPTION                                                                       | MANUFACTURER |
|-----------|-----------------------------------------------------------------------------------|--------------|
| C1        | 10 μF, Ceramic Capacitor, 6.3 V, X7R, size 0805, GRM21BR71A106ME51L               | Murata       |
| C2        | 22 μF, Ceramic Capacitor, 6.3 V, X5R, size 0805, GRM21BR60J226ME39L               | Murata       |
| L1        | 0.47 µH, Power Inductor, size 4x4x1.5 mm, XFL4015-471ME                           | Coilcraft    |
| R1        | Depending on the output voltage, 1%, size 0603; 0 $\Omega$ for TPS62086, TPS62087 | Std          |
| R2        | 162 kΩ, Chip Resistor, 1/16 W, 1%, size 0603; open for TPS62086, TPS62087         | Std          |
| R3        | 1 MΩ, Chip Resistor, 1/16 W, 1%, size 0603                                        | Std          |

#### **Table of Graphs**

| $V_{IN} = 3.6 \text{ V}, V_{OUT} = 1.3$ | 2 V, T <sub>A</sub> = 25 °C, unless otherwise noted                       | Figure    |
|-----------------------------------------|---------------------------------------------------------------------------|-----------|
|                                         | TPS62085, V <sub>OUT</sub> = 0.95 V                                       | Figure 3  |
|                                         | TPS62085, V <sub>OUT</sub> = 1.2 V                                        | Figure 4  |
| Efficiency                              | TPS62086, V <sub>OUT</sub> = 3.3 V                                        | Figure 5  |
|                                         | TPS62087, V <sub>OUT</sub> = 1.8 V                                        | Figure 6  |
| Line Regulation                         | TPS62085                                                                  | Figure 7  |
| Load Regulation                         | TPS62085                                                                  | Figure 8  |
| Switching Frequency                     | TPS62085                                                                  | Figure 9  |
|                                         | TPS62085, PWM Operation (Load = 3 A)                                      | Figure 10 |
|                                         | TPS62085, PFM Operation (Load = 100 mA)                                   | Figure 11 |
|                                         | TPS62085, Load Sweep (Load = Open to 3 A)                                 | Figure 12 |
|                                         | TPS62085, Startup (Load = $0.47 \Omega$ )                                 | Figure 13 |
|                                         | TPS62085, Startup (Load = Open)                                           | Figure 14 |
| Waveforms                               | TPS62085, Shutdown (Load = $0.47 \Omega$ )                                | Figure 15 |
| vvaveionns                              | TPS62085, Shutdown (Load = Open)                                          | Figure 16 |
|                                         | TPS62085, Load Transient (Load = 0.5 A to 3 A)                            | Figure 17 |
|                                         | TPS62085, Load Transient (Load = 50 mA to 3 A)                            | Figure 18 |
|                                         | TPS62085, Output Short Circuit Protection (Load = 0.47 Ω, Entry)          | Figure 19 |
|                                         | TPS62085, Output Short Circuit Protection (Load = 0.47 Ω, Recovery)       | Figure 20 |
|                                         | TPS62085, Output Short Circuit Protection (Load = 0.47 Ω, HICCUP Zoom In) | Figure 21 |

Product Folder Links: TPS62085 TPS62086 TPS62087

SLVSB70 – OCTOBER 2013 www.ti.com







Texas Instruments SLVSB70 - OCTOBER 2013 www.ti.com













Figure 21.





#### DETAILED DESCRIPTION

#### **DEVICE OPERATION**

The TPS62085, TPS62086, and TPS62087 synchronous step-down converters are based on the DCS-Control (Direct Control with Seamless transition into Power Save Mode) topology. This is an advanced regulation topology that combines the advantages of hysteretic, voltage, and current mode control schemes.

The DCS-Control topology operates in PWM (Pulse Width Modulation) mode for medium to heavy load conditions and in Power Save Mode at light load currents. In PWM mode, the converter operates with its nominal switching frequency of 2.4 MHz having a controlled frequency variation over the input voltage range. As the load current decreases, the converter enters Power Save Mode, reducing the switching frequency and minimizing the IC quiescent current to achieve high efficiency over the entire load current range. Since DCS-Control supports both operation modes (PWM and PFM) within a single building block, the transition from PWM mode to Power Save Mode is seamless and without effects on the output voltage. Fixed output voltage version provides smallest solution size combined with lowest quiescent current. The devices offer both excellent DC voltage and superior load transient regulation, combined with very low output voltage ripple, minimizing interference with RF circuits.

#### **POWER SAVE MODE**

As the load current decreases, the TPS62085, TPS62086, and TPS62087 enter Power Save Mode operation. During Power Save Mode, the converter operates with reduced switching frequency and with a minimum quiescent current maintaining high efficiency. The power save mode occurs when the inductor current becomes discontinuous. It is based on a fixed on-time architecture, following Equation 1. The switching frequency over the whole load current range is also shown in Figure 9 for a typical application.

$$t_{ON} = 420 \text{ns} \times \frac{V_{OUT}}{V_{IN}}$$

$$f_{PFM} = \frac{2 \times I_{OUT}}{t_{ON}^2 \times \frac{V_{IN}}{V_{OUT}} \times \frac{V_{IN} - V_{OUT}}{L}}$$
(1)

In Power Save Mode, the output voltage rises slightly above the nominal output voltage, as shown in Figure 8. This effect is minimized by increasing the output capacitor or inductor value. The output voltage accuracy in PFM operation is reflected in the electrical specification table and given for a 22-µF output capacitor.

#### 100% DUTY CYCLE LOW DROPOUT OPERATION

The devices offer low input to output voltage difference by entering 100% duty cycle mode. In this mode the high side MOSFET switch is constantly turned on and the low side MOSFET is switched off. This is particularly useful in battery powered applications to achieve the longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage to maintain output regulation, depending on the load current and output voltage can be calculated as:

$$V_{IN,MIN} = V_{OUT} + I_{OUT,MAX} \times (R_{DS(on)} + R_L)$$
(2)

With:

V<sub>IN MIN</sub> = Minimum input voltage to maintain an output voltage

I<sub>OUT.MAX</sub> = Maximum Output current

 $R_{DS(on)}$  = High side FET on-resistance

 $R_1$  = Inductor ohmic resistance (DCR)

#### **ENABLE / DISABLE**

The devices are enabled by setting the EN pin to a logic HIGH. Accordingly, shutdown mode is forced if the EN pin is pulled LOW with a shutdown current of typically 0.7 µA.

In shutdown mode, the internal power switches as well as the entire control circuitry are turned off. An internal resistor of 260  $\Omega$  discharges the output via the VOS pin smoothly. The output discharge function also works when thermal shutdown, undervoltage lockout or short circuit protection are triggered.

Product Folder Links: TPS62085 TPS62086 TPS62087





An internal pull-down resistor of 400 k $\Omega$  is connected to the EN pin when the EN pin is LOW. The pull-down resistor is disconnected when the EN pin is High.

#### SOFT START

The TPS62085, TPS62086, and TPS62087 have an internal soft start circuitry which monotonically ramps up the output voltage and reaches the nominal output voltage during a soft start time of typical 0.8 ms. This avoids excessive inrush current and creates a smooth output voltage slope. It also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance. The device is able to start into a prebiased output capacitor. The device starts with the applied bias voltage and ramps the output voltage to its nominal value.

#### SWITCH CURRENT LIMIT AND HICCUP SHORT CIRCUIT PROTECTION

The switch current limit prevents the devices from high inductor current and from drawing excessive current from the battery or input voltage rail. Excessive current might occur with a shorted/saturated inductor or a heavy load/shorted output circuit condition. If the inductor current reaches the threshold I<sub>IIM</sub>, the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current. Once this switch current limits is triggered 32 times, the devices stop switching and enables the output discharge. The devices then automatically start a new startup after a typical delay time of 66 µs has passed. This is named HICCUP short circuit protection. The devices repeat this mode until the high load condition disappears.

#### **POWER GOOD**

The TPS62085, TPS62086, and TPS62087 have a power good output. The power good goes high impedance once the output is above 95% of the nominal voltage, and is driven low once the output voltage falls below typically 90% of the nominal voltage. The PG pin is an open drain output and is specified to sink up to 1 mA. The power good output requires a pull-up resistor connecting to any voltage rail less than 6 V. The power good goes low when the devices are disabled or in thermal shutdown. When the devices are in UVLO, the PG pin is high impedance.

The PG signal can be used for sequencing of multiple rails by connecting it to the EN pin of other converters. Leave the PG pin unconnected when not used.

#### **UNDER VOLTAGE LOCKOUT**

To avoid mis-operation of the device at low input voltages, an under voltage lockout is implemented, which shuts down the devices at voltages lower than  $V_{UVLO}$  with a hysteresis of 200 mV.

#### THERMAL SHUTDOWN

The device goes into thermal shutdown and stops switching once the junction temperature exceeds T<sub>JSD</sub>. Once the device temperature falls below the threshold by 20°C, the device returns to normal operation automatically.

Submit Documentation Feedback



#### APPLICATION INFORMATION

### **Output Filter Design**

**ISTRUMENTS** 

The inductor and the output capacitor together provide a low-pass filter. To simplify the selection process, Table 1 outlines possible inductor and capacitor value combinations for most applications.

**Table 1. Matrix of Output Capacitor / Inductor Combinations** 

| NOMINAL L [µH] <sup>(1)</sup> | NOMINAL C <sub>OUT</sub> [μF] <sup>(2)</sup> |      |    |     |     |  |  |  |  |
|-------------------------------|----------------------------------------------|------|----|-----|-----|--|--|--|--|
| NOMINAL L [µH](*)             | 10                                           | 22   | 47 | 100 | 150 |  |  |  |  |
| 0.47                          |                                              | +(3) | +  | +   | +   |  |  |  |  |
| 1                             | +                                            | +    | +  | +   | +   |  |  |  |  |
| 2.2                           |                                              |      |    |     |     |  |  |  |  |

- (1) Inductor tolerance and current de-rating is anticipated. The effective inductance can vary by +20% and -30%.
- (2) Capacitance tolerance and bias voltage de-rating is anticipated. The effective capacitance can vary by 20% and -50%.
- (3) Typical application configuration. Other '+' mark indicates recommended filter combinations.

#### **Inductor Selection**

The main parameter for the inductor selection is the inductor value and then the saturation current of the inductor. To calculate the maximum inductor current under static load conditions, Equation 3 is given.

$$I_{L,MAX} = I_{OUT,MAX} + \frac{\Delta I_L}{2}$$

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}}$$
(3)

Where:

I<sub>OUT.MAX</sub> = Maximum output current

 $\Delta I_1$  = Inductor current ripple

f<sub>SW</sub> = Switching frequency

L = Inductor value

It is recommended to choose the saturation current for the inductor 20% to 30% higher than the  $I_{L,MAX}$ , out of Equation 3. A higher inductor value is also useful to lower ripple current but increases the transient response time as well. The following inductors are recommended to be used in designs.

Table 2. List of Recommended Inductors

| INDUCTANCE<br>[µH] | CURRENT RATING<br>[A] | DIMENSIONS<br>L x W x H [mm <sup>3</sup> ] | DC RESISTANCE $[m\Omega \ typ]$ | PART NUMBER           |
|--------------------|-----------------------|--------------------------------------------|---------------------------------|-----------------------|
| 0.47               | 6.6                   | 4x4x1.5                                    | 7.6                             | Coilcraft XFL4015-471 |
| 0.47               | 4.7                   | 3.2x2.5x1.2                                | 21                              | TOKO DFE322512-R47N   |
| 1                  | 5.1                   | 4x4x2                                      | 10.8                            | Coilcraft XFL4020-102 |

## **Capacitor Selection**

The input capacitor is the low impedance energy source for the converters which helps to provide stable operation. A low ESR multilayer ceramic capacitor is recommended for best filtering and should be placed between VIN and GND as close as possible to those pins. For most applications 10  $\mu$ F is sufficient, though a larger value reduces input current ripple.

Product Folder Links: TPS62085 TPS62086 TPS62087

SLVSB70 – OCTOBER 2013 www.ti.com



The architecture of the TPS62085, TPS62086, and TPS62087 allows the use of tiny ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get narrow capacitance variation with temperature, it is recommended to use X7R or X5R dielectrics. The recommended typical output capacitor value is 22 µF and can vary over a wide range as outline in the output filter selection table.

#### **Setting the Output Voltage**

The output voltage is set by an external resistor divider according to the following equation:

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right) = 0.8V \times \left(1 + \frac{R1}{R2}\right)$$
(4)

R2 should not be higher than 180 k $\Omega$  to achieve high efficiency at light load while providing acceptable noise sensitivity. Lowest operating quiescent current and best output voltage accuracy are achieved with the fixed output voltage versions. For the fixed output voltage versions, the FB pin must be connected to the output.

### **PCB Layout Recommendation**

The PCB layout is an important step to maintain the high performance of the TPS62085, TPS62086, and TPS62087 devices.

The input/output capacitors and the inductor should be placed as close as possible to the IC. This keeps the traces short. Routing these traces direct and wide results in low trace resistance and low parasitic inductance. The low side of the input and output capacitors must be connected directly to the GND pin to avoid a ground potential shift. The sense traces connected to FB and VOS pins are signal traces. Special care should be taken to avoid noise being induced. By a direct routing, parasitic inductance can be kept small. GND layers might be used for shielding. Keep these traces away from SW nodes. See Figure 22 for the recommended PCB layout.



Figure 22. PCB Layout Recommendation

#### THERMAL INFORMATION

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Two basic approaches for enhancing thermal performance are listed below:

- Improving the power dissipation capability of the PCB design
- Introducing airflow in the system

12



The Thermal Data section in the TPS62085EVM-169 Evaluation Module User's Guide SLVU809 provides the thermal metric of the device on the EVM after considering the PCB design of real applications. The big copper planes connecting to the pads of the IC on the PCB board improve the thermal performance of the device. For more details on how to use the thermal parameters, see the application notes: Thermal Characteristics Application Notes SZZA017 and SPRA953.

#### **APPLICATION EXAMPLES**

**INSTRUMENTS** 



Figure 23. 1.2V Output Voltage Application





30-Oct-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | U    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPS62085RLTR     | ACTIVE | VQFN         | RLT                | 7    | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | PD5Q           | Samples |
| TPS62085RLTT     | ACTIVE | VQFN         | RLT                | 7    | 250  | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | PD5Q           | Samples |
| TPS62086RLTR     | ACTIVE | VQFN         | RLT                | 7    | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | PD4Q           | Samples |
| TPS62086RLTT     | ACTIVE | VQFN         | RLT                | 7    | 250  | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | PD4Q           | Samples |
| TPS62087RLTR     | ACTIVE | VQFN         | RLT                | 7    | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | PD3Q           | Samples |
| TPS62087RLTT     | ACTIVE | VQFN         | RLT                | 7    | 250  | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | PD3Q           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

30-Oct-2013

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Oct-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62085RLTR | VQFN            | RLT                | 7 | 3000 | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62085RLTT | VQFN            | RLT                | 7 | 250  | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62086RLTR | VQFN            | RLT                | 7 | 3000 | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62086RLTT | VQFN            | RLT                | 7 | 250  | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62087RLTR | VQFN            | RLT                | 7 | 3000 | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62087RLTT | VQFN            | RLT                | 7 | 250  | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |

www.ti.com 29-Oct-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62085RLTR | VQFN         | RLT             | 7    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS62085RLTT | VQFN         | RLT             | 7    | 250  | 203.0       | 203.0      | 35.0        |
| TPS62086RLTR | VQFN         | RLT             | 7    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS62086RLTT | VQFN         | RLT             | 7    | 250  | 203.0       | 203.0      | 35.0        |
| TPS62087RLTR | VQFN         | RLT             | 7    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS62087RLTT | VQFN         | RLT             | 7    | 250  | 203.0       | 203.0      | 35.0        |

# RLT (S-PVQFN-N7)

## PLASTIC QUAD FLATPACK NO-LEAD



A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994. B. This drawing is subject to change without notice. NOTES:

- C. QFN (Quad Flatpack No-Lead) package configuration.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>