## **FEATURES** - 3.3V and 5V power supply options - Clock and data recovery from 32Mbps up to 1.25Gbps NRZ data stream - Complies with Bellcore, ITU/CCITT and ANSI specifications for applications such as OC-1, OC-3, OC-12, ATM, FDDI, etc. - Two on-chip PLLs: one for clock generation and another for clock recovery - Selectable reference frequencies - Differential PECL high-speed serial I/O - Line receiver input: no external buffering needed - Link fault indication - 100K ECL compatible I/O - Available in 28-pin SOIC and 32-pin EP-TQFP packages # **DESCRIPTION** The SY87701V is a complete Clock Recovery and Data Retiming integrated circuit for data rates from 32Mbps up to 1.25Gbps NRZ. The device is ideally suited for SONET/SDH/ATM and Fibre Channel applications and other high-speed data transmission systems. Clock recovery and data retiming is performed by synchronizing the on-chip VCO directly to the incoming data stream. The VCO center frequency is controlled by the reference clock frequency and the selected divide ratio. On-chip clock generation is performed through the use of a frequency multiplier PLL with a byte rate source as reference. The SY87701V also includes a link fault detection circuit. ### **APPLICATIONS** - SONET/SDH/ATM OC-1, OC-3, OC-12, OC-24 - **■** Fibre Channel, Escon - **■** Gigabit Ethernet/Fast Ethernet - Proprietary architecture up to 1.25Gbps ### **BLOCK DIAGRAM** AnyRate™ is a trademark of Micrel, Inc. ## PIN CONFIGURATION ## PIN DESCRIPTIONS #### **INPUTS** #### RDINP, RDINN [Serial Data Input] Differential PECL. These built-in line receiver inputs are connected to the differential receive serial data stream. An internal receive PLL recovers the embedded clock (RCLK) and data (RDOUT) information. The incoming data rate can be within one of eight frequency ranges depending on the state of the FREQSEL pins. See "Frequency Selection" Table. ## REFCLK [Reference Clock] TTL input. This input is used as the reference for the internal frequency synthesizer and the "training" frequency for the receiver PLL to keep it centered in the absence of data coming in on the RDIN inputs. ### CD [Carrier Detect] PECL Input. This input controls the recovery function of the Receive PLL and can be driven by the carrier detect output of optical modules or from external transition detection circuitry. When this input is HIGH the input data stream (RDIN) is recovered normally by the Receive PLL. When this input is LOW the data on the inputs RDIN will be internally forced to a constant LOW, the data outputs RDOUT will remain LOW, the Link Fault Indicator output LFIN forced LOW and the clock recovery PLL forced to lock onto the clock frequency generated from REFCLK. # FREQSEL1, ..., FREQSEL3 [Frequency Select] TTL Inputs. These inputs select the output clock frequency range as shown in the "Frequency Selection" Table. # DIVSEL1, DIVSEL2 [Divider Select] TTL Inputs. These inputs select the ratio between the output clock frequency (RCLK/TCLK) and the REFCLK input frequency as shown in the "Reference Frequency Selection" Table. #### CLKSEL [Clock Select] TTL Input. This input is used to select either the recovered clock of the receiver PLL (CLKSEL = HIGH) or the clock of the frequency synthesizer (CLKSEL = LOW) to the TCLK outputs. ### **OUTPUTS** #### LFIN [Link Fault Indicator] TTL Output. This output indicates the status of the input data stream RDIN. Active HIGH signal is indicating when the internal clock recovery PLL has locked onto the incoming data stream. LFIN will go HIGH if CD is HIGH and RDIN is within the frequency range of the Receive PLL (1000ppm). LFIN is an asynchronous output. # RDOUTP, RDOUTN [Receive Data Output] Differential PFCI These ECL 100K outputs (+3.3V or +5V referenced) represent the recovered data from the input data stream (RDIN). This recovered data is sampled on the rising edge of RCLK. ### RCLKP, RCLKN [Clock Output] Differential PECL. These ECL 100K outputs (+3.3V or +5V referenced) represent the recovered clock used to sample the recovered data (RDOUT). ## TCLKP, TCLKN [Clock Output] Differential PECL. These ECL 100K outputs (+3.3V or +5V referenced) represent either the recovered clock (CLKSEL = HIGH) used to sample the recovered data (RDOUT) or the transmit clock of the frequency synthesizer (CLKSEL = LOW). # PLLSP, PLLSN [Clock Synthesis PLL Loop Filter] External loop filter pins for the clock synthesis PLL. # PLLRP, PLLRN [Clock Recovery PLL Loop Filter] External loop filter pins for the receiver PLL. #### **POWER & GROUND** Vcc Supply Voltage(1) VCCA Analog Supply Voltage<sup>(1)</sup> VCCO Output Supply Voltage<sup>(1)</sup> GND Ground N/C No Connect #### NOTE: 1. Vcc, Vcca, Vcco must be the same value. ## **FUNCTIONAL DESCRIPTION** #### **Clock Recovery** Clock Recovery, as shown in the block diagram generates a clock that is at the same frequency as the incoming data bit rate at the Serial Data input. The clock is phase aligned by a PLL so that it samples the data in the center of the data eye pattern. The phase relationship between the edge transitions of the data and those of the generated clock are compared by a phase/frequency detector. Output pulses from the detector indicate the required direction of phase correction. These pulses are smoothed by an integral loop filter. The output of the loop filter controls the frequency of the Voltage Controlled Oscillator (VCO), which generates the recovered clock. Frequency stability without incoming data is guaranteed by an alternate reference input (REFCLK) that the PLL locks onto when data is lost. If the Frequency of the incoming signal varies by greater than approximately 1000ppm with respect to the synthesizer frequency, the PLL will be declared out of lock, and the PLL will lock to the reference clock. The loop filter transfer function is optimized to enable the PLL to track the jitter, yet tolerate the minimum transition density expected in a received SONET data signal. This transfer function yields a 30µs data stream of continuous 1's or 0's for random incoming NRZ data. The total loop dynamics of the clock recovery PLL provides jitter tolerance which is better than the specified tolerance in GR-253-CORE. #### **Lock Detect** The SY87701V contains a link fault indication circuit which monitors the integrity of the serial data inputs. If the received serial data fails the frequency test, the PLL will be forced to lock to the local reference clock. This will maintain the correct frequency of the recovered clock output under loss of signal or loss of lock conditions. If the recovered clock frequency deviates from the local reference clock frequency by more than approximately 1000ppm, the PLL will be declared out of lock. The lock detect circuit will pull the input data stream in an attempt to reacquire lock to data. If the recovered clock frequency is determined to be within approximately 1000ppm, the PLL will be declared in lock and the lock detect output will go active. ## **CHARACTERISTICS** #### **Performance** The SY87701V PLL complies with the jitter specifications proposed for SONET/SDH equipment defined by the Bellcore Specifications: GR-253-CORE, Issue 2, December 1995 and ITU-T Recommendations: G.958 document, when used with differential inputs and outputs. #### **Input Jitter Tolerance** Input jitter tolerance is defined as the peak-to-peak amplitude of sinusoidal jitter applied on the input signal that causes an equivalent 1dB optical/electrical power penalty. SONET input jitter tolerance requirement condition is the input jitter amplitude which causes an equivalent of 1dB power penalty. #### **Jitter Transfer** Jitter transfer function is defined as the ratio of jitter on the output OC-N/STS-N signal to the jitter applied on the input OC-N/STS-N signal versus frequency. Jitter transfer requirements are shown in Figure 2. ### **Jitter Generation** The jitter of the serial clock and serial data outputs shall not exceed .01 U.I. rms when a serial data input with no jitter is presented to the serial data inputs. | OC/STS-N<br>Level | f0<br>(Hz) | f1<br>(Hz) | f2<br>(Hz) | f3<br>(kHz) | ft<br>(kHz) | |-------------------|------------|------------|------------|-------------|-------------| | 3 | 10 | 30 | 300 | 6.5 | 65 | | 12 | 10 | 30 | 300 | 25 | 250 | Figure 1. Input Jitter Tolerance | OC/STS-N<br>Level | fc<br>(kHz) | P<br>(dB) | |-------------------|-------------|-----------| | 3 | 130 | 0.1 | | 12 | 225 | 0.1 | Figure 2. Jitter Transfer # **FREQUENCY SELECTION TABLE** | FREQSEL1 | FREQSEL2 | FREQSEL3 | fvco/frclk | frclк Data Rates (Mbps) | |----------|----------|----------|------------|-------------------------| | 0 | 0 | 0 | 1 | 750 – 1250 | | 0 | 0 | 1 | 2 | 375 – 625 | | 0 | 1 | 0 | 4 | 188 – 313 | | 0 | 1 | 1 | 6 | 125 – 208 | | 1 | 0 | 0 | 8 | 94 – 157 | | 1 | 0 | 1 | 12 | 63 – 104 | | 1 | 1 | 0 | 16 | 47 – 78 | | 1 | 1 | 1 | 24 | 32 – 52 | # REFERENCE FREQUENCY SELECTION | DIVSEL1 | DIVSEL2 | frclk/frefclk | |---------|---------|---------------| | 0 | 0 | 8 | | 0 | 1 | 10 | | 1 | 0 | 16 | | 1 | 1 | 20 | # LOOP FILTER COMPONENTS(1) SONETWide Range $R5 = 80\Omega$ $R5 = 350\Omega$ $C3 = 1.5\mu F$ (X7R Dielectric) $C3 = 0.47\mu F$ (X7R Dielectric) **SONET** Wide Range $R6 = 50\Omega$ $R6 = 680\Omega$ $C4 = 1.0\mu F$ (X7R Dielectric) $C4 = 0.47\mu F$ (X7R Dielectric) ### NOTE: 1. Suggested Values. Values may vary for different applications. # **ABSOLUTE MAXIMUM RATINGS**(1, 2) | Symbol | Rating | Value | Unit | |--------|-----------------------------------|---------------------------------------------|------| | Vcc | Power Supply | -0.5 to +7.0 | V | | Vı | Input Voltage | –0.5 to Vcc | V | | Іоит | Output Current -Continuous -Surge | 50<br>100 | mA | | Tstore | Storage Temperature | -65 to +150 | °C | | ТА | Operating Temperature | 0 to +85 | °C | | θЈА | Thermal Resistance<br>@still air | 80 single<br>layer board,<br>46 multi-layer | °C/W | #### NOTES: - Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability. - 2. Airflow of 500LFPM recommended. # DC ELECTRICAL CHARACTERISTICS | Symbol | Parameter | Min. | Тур. | Max. | Unit | Condition | |--------|----------------------|--------------|------------|--------------|--------|-----------| | Vcc | Power Supply Voltage | 3.15<br>4.75 | 3.3<br>5.0 | 3.45<br>5.25 | V<br>V | | | Icc | Power Supply Current | _ | 170 | 230 | mA | | # PECL 100K DC ELECTRICAL CHARACTERISTICS $VCC = VCCO = VCCA = 3.3V \pm 5\%$ or $5.0V \pm 5\%$ ; TA = 0°C to +85°C | Symbol | Parameter | Min. | Тур. | Max. | Unit | Condition | |--------|---------------------|-------------|------|-------------|----------|-----------------| | VIH | Input HIGH Voltage | Vcc - 1.165 | 1 | Vcc - 0.880 | <b>V</b> | | | VIL | Input LOW Voltage | Vcc - 1.810 | _ | Vcc - 1.475 | V | | | lıL | Input LOW Current | 0.5 | - | _ | μΑ | VIN = VIL(Min.) | | Vон | Output HIGH Voltage | Vcc - 1.075 | _ | Vcc - 0.830 | V | 50Ω to Vcc –2V | | VoL | Output LOW Voltage | Vcc - 1.860 | _ | Vcc - 1.570 | V | 50Ω to Vcc –2V | # TTL DC ELECTRICAL CHARACTERISTICS VCC = VCCO = VCCA = $3.3V \pm 5\%$ or $5.0V \pm 5\%$ ; TA = $0^{\circ}$ C to $+85^{\circ}$ C | Symbol | Parameter | Min. | Тур. | Max. | Unit | Condition | |--------|------------------------------|-----------|------|-----------|----------|-------------------------------------------------| | ViH | Input HIGH Voltage | 2.0 | _ | Vcc | V | | | VIL | Input LOW Voltage | _ | _ | 0.8 | V | | | Іін | Input HIGH Current | –175<br>— | | —<br>+100 | μA<br>μA | VIN = 2.7V, VCC = Max.<br>VIN = VCC, VCC = Max. | | lı∟ | Input LOW Current | -300 | _ | _ | μΑ | VIN = 0.5V, VCC = Max. | | Vон | Output HIGH Voltage | 2.0 | _ | _ | V | Iон = −0.4mA | | Vol | Output LOW Voltage | _ | _ | 0.5 | V | IOL = 4mA | | los | Output Short Circuit Current | 15 | _ | 100 | mA | Vout = 0V (maximum 1sec) | # **AC ELECTRICAL CHARACTERISTICS** $VCC = VCCO = VCCA = 3.3V \pm 5\%$ or $5.0V \pm 5\%$ ; TA = 0°C to +85°C | Symbol | Parameter | Min. | Тур. | Max. | Unit | Condition | |--------|-----------------------------------|-------------------|------|------|---------|----------------------------| | fvco | VCO Center Frequency | 750 | _ | 1250 | MHz | frefclk * Byte Rate | | Δfvco | VCO Center Frequency<br>Tolerance | 1 | 5 | | % | Nominal | | tACQ | Acquisition Lock Time | | 1 | 15 | μs | | | tcpwh | REFCLK Pulse Width HIGH | 4 | | | ns | | | tCPWL | REFCLK Pulse Width LOW | 4 | _ | _ | ns | | | tir | REFCLK Input Rise Time | _ | 0.5 | 2 | ns | | | todc | Output Duty Cycle (RCLK/TCLK) | 45 | _ | 55 | % of UI | | | tr, tf | ECL Output Rise/Fall Time | 100 | - | 500 | ps | 50Ω to Vcc –2 (20% to 80%) | | tskew | Recovered Clock Skew | -200 | _ | +200 | ps | | | tDV | Data Valid | 1/(2*fRCLK) – 200 | _ | _ | ps | | | tDH | Data Hold | 1/(2*fRCLK) – 200 | _ | _ | ps | | # TIMING WAVEFORMS # **APPLICATION EXAMPLE** ### NOTE: C5 and C10-C12 are decoupling capacitors and should be kept as close to the power pins as possible. | For AC coupling only | | For DC m | ode only | |------------------------|-----------------------|-----------------------|-----------------------| | when VCC = +5V | when VCC = +3.3V | when VCC = +5V | when VCC = +3.3V | | C1 = C2 = 0.1μF | C1 = C2 = 0.1μF | C1 = C2 = Shorted | C1 = C2 = Shorted | | $R1 = R2 = 1.2k\Omega$ | $R1 = R2 = 680\Omega$ | $R1 = R2 = 82\Omega$ | $R1 = R2 = 130\Omega$ | | $R3 = R4 = 3.4k\Omega$ | $R3 = R4 = 1k\Omega$ | $R3 = R4 = 130\Omega$ | $R3 = R4 = 82\Omega$ | Table 1. ### **Material List** For Bypass and AC coupling capacitor, high quality factor (High Q) capacitors are recommended. This will optimize the performance of the device in high frequency domain. The suggested dielectric characteristics for these capacitors are NPO and/or COG. AVX is a suggested provider of electronic components. www.avxcorp.com | Description | Component Part No. <sup>(1, 2)</sup> | |--------------------------------------------|-----------------------------------------------| | SY87700L/SY87700V/SY87701L/SY87701V | U1 | | 80Ω | PLLS+, <i>R5</i> | | 1.5μF | PLLS-, C3 | | 50Ω | PLLR+, <i>R6</i> | | 1.0μF | PLLR-, C4 | | $5$ k $\Omega$ or $4.7$ k $\Omega$ | Pull Up Resistor x 6, R17 – R22 | | $330\Omega$ or $220\Omega$ (see schematic) | Output Pull Down Resistor, R11 – R16 | | 4.7ΚΩ | Pull Up Resistor, <i>R7</i> | | 130Ω | Pull Up Resistor, R9 | | 12kΩ | Pull Down Resistor, <i>R8</i> | | 12kΩ | R10 | | 120Ω | R23 | | 0.1μF | AC Coupling Capacitors x 6, C1, C2, C14 - C19 | | Tantalum, 22μF, 16V | Decoupling Capacitor, C6, C8 | | 0.1μF | Decoupling Capacitors x 7, C5, C7, C9 - C13 | | Murata BLM21A102F | Ferrite Bead, FB1 | | 1N4148 | Diode, D1 | | Johnson SMAs, ID#142-0701-201 | SMAs x 9 | | 6-pin Dip switch | SW1 | | | DPDT Slide Switch | | | LED | #### NOTES: - 1. For $V_{CC} = 3.3V$ R8 = 12k $\Omega$ ; R = 130 $\Omega$ - 2. For $V_{CC} = 5.0V$ R8 = $24k\Omega$ ; R9 = $200\Omega$ # PRODUCT ORDERING CODE | Ordering<br>Code | Package<br>Type | Operating<br>Range | |------------------|-----------------|--------------------| | SY87701VZC | Z28-1 | Commercial | | SY87701VHC | H32-1* | Commercial | <sup>\*</sup>Contact factory for availability. # 28 LEAD SOIC .300" WIDE (Z28-1) # 32 LEAD EPAD TQFP (DIE UP) (H32-1)