# STL100NH3LL # N-CHANNEL 30V - 0.0032Ω - 25A PowerFLAT<sup>TM</sup> (6x5) STripFET<sup>TM</sup> III MOSFET PRODUCT PREVIEW **Table 1: General Features** | TYPE | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | |-------------|------------------|---------------------|----------------| | STL100NH3LL | 30 V | < 0.0035 Ω | 25 A (1) | - TYPICAL $R_{DS}(on) = 0.0032\Omega$ @ 10V - IMPROVED DIE-TO-FOOTPRINT RATIO - VERY LOW PROFILE PACKAGE (1mm MAX) - VERY LOW THERMAL RESISTANCE - CONDUCTION LOSSES REDUCED - SWITCHING LOSSES REDUCED #### **DESCRIPTION** The STL100NH3LL utilizes the latest advanced design rules of ST's proprietary STripFET™ Technology. This process complete to unique metallization technique realised the most advanced low voltage MOSFET in PowerFLAT(6x5). The Chipscaled PowerFLAT™ package allows a significant board space saving, still boosting the performance. #### APPLICATIONS - HIGH-EFFICIENCY DC-DC CONVERTERS - SYNCHRONOUS RECTIFICATION Figure 1: Package Figure 2: Internal Schematic Diagram **Table 2: Order Codes** | SALES TYPE | MARKING | PACKAGE | PACKAGING | |-------------|-----------|-------------------|-------------| | STL100NH3LL | L100NH3LL | PowerFLAT™( 6x5 ) | TAPE & REEL | Rev. 4 October 2005 1/10 **Table 3: Absolute Maximum ratings** | Symbol | Parameter | Value | Unit | |------------------------------------|----------------------------------------------------------|------------|------| | V <sub>DS</sub> | Drain-source Voltage (V <sub>GS</sub> = 0) | 30 | V | | $V_{GS}$ | Gate- source Voltage | ±16 | V | | I <sub>D</sub> (2) | Drain Current (continuous) at T <sub>C</sub> = 25°C | 100 | А | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 100°C | 15.6 | А | | I <sub>DM</sub> (3) | Drain Current (pulsed) | 100 | А | | I <sub>D</sub> (1) | Drain Current (continuous) at T <sub>C</sub> = 25°C | 25 | А | | P <sub>TOT</sub> (2) | Total Dissipation at T <sub>C</sub> = 25°C | 80 | W | | P <sub>TOT</sub> (1) | Total Dissipation at T <sub>C</sub> = 25°C | 4 | W | | | Derating Factor | 0.03 | W/°C | | T <sub>stg</sub><br>T <sub>j</sub> | Storage Temperature Operating Junction Temperature Range | -55 to 150 | °C | ### **Table 4: Thermal Data** | Rthj- <sub>C</sub> | Thermal Resistance Junction-case ( Drain) (Steady State) | 1.56 | °C/W | |--------------------|----------------------------------------------------------|------|------| | Rthj-pcb (4) | Thermal Operating Junction-pcb | 31.3 | °C/W | ### **Table 5: Avalanche Characteristics** | Symbol | Parameter | Max Value | Unit | |-----------------|------------------------------------------------------------------------------------------|-----------|------| | I <sub>AV</sub> | Not-Repetitive Avalanche Current (pulse width limited by $T_j$ max) | 12.5 | Α | | E <sub>AS</sub> | Single Pulse Avalanche Energy (starting $T_j = 25$ °C, $I_D = I_{AV}$ , $V_{DD} = 24$ V) | 1.3 | J | # **ELECTRICAL CHARACTERISTICS** (T<sub>CASE</sub> =25°C UNLESS OTHERWISE SPECIFIED) ### Table 6: On/Off | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------|---------------------------------------------------------------------|------|-----------------|-----------------|----------| | V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0$ | 30 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max Rating $V_{DS}$ = Max Rating, $T_{C}$ = 125 °C | | | 1<br>10 | μΑ<br>μΑ | | I <sub>GSS</sub> | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 16V | | | ±100 | nA | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | 1 | | | V | | R <sub>DS(on)</sub> | Static Drain-source On Resistance | $V_{GS} = 10V$ , $I_D = 12.5$ A<br>$V_{GS} = 4.5V$ , $I_D = 12.5$ A | | 0.0032<br>0.004 | 0.0035<br>0.005 | Ω<br>Ω | 2/10 ## **ELECTRICAL CHARACTERISTICS** (CONTINUED) Table 7: Dynamic | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|---------------------|------|----------------------| | g <sub>fs</sub> (5) | Forward Transconductance | V <sub>DS</sub> = 10 V <sub>,</sub> I <sub>D</sub> =12,5 A | | 30 | | S | | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input Capacitance Output Capacitance Reverse Transfer Capacitance | $V_{DS} = 25V, f = 1 \text{ MHz}, V_{GS} = 0$ | | 4450<br>655<br>50 | | pF<br>pF<br>pF | | t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub> t <sub>r</sub> | Turn-on Delay Time<br>Rise Time<br>Turn-off Delay Time<br>Fall Time | $V_{DD} = 15 \text{ V}, I_{D} = 12.5 \text{ A},$ $R_{G} = 4.7 \Omega V_{GS} = 10 \text{ V}$ (see Figure 15) | | 18<br>50<br>75<br>8 | | ns<br>ns<br>ns<br>ns | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge | $V_{DD} = 15V, I_{D} = 25 \text{ A},$<br>$V_{GS} = 4.5V$<br>(see Figure 17) | | 30<br>12.5<br>10 | 40 | nC<br>nC<br>nC | | R <sub>G</sub> | Gate Input Resistance | f=1 MHz Gate DC Bias = 0<br>Test Signal Level = 20mV<br>Open Drain | 1 | 2 | 3 | Ω | ### **Table 8: Source Drain Diode** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-----------------|-----------|---------------| | I <sub>SD</sub><br>I <sub>SDM</sub> (3) | Source-drain Current<br>Source-drain Current (pulsed) | | | | 25<br>100 | A<br>A | | V <sub>SD</sub> (4) | Forward On Voltage | I <sub>SD</sub> = 25 A, V <sub>GS</sub> = 0 | | | 1.3 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 25 A, di/dt = 100A/ $\mu$ s<br>$V_{DD}$ = 25 V, $T_j$ = 150°C<br>(see test circuit, Figure 16) | | 32<br>34<br>2.1 | | ns<br>nC<br>A | #### Note: - (1) The value is according $R_{thj\text{-pcb}}$ - (2)The value is according Rthj-cc (2)The value is according Rthj-c (3) Pulse width limited by safe operating area. (4) When mounted on FR-4 board of 1 in<sup>2</sup>, 2oz Cu, t < 10 sec (5) Pulsed: Pulse duration = 300µs, duty cycle 1.5% Figure 3: Safe Operating Area Figure 4: Output Characteristics Figure 5: Transconductance Figure 6: Thermal Impedance Figure 7: Transfer Characteristics Figure 8: Static Drain-source On Resistance **477**. Figure 9: Gate Charge vs Gate-source Voltage Figure 10: Normalized Gate Thereshold Voltage vs Temperature Figure 11: Normalized On Resistance vs Temperature Figure 12: Capacitance Variations Figure 13: Normalized BVDSS vs Temperature Figure 14: Source-Drain Diode Forward Characteristics Figure 15: Switching Times Test Circuit For Resistive Load Figure 16: Test Circuit For Inductive Load Switching and Diode Recovery Times Figure 17: Gate Charge Test Circuit **57**. In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: <a href="https://www.st.com">www.st.com</a> ## PowerFLAT™ (6x5) MECHANICAL DATA | DIM | | mm. | | | inch | | |------|------|------|------|-------|--------|--------| | DIM. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | Α | 0.80 | 0.83 | 0.93 | 0.031 | 0.032 | 0.036 | | A1 | | 0.02 | 0.05 | | 0.0007 | 0.0019 | | A3 | | 0.20 | | | 0.007 | | | b | 0.35 | 0.40 | 0.47 | 0.013 | 0.015 | 0.018 | | D | | 5.00 | | | 0.196 | | | D1 | | 4.75 | | | 0.187 | | | D2 | 4.15 | 4.20 | 4.25 | 0.163 | 0.165 | 0.167 | | Е | | 6.00 | | | 0.236 | | | E1 | | 5.75 | | | 0.226 | | | E2 | 3.43 | 3.48 | 3.53 | 0.135 | 0.137 | 0.139 | | E4 | 2.58 | 2.63 | 2.68 | | 0.103 | 0.105 | | е | | 1.27 | | | 0.050 | | | L | 0.70 | 0.80 | 0.90 | 0.027 | 0.031 | 0.035 | ## **Table 9: Revision History** | Date | Revision | Description of Changes | |-------------|----------|-------------------------------------| | 18-Apr-2005 | 1 | First release | | 20-Jun-2005 | 2 | Updated mechanical data | | 22-Jun-2005 | 3 | New R <sub>G</sub> value on table 6 | | 10-Oct-2005 | 4 | Inserted Ecopack indication | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners © 2005 STMicroelectronics - All Rights Reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America