## Data Sheet

## FEATURES

## Low power

2.3 mA maximum supply current Low noise
$3.2 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ maximum input voltage noise at $1 \mathbf{k H z}$
$200 \mathrm{fA} / \sqrt{ } \mathrm{Hz}$ current noise at $\mathbf{1} \mathbf{~ k H z}$
Excellent ac specifications
10 MHz bandwidth ( $\mathrm{G}=1$ )
2 MHz bandwidth ( $\mathbf{G}=100$ )
$0.6 \mu \mathrm{~s}$ settling time to $0.001 \%(G=10)$
80 dB CMRR at $20 \mathrm{kHz}(\mathbf{G}=1)$
$35 \mathrm{~V} / \mu \mathrm{s}$ slew rate
High precision dc performance (AD8421BRZ)
94 dB CMRR minimum ( $G=1$ )
$0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum input offset voltage drift
$1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ maximum gain drift ( $G=1$ )
500 pA maximum input bias current
Inputs protected to $\mathbf{4 0} \mathrm{V}$ from opposite supply $\pm 2.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ dual supply ( $\mathbf{5} \mathrm{V}$ to 36 V single supply) Gain set with a single resistor ( $\mathbf{G}=1$ to $\mathbf{1 0 , 0 0 0}$ )

## APPLICATIONS

Medical instrumentation
Precision data acquisition
Microphone preamplification
Vibration analysis
Multiplexed input applications
ADC driver

## GENERAL DESCRIPTION

The AD8421 is a low cost, low power, extremely low noise, ultralow bias current, high speed instrumentation amplifier that is ideally suited for a broad spectrum of signal conditioning and data acquisition applications. This product features extremely high CMRR, allowing it to extract low level signals in the presence of high frequency common-mode noise over a wide temperature range.
The 10 MHz bandwidth, $35 \mathrm{~V} / \mu \mathrm{s}$ slew rate, and $0.6 \mu \mathrm{~s}$ settling time to $0.001 \% ~(G=10)$ allow the AD8421 to amplify high speed signals and excel in applications that require high channel count, multiplexed systems. Even at higher gains, the current feedback architecture maintains high performance; for example, at $\mathrm{G}=100$, the bandwidth is 2 MHz and the settling time is $0.8 \mu \mathrm{~s}$. The AD8421 has excellent distortion performance, making it suitable for use in demanding applications such as vibration analysis.

## Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## PIN CONNECTION DIAGRAM



Figure 1.


Figure 2. Noise Density vs. Source Resistance

The AD8421 delivers $3 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input voltage noise and $200 \mathrm{fA} / \sqrt{ } \mathrm{Hz}$ current noise with only 2 mA quiescent current, making it an ideal choice for measuring low level signals. For applications with high source impedance, the AD8421 employs innovative process technology and design techniques to provide noise performance that is limited only by the sensor.
The AD8421 uses unique protection methods to ensure robust inputs while still maintaining very low noise. This protection allows input voltages up to 40 V from the opposite supply rail without damage to the part.

A single resistor sets the gain from 1 to 10,000 . The reference pin can be used to apply a precise offset to the output voltage.
The AD8421 is specified from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and has typical performance curves to $125^{\circ} \mathrm{C}$. It is available in 8 -lead MSOP and SOIC packages.

## AD8421* Product Page Quick Links

Last Content Update: 11/01/2016

## Comparable Parts $\square$

View a parametric search of comparable parts

## Evaluation Kits

- AD62x, AD822x, AD842x Series InAmp Evaluation Board


## Documentation

## Application Notes

- AN-1264: Precision Signal Conditioning for High Resolution Industrial Applications
- AN-1401: Instrumentation Amplifier Common-Mode Range: The Diamond Plot


## Data Sheet

- AD8421-DSCC: Military Data Sheet
- AD8421-EP: Enhanced Product Data Sheet
- AD8421: $3 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, Low Power Instrumentation Amplifier Data Sheet


## Technical Books

- A Designer's Guide to Instrumentation Amplifiers, 3rd Edition, 2006


## Tools and Simulations

- AD8421 SPICE Macro Model


## Reference Materials

## Technical Articles

- Use a PGIA to Avoid Getting Burned by Switch Parasitics


## Design Resources

- AD8421 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## Discussions

View all AD8421 EngineerZone Discussions

## Sample and Buy

Visit the product page to see pricing options

## Technical Support $\square^{\square}$

Submit a technical question or find your regional support number

[^0]
## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Pin Connection Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
AR and BR Grades. ..... 3
ARM and BRM Grades ..... 5
Absolute Maximum Ratings ..... 8
Thermal Resistance ..... 8
ESD Caution ..... 8
Pin Configuration and Function Descriptions. .....  9
Typical Performance Characteristics ..... 10
Theory of Operation ..... 20
Architecture ..... 20
REVISION HISTORY
5/12—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {ReF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.

## AR AND BR GRADES

Table 1.

| Parameter | Test Conditions/ Comments | AR Grade |  |  | BR Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| COMMON-MODE REJECTION RATIO (CMRR) |  |  |  |  |  |  |  |  |
| CMRR DC to 60 Hz with $1 \mathrm{k} \Omega$ Source Imbalance | $\mathrm{V}_{\text {CM }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 86 |  |  | 94 |  |  | dB |
| $\mathrm{G}=10$ |  | 106 |  |  | 114 |  |  | dB |
| $\mathrm{G}=100$ |  | 126 |  |  | 134 |  |  | dB |
| $\mathrm{G}=1000$ |  | 136 |  |  | 140 |  |  | dB |
| Over Temperature, G = 1 | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 80 |  |  | 93 |  |  | dB |
| CMRR at 20 kHz | $\mathrm{V}_{\mathrm{CM}}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 80 |  |  | 80 |  |  | dB |
| $\mathrm{G}=10$ |  | 90 |  |  | 100 |  |  | dB |
| $\mathrm{G}=100$ |  | 100 |  |  | 110 |  |  | dB |
| $\mathrm{G}=1000$ |  | 110 |  |  | 120 |  |  | dB |
| NOISE |  |  |  |  |  |  |  |  |
| Voltage Noise, 1 kHz ${ }^{1}$ | $\mathrm{V}_{\mathbb{N}+}, \mathrm{V}_{\mathbb{N}^{-}}=0 \mathrm{~V}$ |  |  |  |  |  |  |  |
| Input Voltage Noise, $\mathrm{e}_{\mathrm{ni}}$ |  |  | 3 | 3.2 |  | 3 | 3.2 | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Output Voltage Noise, $\mathrm{e}_{\text {no }}$ |  |  |  | 60 |  |  | 60 | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Peak to Peak, RTI | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 2 |  |  | 2 | 2.2 | $\mu \vee \mathrm{p}-\mathrm{p}$ |
| $\mathrm{G}=10$ |  |  | 0.5 |  |  | 0.5 |  | $\mu \vee \mathrm{p}$-p |
| $\mathrm{G}=100$ to 1000 |  |  | 0.07 |  |  | 0.07 | 0.09 | $\mu \mathrm{V}$ p-p |
| Current Noise |  |  |  |  |  |  |  |  |
| Spectral Density | $\mathrm{f}=1 \mathrm{kHz}$ |  | 200 |  |  | 200 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
| Peak to Peak, RTI | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  | 18 |  |  | 18 |  | pA p-p |
| VOLTAGE OFFSET ${ }^{2}$ |  |  |  |  |  |  |  |  |
| Input Offset Voltage, Vosı | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 60 |  |  | 25 | $\mu \mathrm{V}$ |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 86 |  |  | 45 | $\mu \mathrm{V}$ |
| Average TC |  |  |  | 0.4 |  |  | 0.2 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Offset Voltage, Voso |  |  |  | 350 |  |  | 250 | $\mu \mathrm{V}$ |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 0.66 |  |  | 0.45 | mV |
| Average TC |  |  |  | 6 |  |  | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Offset RTI vs. Supply (PSR) | $\mathrm{V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 90 | 120 |  | 100 | 120 |  | dB |
| $\mathrm{G}=10$ |  | 110 | 120 |  | 120 | 140 |  | dB |
| $\mathrm{G}=100$ |  | 124 | 130 |  | 140 | 150 |  | dB |
| $\mathrm{G}=1000$ |  | 130 | 140 |  | 140 | 150 |  | dB |
| INPUT CURRENT |  |  |  |  |  |  |  |  |
| Input Bias Current |  |  | 1 | 2 |  | 0.1 | 0.5 | nA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 8 |  |  | 6 | nA |
| Average TC |  |  | 50 |  |  | 50 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | 0.5 | 2 |  | 0.1 | 0.5 | nA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 2.2 |  |  | 0.8 | nA |
| Average TC |  |  | 1 |  |  | 1 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |



| Parameter | Test Conditions/ Comments | AR Grade |  |  | BR Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Operating Range | Dual supply | $\pm 2.5$ |  | $\pm 18$ | $\pm 2.5$ |  | $\pm 18$ | V |
|  | Single supply | 5 |  | 36 | 5 |  | 36 | V |
| Quiescent Current |  |  | 2 | 2.3 |  | 2 | 2.3 | mA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 2.6 |  |  | 2.6 | mA |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| For Specified Performance |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Operational ${ }^{5}$ |  | -40 |  | +125 | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

${ }^{1}$ Total voltage noise $=\sqrt{ }\left(\mathrm{e}_{\mathrm{ni}}{ }^{2}+\left(\mathrm{e}_{\mathrm{no}} / G\right)^{2}+\mathrm{e}_{\mathrm{RG}}{ }^{2}\right)$. See the Theory of Operation section for more information.
${ }^{2}$ Total RTI Vos $=\left(V_{\text {osi }}\right)+\left(V_{\text {oso }} / \mathrm{G}\right)$.
${ }^{3}$ These specifications do not include the tolerance of the external gain setting resistor, $\mathrm{R}_{\mathrm{G}}$. For $\mathrm{G}>1$, add $\mathrm{R}_{\mathrm{G}}$ errors to the specifications given in this table.
${ }^{4}$ Input voltage range of the AD8421 input stage only. The input range can depend on the common-mode voltage, differential voltage, gain, and reference voltage. See the Input Voltage Range section for more details.
${ }^{5}$ See the Typical Performance Characteristics section for expected operation between $85^{\circ} \mathrm{C}$ and $125^{\circ} \mathrm{C}$.

## ARM AND BRM GRADES

Table 2.

| Parameter | Test Conditions/ Comments | ARM Grade |  |  | BRM Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| COMMON-MODE REJECTION RATIO (CMRR) |  |  |  |  |  |  |  |  |
| CMRR DC to 60 Hz with $1 \mathrm{k} \Omega$ Source Imbalance | $\mathrm{V}_{\text {cm }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 84 |  |  | 92 |  |  | dB |
| $\mathrm{G}=10$ |  | 104 |  |  | 112 |  |  | dB |
| $\mathrm{G}=100$ |  | 124 |  |  | 132 |  |  | dB |
| $\mathrm{G}=1000$ |  | 134 |  |  | 140 |  |  | dB |
| Over Temperature, $\mathrm{G}=1$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 80 |  |  | 90 |  |  | dB |
| CMRR at 20 kHz | $\mathrm{V}_{\text {cm }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 80 |  |  | 80 |  |  | dB |
| $\mathrm{G}=10$ |  | 90 |  |  | 90 |  |  | dB |
| $\mathrm{G}=100$ |  | 100 |  |  | 100 |  |  | dB |
| $G=1000$ |  | 100 |  |  | 100 |  |  | dB |
| NOISE |  |  |  |  |  |  |  |  |
| Voltage Noise, 1 kHz ${ }^{1}$ Input Voltage Noise, $\mathrm{e}_{\mathrm{ni}}$ Output Voltage Noise, $\mathrm{e}_{\mathrm{n}}$ | $\mathrm{V}_{\mathbb{N}+}, \mathrm{V}_{\mathbb{N}-}=0 \mathrm{~V}$ |  |  | $\begin{aligned} & 3.2 \\ & 60 \end{aligned}$ |  | 3 | $\begin{aligned} & 3.2 \\ & 60 \end{aligned}$ | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Peak to Peak, RTI | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  |  |  |  |  |  | nV/Vz |
| $\mathrm{G}=1$ |  |  | 2 |  |  | 2 | 2.2 | $\mu \vee \mathrm{p}$-p |
| $\mathrm{G}=10$ |  |  | 0.5 |  |  | 0.5 |  | $\mu \vee \mathrm{p}$-p |
| $\mathrm{G}=100$ to 1000 |  |  | 0.07 |  |  | 0.07 | 0.09 | $\mu \vee \mathrm{p}-\mathrm{p}$ |
| Current Noise |  |  |  |  |  |  |  |  |
| Spectral Density | $\mathrm{f}=1 \mathrm{kHz}$ |  | 200 |  |  | 200 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
| Peak to Peak, RTI | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  | 18 |  |  | 18 |  |  |
| VOLTAGE OFFSET ${ }^{2}$ |  |  |  |  |  |  |  |  |
| Input Offset Voltage, Vosı | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 70 |  |  | 50 | $\mu \mathrm{V}$ |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 135 |  |  | 135 |  |
| Average TC |  |  |  | 0.9 |  |  | 0.9 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Offset Voltage, Voso |  |  |  | 600 |  |  | 400 | $\mu \mathrm{V}$ |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 1 |  |  | 1 | mV |
| Average TC |  |  |  | 9 |  |  | 9 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |


| Parameter | Test Conditions/ Comments | ARM Grade |  |  | BRM Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Offset RTI vs. Supply (PSR) | $\mathrm{V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 90 | 120 |  | 100 | 120 |  | dB |
| $\mathrm{G}=10$ |  | 110 | 120 |  | 120 | 140 |  | dB |
| $\mathrm{G}=100$ |  | 124 | 130 |  | 140 | 150 |  | dB |
| $\mathrm{G}=1000$ |  | 130 | 140 |  | 140 | 150 |  | dB |
| INPUT CURRENT |  |  |  |  |  |  |  |  |
| Input Bias Current |  |  | 1 | 2 |  | 0.1 | 1 | nA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 8 |  |  | 6 | nA |
| Average TC |  |  | 50 |  |  | 50 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | 0.5 | 2 |  | 0.1 | 1 | nA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 3 |  |  | 1.5 | nA |
| Average TC |  |  | 1 |  |  | 1 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| DYNAMIC RESPONSE |  |  |  |  |  |  |  |  |
| Small Signal Bandwidth | $-3 \mathrm{~dB}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 10 |  |  | 10 |  | MHz |
| $\mathrm{G}=10$ |  |  | 10 |  |  | 10 |  | MHz |
| $\mathrm{G}=100$ |  |  | 2 |  |  | 2 |  | MHz |
| $\mathrm{G}=1000$ |  |  | 0.2 |  |  | 0.2 |  | MHz |
| Settling Time 0.01\% | 10 V step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 0.7 |  |  | 0.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ |  |  | 0.4 |  |  | 0.4 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ |  |  | 0.6 |  |  | 0.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 5 |  |  | 5 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% | 10 V step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 1 |  |  | 1 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ |  |  | 0.6 |  |  | 0.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ |  |  | 0.8 |  |  | 0.8 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 6 |  |  | 6 |  | $\mu \mathrm{s}$ |
| Slew Rate |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ to 100 |  |  | 35 |  |  | 35 |  | V/us |
| GAIN ${ }^{3}$ | $\mathrm{G}=1+\left(9.9 \mathrm{k} \Omega / \mathrm{R}_{\mathrm{G}}\right)$ |  |  |  |  |  |  |  |
| Gain Range |  | 1 |  | 10,000 | 1 |  | 10,000 | V/V |
| Gain Error$G=1$ | $V_{\text {OUT }}= \pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  |
|  |  |  |  | 0.05 |  |  | 0.02 | \% |
| $G=10 \text { to } 1000$ <br> Gain Nonlinearity |  |  |  | 0.3 |  |  | 0.2 | \% |
|  | $\mathrm{V}_{\text {Out }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ |  |  | 1 |  |  | 1 | ppm |
|  | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ |  | 1 | 3 |  | 1 | 3 | ppm |
| $\mathrm{G}=10$ to 1000 | $\mathrm{R}_{\mathrm{L}} \geq 600 \Omega$ |  | 30 | 50 |  | 30 | 50 | ppm |
|  | Vout $=-5 \mathrm{~V}$ to +5 V |  | 5 | 10 |  | 5 | 10 | ppm |
| Gain vs. Temperature ${ }^{3}$ |  |  |  |  |  |  |  |  |
| $G=1$ |  |  |  | 5 |  | 0.1 | 1 | ppm $/{ }^{\circ} \mathrm{C}$ |
| G>1 |  |  |  | -50 |  |  | -50 | ppm $/{ }^{\circ} \mathrm{C}$ |
| INPUT |  |  |  |  |  |  |  |  |
| Input Impedance |  |  |  |  |  |  |  |  |
| Differential |  |  | 30\||3 |  |  | 30\||3 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |
| Common Mode |  |  | 30\||3 |  |  | 30\||3 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |
| Input Operating Voltage Range ${ }^{4}$ | $\mathrm{V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-V_{s}+2.3$ |  | $+\mathrm{V}_{\mathrm{s}}-1.8$ | $-V_{s}+2.3$ |  | +Vs -1.8 | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ | $-\mathrm{V}_{\mathrm{s}}+2.5$ |  | $+\mathrm{V}_{\mathrm{s}}-2.0$ | $-\mathrm{V}_{\mathrm{s}}+2.5$ |  | $+\mathrm{V}_{5}-2.0$ | V |
|  | $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ | $-\mathrm{V}_{\mathrm{s}}+2.1$ |  | $+\mathrm{V}_{\mathrm{s}}-1.8$ | $-\mathrm{V}_{\mathrm{s}}+2.1$ |  | $+\mathrm{V}_{\mathrm{s}}-1.8$ | V |



[^1]
## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Output Short-Circuit Current Duration | Indefinite |
| Maximum Voltage at -IN or $+\mathrm{IN}^{1}$ | $-\mathrm{V}_{\mathrm{s}}+40 \mathrm{~V}$ |
| Minimum Voltage at -IN or +IN | $+\mathrm{V}_{\mathrm{s}}-40 \mathrm{~V}$ |
| Maximum Voltage at REF ${ }^{2}$ | $+\mathrm{V}_{\mathrm{s}}+0.3 \mathrm{~V}$ |
| Minimum Voltage at REF | $-\mathrm{V}_{\mathrm{s}}-0.3 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| ESD |  |
| Human Body Model | 2 kV |
| Charged Device Model | 1.25 kV |
| Machine Model | 0.2 kV |

${ }^{1}$ For voltages beyond these limits, use input protection resistors. See the Theory of Operation section for more information.
${ }^{2}$ There are ESD protection diodes from the reference input to each supply, so REF cannot be driven beyond the supplies in the same way that +IN and -IN can. See the Reference Terminal section for more information.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\text {JA }}$ is specified for a device in free air using a 4-layer JEDEC printed circuit board (PCB).

Table 4.

| Package | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead SOIC | 107.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead MSOP | 138.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | -IN | Negative Input Terminal. |
| 2,3 | $R_{G}$ | Gain Setting Terminals. Place resistor across the $R_{G}$ pins to set the gain. $G=1+\left(9.9 \mathrm{k} \Omega / \mathrm{R}_{G}\right)$. |
| 4 | $+\mathbb{I N}$ | Positive Input Terminal. |
| 5 | $-V_{S}$ | Negative Power Supply Terminal. |
| 6 | REF | Reference Voltage Terminal. Drive this terminal with a low impedance voltage source to level shift the output. |
| 7 | $V_{\text {out }}$ | Output Terminal. |
| 8 | $+V_{S}$ | Positive Power Supply Terminal. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.


Figure 4. Typical Distribution of Input Offset Voltage


Figure 5. Typical Distribution of Input Bias Current


Figure 6. Typical Distribution of $\operatorname{PSRR}(G=1)$


Figure 7. Typical Distribution of Output Offset Voltage


Figure 8. Typical Distribution of Input Offset Current


Figure 9. Typical Distribution of $\operatorname{CMRR}(G=1)$


Figure 10. Input Common-Mode Voltage vs. Output Voltage; $V_{s}= \pm 12 \mathrm{~V}$ and $\pm 15 \mathrm{~V}(G=1)$


Figure 11. Input Common-Mode Voltage vs. Output Voltage; $V_{S}= \pm 2.5 \mathrm{~V}$ and $\pm 5 \mathrm{~V}(\mathrm{G}=1)$


Figure 12. Input Common-Mode Voltage vs. Output Voltage; $V_{S}= \pm 12 \mathrm{~V}$ and $\pm 15 \mathrm{~V}(\mathrm{G}=100)$


Figure 13. Input Common-Mode Voltage vs. Output Voltage;
$V_{S}= \pm 2.5 \mathrm{~V}$ and $\pm 5 \mathrm{~V}(\mathrm{G}=100)$


Figure 14. Input Overvoltage Performance; $G=1,+V_{s}=5 \mathrm{~V},-V_{s}=0 \mathrm{~V}$


Figure 15. Input Overvoltage Performance; $G=1, V_{s}= \pm 15 \mathrm{~V}$


Figure 16. Input Overvoltage Performance; $+V_{s}=5 \mathrm{~V},-V_{s}=0 \mathrm{~V}, G=100$


Figure 17. Input Overvoltage Performance; $V_{s}= \pm 15 \mathrm{~V}, G=100$


Figure 18. Input Bias Current vs. Common-Mode Voltage


Figure 19. Positive PSRR vs. Frequency


Figure 20. Negative PSRR vs. Frequency


Figure 21. Gain vs. Frequency


Figure 22. CMRR vs. Frequency


Figure 23. CMRR vs. Frequency, $1 \mathrm{k} \Omega$ Source Imbalance


Figure 24. Change in Input Offset Voltage (Vosi) vs. Warm-Up Time


Figure 25. Input Bias Current vs. Temperature


Figure 26. Gain vs. Temperature ( $G=1$ )


Figure 27. CMRR vs. Temperature $(G=1)$


Figure 28. Supply Current vs. Temperature $(G=1)$


Figure 29. Short-Circuit Current vs. Temperature ( $G=1$ )


Figure 30. Slew Rate vs. Temperature, $V_{s}= \pm 15 \mathrm{~V}(G=1)$


Figure 31. Slew Rate vs. Temperature, $V_{S}= \pm 5 \mathrm{~V}(G=1)$


Figure 32. Input Voltage Limit vs. Supply Voltage


Figure 33. Output Voltage Swing vs. Supply Voltage, $R_{L}=10 \mathrm{k} \Omega$


Figure 34. Output Voltage Swing vs. Supply Voltage, $R_{L}=600 \Omega$


Figure 35. Output Voltage Swing vs. Load Resistance


Figure 36. Output Voltage Swing vs. Output Current


Figure 37. Gain Nonlinearity $(G=1), R_{L}=10 \mathrm{k} \Omega, 2 \mathrm{k} \Omega$


Figure 38. Gain Nonlinearity ( $G=1$ ), $R_{L}=600 \Omega$


Figure 39. Gain Nonlinearity $(G=1000), R_{L}=600 \Omega, V_{\text {OUt }}= \pm 10 \mathrm{~V}$


Figure 40. Gain Nonlinearity ( $G=1000$ ), $R_{L}=600 \Omega, V_{\text {out }}= \pm 5 \mathrm{~V}$


Figure 41. RTI Voltage Noise Spectral Density vs. Frequency


Figure 42. 0.1 Hz to 10 Hz RTI Voltage Noise $(G=1, G=1000)$


Figure 43. Current Noise Spectral Density vs. Frequency


Figure 44. 0.1 Hz to 10 Hz Current Noise


Figure 45. Large Signal Frequency Response


Figure 46. Large Signal Pulse Response and Settling Time $(G=1)$, 10 V Step, $\mathrm{V}_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 47. Large Signal Pulse Response and Settling Time ( $G=10$ ), 10 V Step, $\mathrm{V}_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 48. Large Signal Pulse Response and Settling Time ( $G=100$ ), 10 V Step, $V_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 49. Large Signal Pulse Response and Settling Time ( $G=1000$ ), 10 V Step, $V_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 50. Settling Time vs. Step Size $(G=1), R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 51. Small Signal Pulse Response $(G=1), R_{L}=600 \Omega, C_{L}=100 \mathrm{pF}$


Figure 52. Small Signal Pulse Response ( $G=10$ ), $R_{L}=600 \Omega, C_{L}=100 \mathrm{pF}$


Figure 53. Small Signal Pulse Response $(G=100), R L=600 \Omega, C L=100 \mathrm{pF}$



Figure 54. Small Signal Pulse Response $(G=1000), R_{L}=600 \Omega, C_{L}=100 \mathrm{pF}$


Figure 55. Small Signal Response with Various Capacitive Loads $(G=1)$, $R_{L}=$ Infinity


Figure 56. Second Harmonic Distortion vs. Frequency $(G=1)$

Figure 57. Third Harmonic Distortion vs. Frequency $(G=1)$


Figure 58. Second Harmonic Distortion vs. Frequency $(G=1000)$


Figure 60. THD vs. Frequency


Figure 59. Third Harmonic Distortion vs. Frequency ( $G=1000$ )

## AD8421

## THEORY OF OPERATION



Figure 61. Simplified Schematic

## ARCHITECTURE

The AD8421 is based on the classic 3-op-amp topology. This topology has two stages: a preamplifier to provide differential amplification, followed by a difference amplifier that removes the common-mode voltage. Figure 61 shows a simplified schematic of the AD8421.
Topologically, Q1, A1, R1 and Q2, A2, R2 can be viewed as precision current feedback amplifiers. Input Transistors Q1 and Q2 are biased at a fixed current so that any input signal forces the output voltages of A1 and A2 to change accordingly. The differential signal applied to the inputs is replicated across the $\mathrm{R}_{\mathrm{G}}$ pins. Any current through $\mathrm{R}_{\mathrm{G}}$ also flows through R1 and R2, creating a gained differential voltage between Node 1 and Node 2.
The amplified differential and common-mode signals are applied to a difference amplifier that rejects the common-mode voltage but preserves the amplified differential voltage. The difference amplifier employs innovations that result in very low output errors such as offset voltage and drift, distortion at various loads, as well as output noise. Laser-trimmed resistors allow for a highly accurate in-amp with gain error less than $0.01 \%$ and CMRR that exceeds $94 \mathrm{~dB}(\mathrm{G}=1)$. The high performance pinout and special attention given to design and layout allow for high CMRR performance across a wide frequency and temperature range.

Using superbeta input transistors and bias current compensation, the AD8421 offers extremely high input impedance, low bias current, low offset current, low current noise, and extremely low voltage noise of $3 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. The current-limiting and overvoltage protection scheme allow the input to go 40 V from the opposite rail at all gains without compromising the noise performance.
The transfer function of the AD8421 is

$$
V_{\text {OUT }}=G \times\left(V_{+I N}-V_{-I N}\right)+V_{\text {REF }}
$$

Users can easily and accurately set the gain using a single standard resistor.

## GAIN SELECTION

Placing a resistor across the $\mathrm{R}_{\mathrm{G}}$ terminals sets the gain of the AD8421. The gain can be calculated by referring to Table 6 or by using the following gain equation:

$$
R_{G}=\frac{9.9 \mathrm{k} \Omega}{G-1}
$$

The AD8421 defaults to $\mathrm{G}=1$ when no gain resistor is used. To determine the total gain accuracy of the system, add the tolerance and gain drift of the $\mathrm{R}_{\mathrm{G}}$ resistor to the specifications of the AD8421. When the gain resistor is not used, gain error and gain drift are minimal.

Table 6. Gains Achieved Using 1\% Resistors

| $\mathbf{1 \%}$ Standard Table Value of $\mathbf{R}_{\mathbf{G}}$ | Calculated Gain |
| :--- | :--- |
| $10 \mathrm{k} \Omega$ | 1.99 |
| $2.49 \mathrm{k} \Omega$ | 4.98 |
| $1.1 \mathrm{k} \Omega$ | 10.00 |
| $523 \Omega$ | 19.93 |
| $200 \Omega$ | 50.50 |
| $100 \Omega$ | 100.0 |
| $49.9 \Omega$ | 199.4 |
| $20 \Omega$ | 496.0 |
| $10 \Omega$ | 991.0 |
| $4.99 \Omega$ | 1985 |

## $R_{G}$ Power Dissipation

The AD8421 duplicates the differential voltage across its inputs onto the $\mathrm{R}_{\mathrm{G}}$ resistor. Choose an $\mathrm{R}_{\mathrm{G}}$ resistor size that is sufficient to handle the expected power dissipation at ambient temperature.
where $G=1+\frac{9.9 \mathrm{k} \Omega}{R_{G}}$

## REFERENCE TERMINAL

The output voltage of the AD8421 is developed with respect to the potential on the reference terminal. This can be used to sense the ground at the load, thereby taking advantage of the CMRR to reject ground noise or to introduce a precise offset to the signal at the output. For example, a voltage source can be tied to the REF pin to level shift the output, allowing the AD8421 to drive a singlesupply ADC. The REF pin is protected with ESD diodes and should not exceed either $+V_{S}$ or $-V_{S}$ by more than 0.3 V .
For best performance, maintain a source impedance to the REF terminal that is below $1 \Omega$. As shown in Figure 61, the reference terminal, REF, is at one end of a $10 \mathrm{k} \Omega$ resistor. Additional impedance at the REF terminal adds to this $10 \mathrm{k} \Omega$ resistor and results in amplification of the signal connected to the positive input. The amplification from the additional $R_{\text {REF }}$ can be calculated as follows:

$$
2\left(10 \mathrm{k} \Omega+R_{R E F}\right) /\left(20 \mathrm{k} \Omega+R_{R E F}\right)
$$

Only the positive signal path is amplified; the negative path is unaffected. This uneven amplification degrades CMRR.


Figure 62. Driving the Reference Pin

## INPUT VOLTAGE RANGE

The 3-op-amp architecture of the AD8421 applies gain in the first stage before removing the common-mode voltage in the difference amplifier stage. Internal nodes between the first and second stages (Node 1 and Node 2 in Figure 61) experience a combination of a gained signal, a common-mode signal, and a diode drop. The voltage supplies can limit the combined signal, even when the individual input and output signals are not limited. Figure 10 through Figure 13 show this limitation in detail.

## LAYOUT

To ensure optimum performance of the AD8421 at the PCB level, care must be taken in the design of the board layout. The pins of the AD8421 are arranged in a logical manner to aid in this task.


Figure 63. Pin Configuration Diagram

## Common-Mode Rejection Ratio over Frequency

Poor layout can cause some of the common-mode signals to be converted to differential signals before reaching the in-amp. Such conversions occur when one input path has a frequency response that is different from the other. To maintain high CMRR over frequency, closely match the input source impedance and capacitance of each path. Place additional source resistance in the input path (for example, input protection resistors) close to the in-amp inputs, to minimize the interaction of the resistance with parasitic capacitance from the PCB traces.
Parasitic capacitance at the gain setting pins $\left(\mathrm{R}_{\mathrm{G}}\right)$ can also affect CMRR over frequency. If the board design has a component at the gain setting pins (for example, a switch or jumper), choose a component such that the parasitic capacitance is as small as possible.

## Power Supplies and Grounding

Use a stable dc voltage to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance.
Place a $0.1 \mu \mathrm{~F}$ capacitor as close as possible to each supply pin. Because the length of the bypass capacitor leads is critical at high frequency, surface-mount capacitors are recommended. Any parasitic inductance in the bypass ground trace works against the low impedance that is created by the bypass capacitor. As shown in Figure 64, a $10 \mu \mathrm{~F}$ capacitor can be used farther away from the device. For these larger value capacitors, which are intended to be effective at lower frequencies, the current return path distance is less critical. In most cases, the $10 \mu \mathrm{~F}$ capacitor can be shared by other local precision integrated circuits.


Figure 64. Supply Decoupling, REF, and Output Referred to Local Ground
A ground plane layer helps to reduce parasitic inductances, which minimizes voltage drops with changes in current. The area of the current path is directly proportional to the magnitude of parasitic inductances and, therefore, the impedance of the path at high frequency. Large changes in currents in an inductive decoupling path or ground return create unwanted effects due to the coupling of such changes into the amplifier inputs.
Because load currents flow from the supplies, the load should be connected at the same physical location as the bypass capacitor grounds.

## Reference Pin

The output voltage of the AD8421 is developed with respect to the potential on the reference terminal. Ensure that REF is tied to the appropriate local ground.

## INPUT BIAS CURRENT RETURN PATH

The input bias current of the AD8421 must have a return path to ground. When using a floating source without a current return path (such as a thermocouple), create a current return path as shown in Figure 65.


## INPUT VOLTAGES BEYOND THE SUPPLY RAILS

The AD8421 has very robust inputs. It typically does not need additional input protection, as shown in Figure 66.


Figure 66. Typical Application; No Input Protection Required
The AD8421 inputs are current limited; therefore, input voltages can be up to 40 V from the opposite supply rail, with no input
protection required at all gains. For example, if $+\mathrm{V}_{s}=+5 \mathrm{~V}$ and $-\mathrm{V}_{\mathrm{s}}=-8 \mathrm{~V}$, the part can safely withstand voltages from -35 V to +32 V .

The remaining AD8421 terminals should be kept within the supplies. All terminals of the AD8421 are protected against ESD.

## Input Voltages Beyond the Maximum Ratings

For applications where the AD8421 encounters voltages beyond the limits in the Absolute Maximum Ratings table, external protection is required. This external protection depends on the duration of the overvoltage event and the noise performance that is required.
For short-lived events, transient protectors (such as metal oxide varistors (MOVs)), may be all that is required.


Figure 67. Input Protection Options for Input Voltages Beyond Absolute Maximum Ratings
For longer events, use resistors in series with the inputs, combined with diodes. To avoid degrading bias current performance, low leakage diodes such as the BAV199 or FJH1100 are recommended. The diodes prevent the voltage at the input of the amplifier from exceeding the maximum ratings, and the resistors limit the current into the diodes. Because most external diodes can easily handle 100 mA or more, resistor values do not need to be large and, therefore, have a minimal impact on noise performance.

At the expense of some noise performance, another solution is to use series resistors. In the case of overvoltage, current into the AD8421 inputs is internally limited. Although the AD8421 inputs must be kept within the limits defined in the Absolute Maximum Ratings section, the $\mathrm{I} \times \mathrm{R}$ drop across the protection resistor increases the maximum voltage that the system can withstand, as follows:

For positive input signals

$$
V_{\text {MAX_NEW }}=(40 \mathrm{~V}+\text { Negative Supply })+I_{I N} \times R_{\text {PROTECT }}
$$

For negative input signals

$$
V_{\text {MIN_NEW }}=(\text { Positive Supply }-40 \mathrm{~V})-\text { Iout } \times R_{\text {PROTECT }}
$$

Overvoltage performance is shown in Figure 14, Figure 15, Figure 16, and Figure 17. The AD8421 inputs can withstand a current of 40 mA at room temperature for at least a day. This time is cumulative over the life of the device. If long periods of overvoltage are expected, the use of an external protection method is recommended. Under extreme input conditions, the output of the amplifier may invert.

## RADIO FREQUENCY INTERFERENCE (RFI)

RF rectification is often a problem when amplifiers are used in applications that have strong RF signals. The problem is intensified if long leads or PCB traces are required to connect the amplifier to the signal source. The disturbance can appear as a dc offset voltage or a train of pulses.

High frequency signals can be filtered with a low-pass filter network at the input of the instrumentation amplifier, as shown in Figure 68.

*CHIP FERRITE BEAD.
10123-067
Figure 68. RFI Suppression
The choice of resistor and capacitor values depends on the desired trade-off between noise, input impedance at high frequencies, CMRR, signal bandwidth, and RFI immunity. An RC network limits both the differential and common-mode bandwidth, as shown in the following equations:

$$
\begin{aligned}
& \text { FilterFrequency }_{\text {DIFF }}=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}\right)} \\
& \text { FilterFrequency }_{C M}=\frac{1}{2 \pi R C_{C}}
\end{aligned}
$$

where $C_{D} \geq 10 C c$.
$\mathrm{C}_{\mathrm{D}}$ affects the differential signal, and $\mathrm{C}_{\mathrm{C}}$ affects the commonmode signal. A mismatch between $\mathrm{R} \times \mathrm{C}_{\mathrm{C}}$ at the positive input and $\mathrm{R} \times \mathrm{C}_{\mathrm{C}}$ at the negative input degrades the CMRR of the AD8421. By using a value of $C_{D}$ that is one order of magnitude larger than $\mathrm{C}_{\mathrm{C}}$, the effect of the mismatch is reduced and CMRR performance is improved near the cutoff frequencies.

To achieve low noise and sufficient RFI filtering, the use of chip ferrite beads is recommended. Ferrite beads increase their impedance with frequency, thus leaving the signal of interest unaffected while preventing RF interference to reach the amplifier. They also help to eliminate the need for large resistor values in the filter, thus minimizing the system's input-referred noise. The selection of the appropriate ferrite bead and capacitor values is a function of the interference frequency, input lead length, and RF power.

For best results, place the RFI filter network as close as possible to the amplifier. Layout is critical to ensure that RF signals are not picked up on the traces after the filter. If RF interference is too strong to be filtered sufficiently, shielding is recommended.
The resistors used for the RFI filter can be the same as those used for input protection.

## CALCULATING THE NOISE OF THE INPUT STAGE

The total noise of the amplifier front end depends on much more than the $3.2 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ specification of this data sheet. The three main contributors to noise are: the source resistance, the voltage noise of the instrumentation amplifier, and the current noise of the instrumentation amplifier.

In the following calculations, noise is referred to the input (RTI). In other words, all sources of noise are calculated as if the source appeared at the amplifier input. To calculate the noise referred to the amplifier output (RTO), multiply the RTI noise by the gain of the instru-mentation amplifier.

## Source Resistance Noise

Any sensor connected to the AD8421 has some output resistance. There may also be resistance placed in series with inputs for protection from either overvoltage or radio frequency interference. This combined resistance is labeled R1 and R2 in Figure 69. Any resistor, no matter how well made, has an intrinsic level of noise. This noise is proportional to the square root of the resistor value. At room temperature, the value is approximately equal to $4 \mathrm{nV} / \sqrt{ } \mathrm{Hz} \times \sqrt{ }($ resistor value in $\mathrm{k} \Omega)$.


Figure 69. Source Resistance from Sensor and Protection Resistors
For example, assume that the combined sensor and protection resistance is $4 \mathrm{k} \Omega$ on the positive input and $1 \mathrm{k} \Omega$ on the negative input. Then the total noise from the input resistance is

$$
\sqrt{(4 \times \sqrt{4})^{2}+(4 \times \sqrt{1})^{2}}=\sqrt{64+16}=8.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}
$$

## Voltage Noise of the Instrumentation Amplifier

The voltage noise of the instrumentation amplifier is calculated using three parameters: the device output noise, the input noise, and the $\mathrm{R}_{\mathrm{G}}$ resistor noise. It is calculated as follows:

$$
\text { Total Voltage Noise }=
$$

$$
\sqrt{(\text { Output Noise } / G)^{2}+(\text { Input Noise })^{2}+\left(\text { Noise of } R_{G} \text { Resistor }\right)^{2}}
$$

For example, for a gain of 100 , the gain resistor is $100 \Omega$. Therefore, the voltage noise of the in-amp is

$$
\sqrt{(60 / 100)^{2}+3.2^{2}+(4 \times \sqrt{0.1})^{2}}=3.5 \mathrm{nV} / \sqrt{ } \mathrm{Hz}
$$

## Current Noise of the Instrumentation Amplifier

Current noise is converted to a voltage by the source resistance. The effect of current noise can be calculated by multiplying the specified current noise of the in-amp by the value of the source resistance.

For example, if the R1 source resistance in Figure 69 is $4 \mathrm{k} \Omega$, and the R 2 source resistance is $1 \mathrm{k} \Omega$, the total effect from the current noise is calculated as follows:

$$
\sqrt{(4 \times 0.2)^{2}+(1 \times 0.2)^{2}}=0.8 \mathrm{nV} / \sqrt{ } \mathrm{Hz}
$$

## Total Noise Density Calculation

To determine the total noise of the in-amp, referred to input, combine the source resistance noise, voltage noise, and current noise contribution by the sum of squares method.
For example, if the R1 source resistance in Figure 69 is $4 \mathrm{k} \Omega$, the R2 source resistance is $1 \mathrm{k} \Omega$, and the gain of the in-amp is 100 , the total noise, referred to input, is

$$
\sqrt{8.9^{2}+3.5^{2}+0.8^{2}}=9.6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}
$$

## APPLICATIONS INFORMATION <br> differential output configuration

Figure 70 shows an example of how to configure the AD8421 for differential output.


Figure 70. Differential Output Configuration with Op Amp
The differential output voltage is set by the following equation:

$$
V_{\text {DIFF_OUT }}=V_{+ \text {OUTT }}-V_{\text {-OUT }}=\operatorname{Gain} \times\left(V_{+I N}-V_{-I N}\right)
$$

The common-mode output is set by the following equation:

$$
V_{\text {CM_OUT }}=\left(V_{+ \text {OUT }}+V_{\text {-OUT }}\right) / 2=V_{\text {BIAS }}
$$

The advantage of this circuit is that the dc differential accuracy depends on the AD8421, not on the op amp or the resistors. In addition, this circuit takes advantage of the precise control that the AD8421 has of its output voltage relative to the reference voltage.

Although the dc performance and resistor matching of the op amp affect the dc common-mode output accuracy, such errors are likely to be rejected by the next device in the signal chain and, therefore, typically have little effect on overall system accuracy.
Because this circuit is susceptible to instability, a capacitor is included to limit the effective op amp bandwidth. This capacitor can be omitted if the amplifier pairing is stable.

The open-loop gain and phase of any amplifier may vary with process variation and temperature. Additional phase lag can be introduced by resistive or capacitive loading. To guarantee stability, the value of the capacitor in Figure 70 should be determined with a sample of circuits by evaluating the small signal pulse response of the circuit with load at the extremes of the output dynamic range.
The ambient temperature should also be varied over the expected range to evaluate its effect on stability. The voltage at +OUT may still have some overshoot after the circuit is tuned because the AD8421 output amplifier responds faster than the op amp. A 12 pF capacitor is a good starting point.
For best large signal ac performance, use an op amp with a high slew rate to match the AD8421 performance of $35 \mathrm{~V} / \mu \mathrm{s}$. High bandwidth is not essential because the system bandwidth is limited by the RC feedback. Some good choices for op amps are the AD8610, ADA4627-1, AD8510, and the ADA4898-1.

## DRIVING AN ADC

The Class AB output stage, low noise and distortion, and high bandwidth and slew rate make the AD8421 a good choice for driving an ADC in a data acquisition system that requires frontend gain, high CMRR, and dc precision. Figure 71 shows the AD8421, in a gain-of-10 configuration, driving the AD7685, a 16-bit, 250 kSPS pseudodifferential SAR ADC. The RC low-pass filter that is shown between the AD8421 and the AD7685 has several purposes. It isolates the amplifier output from excessive loading from the dynamic ADC inputs, reduces the noise bandwidth of the amplifier, and provides overload protection for the AD7685 analog inputs. The filter cutoff can be determined empirically. To achieve the best ac performance, keep the impedance magnitude greater than $1 \mathrm{k} \Omega$ at the maximum input signal
frequency, and set the filter cutoff to settle to $1 / 2$ LSB in one sampling period for a full-scale step. For additional considerations, refer to the data sheet of the ADC in use.

In a gain-of-10 configuration, the AD8421 has approximately $8 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ voltage noise RTI (See the Calculating the Noise of the Input Stage section.) The front-end gain makes the system ten times more sensitive to input signals, with only a 7.5 dB reduction of SNR. The high current output and load regulation of the ADR435 allow the AD7685 to be powered directly from the reference without the need to provide another analog supply rail. The reference pin buffer may be any low power, unity-gain stable, dc precision op amp with less than approximately $25 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ of wideband noise, such as the OP1177. Not all proper decoupling is shown in Figure 71. Take care to follow decoupling guidelines for both amplifiers and the ADR435.


Figure 71. AD8421 Driving an ADC


Figure 72. Typical Spectrum of the AD8421 ( $G=10$ ) Driving the AD7685

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 73. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body
(R-8)
Dimensions shown in millimeters and (inches)


Figure 74. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: |
| AD8421ARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, standard grade | R-8 |  |
| AD8421ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, standard grade, 7"Tape and Reel, | R-8 |  |
| AD8421ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, standard grade, 13"Tape and Reel | R-8 |  |
| AD8421BRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, high performance grade | R-8 |  |
| AD8421BRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, high performance grade, 7"Tape and Reel | R-8 |  |
| AD8421BRZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, high performance grade, 13 "Tape and Reel | R-8 |  |
| AD8421ARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, standard grade | RM-8 | Y49 |
| AD8421ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, standard grade, 7"Tape and Reel | RM-8 | Y49 |
| AD8421ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, standard grade, 13 " Tape and Reel | RM-8 | Y49 |
| AD8421BRMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead MSOP, high performance grade | RM-8 | Y4A |
| AD8421BRMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, high performance grade, 7 " Tape and Reel | RM-8 | Y4A |
| AD8421BRMZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead MSOP, high performance grade, $13^{\prime \prime}$ Tape and Reel | RM-8 | Y4A |

[^2]
## NOTES


[^0]:    * This page was dynamically generated by Analog Devices, Inc. and inserted into this data sheet. Note: Dynamic changes to the content on this page does not constitute a change to the revision number of the product data sheet. This content may be frequently modified.

[^1]:    ${ }^{1}$ Total voltage noise $=\sqrt{ }\left(e_{n i}{ }^{2}+\left(e_{n o} / G\right)^{2}+e_{R G}{ }^{2}\right)$. See the Theory of Operation section for more information.
    ${ }^{2}$ Total RTI Vos $=($ Vosi $)+\left(V_{\text {oso }} / G\right)$.
    ${ }^{3}$ These specifications do not include the tolerance of the external gain setting resistor, $R_{G}$. For $G>1$, add $R_{G}$ errors to the specifications given in this table.
    ${ }^{4}$ Input voltage range of the AD8421 input stage only. The input range can depend on the common-mode voltage, differential voltage, gain, and reference voltage.
    See the Input Voltage Range section for more information.
    ${ }^{5}$ See the Typical Performance Characteristics section for expected operation between $85^{\circ} \mathrm{C}$ and $125^{\circ} \mathrm{C}$.

[^2]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

