## Automotive 256-Kbit serial $\mathrm{I}^{2} \mathrm{C}$ bus EEPROM with 1 MHz clock

## Datasheet - production data



## Features

- Compatible with all $I^{2} \mathrm{C}$ bus modes
- 1 MHz
- 400 kHz
- 100 kHz
- Memory array
- 256 Kbit (32 Kbytes) of EEPROM
- Page size: 64 bytes
- Additional Write lockable page (Identification page)
- Extended temperature and voltage ranges
- $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C} ; 1.8 \mathrm{~V}$ to 5.5 V
- Schmitt trigger inputs for noise filtering.
- Short Write cycle time
- Byte Write within 4 ms
- Page Write within 4 ms
- Write cycle endurance
- 4 million Write cycles at $25^{\circ} \mathrm{C}$
- 1.2 million Write cycles at $85^{\circ} \mathrm{C}$
- 600 k Write cycles at $125^{\circ} \mathrm{C}$
- Data retention
- 50 years at $125^{\circ} \mathrm{C}$
- 100 years at $25^{\circ} \mathrm{C}$
- ESD Protection (Human Body Model)
- 4000 V
- Packages
- RoHS compliant and halogen-free (ECOPACK ${ }^{\circledR}$ 2)


## Contents

1 Description ..... 6
2 Signal description ..... 8
2.1 Serial Clock (SCL) ..... 8
2.2 Serial Data (SDA) ..... 8
2.3 Chip Enable (E2, E1, E0) ..... 8
2.4 Write Control ( $\overline{\mathrm{WC}}$ ) ..... 8
$2.5 \quad \mathrm{~V}_{\mathrm{SS}}$ (ground) ..... 9
2.6 Supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) ..... 9
3 Device operation ..... 10
3.1 Start condition ..... 11
3.2 Stop condition ..... 11
3.3 Data input ..... 11
3.4 Acknowledge bit (ACK) ..... 11
3.5 Device addressing ..... 12
3.6 Identification page ..... 14
4 Instructions ..... 15
4.1 Write operations ..... 15
4.1.1 Byte Write ..... 16
4.1.2 Page Write ..... 17
4.1.3 Write Identification Page ..... 18
4.1.4 Lock Identification Page ..... 18
4.1.5 Minimizing Write delays by polling on ACK ..... 18
4.2 Read operations ..... 20
4.2.1 Random Address Read ..... 20
4.2.2 Current Address Read ..... 21
4.2.3 Sequential Read ..... 21
4.2.4 Read Identification Page ..... 21
4.2.5 Read the lock status ..... 21
4.2.6 Acknowledge in Read mode ..... 22
5 Application design recommendations ..... 23
5.1 Supply voltage ..... 23
5.1.1 Operating supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) ..... 23
5.1.2 Power-up conditions ..... 23
5.1.3 Power-down ..... 23
5.2 Cycling with Error Correction Code (ECC) ..... 24
6 Delivery state ..... 25
7 Maximum rating ..... 25
8 DC and AC parameters ..... 26
9 Package mechanical data ..... 33
10 Part numbering ..... 37
11 Revision history ..... 39

## List of tables

Table 1. Signal names ..... 7
Table 2. Device select code ..... 12
Table 3. Significant bits within the two address bytes ..... 13
Table 4. Device identification code ..... 14
Table 5. Absolute maximum ratings ..... 25
Table 6. Cycling performance by groups of four bytes ..... 26
Table 7. Operating conditions (voltage range R) ..... 26
Table 8. AC measurement conditions. ..... 26
Table 9. Input parameters. ..... 27
Table 10. DC characteristics. ..... 28
Table 11. 400 kHz AC characteristics. ..... 29
Table 12. 1 MHz AC characteristics ..... 30
Table 13. TSSOP8 - 8-lead thin shrink small outline, package mechanical data ..... 33
Table 14. SO8N - 8 lead plastic small outline, 150 mils body width, package data. ..... 34
Table 15. WFDFPN8 (MLP8) - 8-lead very thin fine pitch dual flat package no lead $2 \times 3 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, mechanical data ..... 36
Table 16. Ordering information scheme ..... 37
Table 17. Document revision history ..... 39

## List of figures

Figure 1. Logic diagram ..... 6
Figure 2. 8-pin package connections ..... 7
Figure 3. Device select code ..... 8
Figure 4. $\mathrm{I}^{2} \mathrm{C}$ bus protocol ..... 10
Figure 5. Write mode sequences with $\overline{W C}=0$ (data write enabled) ..... 16
Figure 6. Write mode sequences with $\mathrm{WC}=1$ (data write inhibited) ..... 17
Figure 7. Write cycle polling flowchart using ACK ..... 19
Figure 8. Read mode sequences. ..... 20
Figure 9. AC measurement I/O waveform ..... 27
Figure 10. Maximum $R_{\text {bus }}$ value versus bus parasitic capacitance ( $C_{b u s}$ ) for an $I^{2} C$ bus at maximum frequency $\mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ ..... 31
Figure 11. Maximum $R_{\text {bus }}$ value versus bus parasitic capacitance $C_{b u s}$ ) for an $I^{2} C$ bus at maximum frequency $f_{C}=1 \mathrm{MHz}$ ..... 31
Figure 12. AC waveforms ..... 32
Figure 13. TSSOP8 - 8-lead thin shrink small outline, package outline ..... 33
Figure 14. SO8N - 8 lead plastic small outline, 150 mils body width, package outline ..... 34
Figure 15. WFDFPN8 (MLP8) - 8-lead ultra thin fine pitch dual flat no lead, package outline ..... 35

## 1 Description

The M24256-A125 is a 256 -Kbit serial EEPROM Automotive grade device operating up to $125^{\circ} \mathrm{C}$. The M24256-A125 is compliant with the very high level of reliability defined by the Automotive standard AEC-Q100 grade 1.

The device is accessed by a simple serial $\mathrm{I}^{2} \mathrm{C}$ compatible interface running up to 1 MHz .
The memory array is based on advanced true EEPROM technology (Electrically Erasable PROgrammable Memory). The M24256-A125 is a byte-alterable memory ( $32 \mathrm{~K} \times 8$ bits) organized as 512 pages of 64 bytes in which the data integrity is significantly improved with an embedded Error Correction Code logic.

The M24256-A125 offers an additional Identification Page (64 bytes) in which the ST device identification can be read. This page can also be used to store sensitive application parameters which can be later permanently locked in read-only mode.

Figure 1. Logic diagram


Table 1. Signal names

| Signal name | Function | Direction |
| :--- | :--- | :--- |
| E2, E1, E0 | Chip Enable | Input |
| SDA | Serial Data | I/O |
| SCL | Serial Clock | Input |
| $\overline{\text { WC }}$ | Write Control | Input |
| $V_{\text {CC }}$ | Supply voltage | - |
| $V_{\text {SS }}$ | Ground | - |

Figure 2. 8-pin package connections


1. See Section 9: Package mechanical data for package dimensions, and how to identify pin 1.

## 2 Signal description

### 2.1 Serial Clock (SCL)

The signal applied on this input is used to strobe the data available on SDA(in) and to output the data on SDA(out).

### 2.2 Serial Data (SDA)

SDA is an input/output used to transfer data in or out of the device. SDA(out) is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected between SDA and $\mathrm{V}_{\mathrm{CC}}$ (Figure 10 indicates how to calculate the value of the pull-up resistor).

### 2.3 Chip Enable (E2, E1, E0)

( $\mathrm{E} 2, \mathrm{E} 1, \mathrm{E} 0$ ) input signals are used to set the value that is to be looked for on the three least significant bits (b3, b2, b1) of the 7-bit device select code (see Table 2). These inputs must be tied to $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$, as shown in Figure 3. When not connected (left floating), these inputs are read as low (0).

Figure 3. Device select code


### 2.4 Write Control (WC)

This input signal is useful for protecting the entire contents of the memory from inadvertent write operations. Write operations are disabled to the entire memory array when Write Control $(\overline{\mathrm{WC}})$ is driven high. Write operations are enabled when Write Control $(\overline{\mathrm{WC}})$ is either driven low or left floating.
When Write Control $(\overline{\mathrm{WC}})$ is driven high, device select and address bytes are acknowledged, Data bytes are not acknowledged.

## $2.5 \quad V_{\text {SS }}$ (ground)

$V_{S S}$ is the reference for the $V_{C C}$ supply voltage.

### 2.6 Supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ )

$\mathrm{V}_{\mathrm{CC}}$ is the supply voltage pin.

## 3 Device operation

The device supports the $I^{2} \mathrm{C}$ protocol (see Figure 4).
The $\mathrm{I}^{2} \mathrm{C}$ bus is controlled by the bus master and the device is always a slave in all communications.

The device (bus master or a slave) that sends data on to the bus is defined as a transmitter; the device (bus master or a slave) is defined as a receiver when reading the data.

Figure 4. $1^{2} \mathrm{C}$ bus protocol


### 3.1 Start condition

Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the high state. A Start condition must precede any data transfer instruction. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition.

### 3.2 Stop condition

Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven high. A Stop condition terminates communication between the device and the bus master.

A Stop condition at the end of a Write instruction triggers the internal Write cycle.

### 3.3 Data input

During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change only when Serial Clock (SCL) is driven low.

### 3.4 Acknowledge bit (ACK)

The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the $9^{\text {th }}$ clock pulse period, the receiver pulls Serial Data (SDA) low to acknowledge the receipt of the eight data bits.

### 3.5 Device addressing

To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the device select code, as shown in Table 2.

The device select code consists of a 4-bit device type identifier and a 3-bit Chip Enable address (E2, E1, E0). A device select code handling any value other than 1010b (to select the memory) or 1011b (to select the Identification page) is not acknowledged by the memory device.
Up to eight memory devices can be connected on a single $\mathrm{I}^{2} \mathrm{C}$ bus. Each one is given a unique 3-bit code on the Chip Enable (E2, E1, E0) inputs. When the device select code is received, the memory device only responds if the Chip Enable Address is the same as the value decoded on the E2, E1, E0 inputs.

The $8^{\text {th }}$ bit is the Read/ $\bar{W}$ rite bit $(R \bar{W})$. This bit is set to 1 for Read and 0 for Write operations.
Table 2. Device select code

|  | Device type identifier $^{(1)}$ |  |  |  | Chip Enable address $^{(2)}$ |  | $\mathrm{R} \overline{\mathrm{W}}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| When accessing the <br> memory | 1 | 0 | 1 | 0 | E2 | E1 | E0 | $\mathrm{R} \overline{\mathrm{W}}$ |
| When accessing the <br> Identification page | 1 | 0 | 1 | 1 | E2 | E1 | E0 | $\mathrm{R} \bar{W}$ |

1. The most significant bit, b7, is sent first.
2. E0, E1 and E2 bits are compared with the value read on input pins E0,E1,E2.

If a match occurs on the device select code, the corresponding memory device gives an acknowledgment on Serial Data (SDA) during the $9^{\text {th }}$ bit time. If the memory device does not match the device select code, it deselects itself from the bus, and goes into Standby mode.

Once the memory device has acknowledged the device select code (Table 2), the memory device waits for the master to send two address bytes (most significant address byte sent first, followed by the least significant address byte (Table 3). The memory device responds to each address byte with an acknowledge bit.

Table 3. Significant bits within the two address bytes

|  |  | Memory <br> (Device type identifier $=$ 1010b) |  | Identification page <br> (Device type identifier $=1011 \mathrm{~b}$ ) |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Random Address Read | Write | Read Identification page | Write Identification page | Lock Identification page | Read lock status |
|  | b15 | X | X | X | X | X | X |
|  | b14 | A14 | A14 | X | X | X | X |
|  | b13 | A13 | A13 | X | X | X | X |
|  | b12 | A12 | A12 | X | X | X | X |
|  | b11 | A11 | A11 | X | X | X | X |
|  | b10 | A10 | A10 | X | 0 | 1 | 0 |
|  | b9 | A9 | A9 | X | X | X | X |
|  | b8 | A8 | A8 | X | X | X | X |
|  | b7 | A7 | A7 | X | X | X | X |
|  | b6 | A6 | A6 | X | X | X | X |
|  | b5 | A5 | A5 | A5 | A5 | X | X |
|  | b4 | A4 | A4 | A4 | A4 | X | X |
|  | b3 | A3 | A3 | A3 | A3 | X | X |
|  | b2 | A2 | A2 | A2 | A2 | X | X |
|  | b1 | A1 | A1 | A1 | A1 | X | X |
|  | b0 | A0 | A0 | A0 | A0 | X | X |

Note: $\quad A$ : significant address bit.
$X$ : bit is Don't Care.

### 3.6 Identification page

The M24256-A125 offers an Identification Page (64 bytes) in addition to the 256 Kbit memory.

The Identification page contains two fields:

- Device identification code: the first three bytes are programmed by STMicroelectronics with the Device identification code, as shown in Table 4.
- Application parameters: the bytes after the Device identification code are available for application specific data.

Note: If the end application does not need to read the Device identification code, this field can be overwritten and used to store application-specific data. Once the application-specific data are written in the Identification page, the whole Identification page should be permanently locked in Read-only mode.

The instructions Read, Write and Lock Identification Page are detailed in Section 4: Instructions.

Table 4. Device identification code

| Address in <br> Identification page | Content | Value |
| :---: | :--- | :---: |
| 00 h | ST manufacturer code | 20 h |
| 01 h | $\mathrm{I}^{2} \mathrm{C}$ family code | E0h |
| 02 h | Memory density code | $0 \mathrm{Fh}(256$ Kbit $)$ |

## 4 Instructions

### 4.1 Write operations

For a Write operation, the bus master sends a Start condition followed by a device select code with the R/W bit reset to 0 . The device acknowledges this, as shown in Figure 5, and waits for the master to send two address bytes (most significant address byte sent first, followed by the least significant address byte (Table 3). The device responds to each address byte with an acknowledge bit, and then waits for the data byte.
When the bus master generates a Stop condition immediately after a data byte Ack bit (in the " $10^{\text {th }}$ bit" time slot), either at the end of a Byte Write or a Page Write, the internal Write cycle $t_{w}$ is then triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.
During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does not respond to any requests.

After the successful completion of an internal Write cycle ( $\mathrm{t}_{\mathrm{W}}$ ), the device internal address counter is automatically incremented to point to the next byte after the last modified byte.
If the Write Control input (WC) is driven High, the Write instruction is not executed and the accompanying data bytes are not acknowledged, as shown in Figure 6.

### 4.1.1 Byte Write

After the device select code and the address bytes, the bus master sends one data byte. If the addressed location is Write-protected, by Write Control (WC) being driven high, the device replies with NoAck, and the location is not modified (see Figure 6). If, instead, the addressed location is not Write-protected, the device replies with Ack. The bus master terminates the transfer by generating a Stop condition, as shown in Figure 5.

Figure 5. Write mode sequences with $\overline{\mathrm{WC}}=\mathbf{0}$ (data write enabled)


### 4.1.2 Page Write

The Page Write mode allows up to $\mathrm{N}^{(\mathrm{a})}$ bytes to be written in a single Write cycle, provided that they are all located in the same page in the memory: that is, the most significant memory address bits, A15/A6, are the same. If more bytes are sent than will fit up to the end of the page, a condition known as "roll-over" occurs. In case of roll-over, the first bytes of the page are overwritten.

The bus master sends from 1 to $\mathrm{N}^{(\mathrm{a})}$ bytes of data, each of which is acknowledged by the device if Write Control ( $\overline{\mathrm{WC}})$ ) is low. If Write Control $(\overline{\mathrm{WC}})$ is high, the contents of the addressed memory location are not modified, and each data byte received by the device is not acknowledged, as shown in Figure 6. After each byte is transferred, the internal byte address counter is incremented. The transfer is terminated by the bus master generating a Stop condition.

Figure 6. Write mode sequences with $\overline{\mathrm{WC}}=1$ (data write inhibited)

a. $N$ is the number of bytes in a page.

### 4.1.3 Write Identification Page

The Identification Page (64 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. It is written by issuing the Write Identification Page instruction. This instruction uses the same protocol and format as Page Write (into memory array), except for the following differences:

- Device type identifier = 1011b
- Most significant address bits A15/A6 are don't care, except for address bit A10 which must be " 0 ". Least significant address bits A5/A0 define the byte location inside the Identification page.

If the Identification page is locked, the data bytes transferred during the Write Identification Page instruction are not acknowledged (NoAck).

### 4.1.4 Lock Identification Page

The Lock Identification Page instruction (Lock ID) permanently locks the Identification page in Read-only mode. The Lock ID instruction is similar to Byte Write (into memory array) with the following specific conditions:

- $\quad$ Device type identifier $=1011 \mathrm{~b}$
- Address bit A10 must be ' 1 '; all other address bits are don't care
- The data byte must be equal to the binary value $\mathrm{xxxx} x \mathrm{x} 1 \mathrm{x}$, where x is don't care


### 4.1.5 Minimizing Write delays by polling on ACK

The maximum Write time ( $\mathrm{t}_{\mathrm{w}}$ ) is shown in AC characteristics tables in Section 8: DC and AC parameters, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master.
The sequence, as shown in Figure 7, is:

- Initial condition: a Write cycle is in progress.
- Step 1: the bus master issues a Start condition followed by a device select code (the first byte of the new instruction).
- $\quad$ Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1).

Figure 7. Write cycle polling flowchart using ACK


### 4.2 Read operations

Read operations are performed independently of the state of the Write Control ( $\overline{\mathrm{WC}}$ ) signal.
After the successful completion of a Read operation, the device internal address counter is incremented by one, to point to the next byte address.

Figure 8. Read mode sequences


### 4.2.1 Random Address Read

The Random Address Read is a sequence composed of a truncated Write sequence (to define a new address pointer value, see Table 3) followed by a current Read.

The Random Address Read sequence is therefore the sum of [Start + Device Select code with RW=0 + two address bytes] (without Stop condition, as shown in Figure 8)] and [Start condition + Device Select code with RW=1]. The memory device acknowledges the sequence and then outputs the contents of the addressed byte. To terminate the data transfer, the bus master does not acknowledge the last data byte and then issues a Stop condition.

### 4.2.2 Current Address Read

For the Current Address Read operation, following a Start condition, the bus master only sends a device select code with the $R / \bar{W}$ bit set to 1 . The device acknowledges this, and outputs the byte pointed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in Figure 8, without acknowledging the byte.

Note that the address counter value is defined by instructions accessing either the memory or the Identification page. When accessing the Identification page, the address counter value is loaded with the Identification page byte location, when accessing the memory, it is safer to always use the Random Address Read instruction (this instruction loads the address counter with the byte location to read in the memory) instead of the Current Address Read instruction.

### 4.2.3 Sequential Read

A sequential Read can be used after a Current Address Read or a Random Address Read.
After a Read instruction, the device can continue to output the next byte(s) in sequence if the bus master sends additional clock pulses and if the bus master does acknowledge each transmitted data byte. To terminate the stream of bytes, the bus master must not acknowledge the last byte, and must generate a Stop condition, as shown in Figure 8.

The sequential read is controlled with the device internal address counter which is automatically incremented after each byte output. After the last memory address, the address counter "rolls-over", and the device continues to output data from memory address 00h.

### 4.2.4 Read Identification Page

The Identification Page can be read by issuing a Read Identification Page instruction. This instruction uses the same protocol and format as the Random Address Read (from memory array) with device type identifier defined as 1011b. The most significant address bits A15/A6 are don't care and the least significant address bits A5/A0 define the byte location inside the Identification page. The number of bytes to read in the ID page must not exceed the page boundary.

### 4.2.5 Read the lock status

The locked/unlocked status of the Identification page can be checked by transmitting a specific truncated command [Identification Page Write instruction + one data byte] to the device. The device returns an acknowledge bit after the data byte if the Identification page is unlocked, otherwise a NoAck bit if the Identification page is locked.

Right after this, it is recommended to transmit to the device a Start condition followed by a Stop condition, so that:

- Start: the truncated command is not executed because the Start condition resets the device internal logic,
- Stop: the device is then set back into Standby mode by the Stop condition.


### 4.2.6 Acknowledge in Read mode

For all Read instructions, the device waits, after each byte sent out, for an acknowledgment during the 9th bit time. If the bus master does not send the Acknowledge (the master drives SDA high during the 9th bit time), the device terminates the data transfer and enters its Standby mode.

## 5 Application design recommendations

### 5.1 Supply voltage

### 5.1.1 Operating supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ )

Prior to selecting the memory and issuing instructions to it, a valid and stable $\mathrm{V}_{\mathrm{CC}}$ voltage within the specified $\left[\mathrm{V}_{\mathrm{CC}}(\min ), \mathrm{V}_{\mathrm{CC}}(\max )\right]$ range must be applied (see Table 7).
This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal Write cycle ( $\mathrm{t}_{\mathrm{W}}$ ). In order to secure a stable DC supply voltage, it is recommended to decouple the $\mathrm{V}_{\mathrm{CC}}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF ) close to the $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{SS}}$ package pins.

### 5.1.2 Power-up conditions

When the power supply is turned on, the $\mathrm{V}_{\mathrm{Cc}}$ voltage has to rise continuously from 0 V up to the minimum $\mathrm{V}_{\mathrm{CC}}$ operating voltage defined in Table 7.
In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included.

At power-up, the device does not respond to any instruction until $\mathrm{V}_{\mathrm{CC}}$ reaches the internal threshold voltage (this threshold is defined in the DC characteristic Table 10 as $\mathrm{V}_{\text {RES }}$ ).
When $\mathrm{V}_{\mathrm{CC}}$ passes over the POR threshold, the device is reset and in the following state:

- in the Standby power mode
- deselected

As soon as the $\mathrm{V}_{\mathrm{CC}}$ voltage has reached a stable value within the $\left[\mathrm{V}_{\mathrm{CC}}(\mathrm{min}), \mathrm{V}_{\mathrm{CC}}(\mathrm{max})\right]$ range (defined in Table 7), the device is ready for operation.

### 5.1.3 Power-down

During power-down (continuous decrease in the $\mathrm{V}_{\mathrm{CC}}$ supply voltage below the minimum $\mathrm{V}_{\mathrm{CC}}$ operating voltage defined in Table 7), the device must be in Standby power mode (that is after a STOP condition or after the completion of the Write cycle $t_{W}$ if an internal Write cycle is in progress).

### 5.2 Cycling with Error Correction Code (ECC)

The Error Correction Code (ECC) is an internal logic function which is transparent for the $I^{2} \mathrm{C}$ communication protocol.
The ECC logic is implemented on each group of four EEPROM bytes ${ }^{(b)}$. Inside a group, if a single bit out of the four bytes happens to be erroneous during a Read operation, the ECC detects this bit and replaces it with the correct value. The read reliability is therefore much improved.

Even if the ECC function is performed on groups of four bytes, a single byte can be written/cycled independently. In this case, the ECC function also writes/cycles the three other bytes located in the same group ${ }^{(b)}$. As a consequence, the maximum cycling budget is defined at group level and the cycling can be distributed over the 4 bytes of the group: the sum of the cycles seen by byte0, byte1, byte 2 and byte 3 of the same group must remain below the maximum value defined in Table 6.

## Example 1: maximum cycling limit reached with 1 million cycles per byte

Each byte of a group can be equally cycled 1 million times (at $25^{\circ} \mathrm{C}$ ) so that the group cycling budget is 4 million cycles.

## Example 2: maximum cycling limit reached with unequal byte cycling

Inside a group, byte0 can be cycled 2 million times, byte1 can be cycled 1 million times, byte 2 and byte 3 can be cycled 500,000 times, so that the group cycling budget is 4 million cycles.

[^0]
## 6 Delivery state

The device is delivered as follows:

- $\quad$ The memory array is set to all 1 s (each byte $=$ FFh).
- Identification page: the first three bytes define the Device identification code (value defined in Table 4). The content of the following bytes is Don't Care.


## 7 Maximum rating

Stressing the device outside the ratings listed in Table 5 may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 5. Absolute maximum ratings

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
|  | Ambient operating temperature | -40 | 130 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {LEAD }}$ | Lead temperature during soldering | see note ${ }^{(1)}$ |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or output range | -0.50 | 6.5 | V |
| $\mathrm{I}_{\mathrm{OL}}$ | DC output current (SDA =0) | - | 5 | mA |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply voltage | -0.50 | 6.5 | V |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic pulse (Human Body model) ${ }^{(2)}$ | - | 4000 | V |

1. Compliant with JEDEC Standard J-STD-020D (for small body, Sn-Pb or Pb-free assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions of Hazardous Substances (RoHS directive 2011/65/EU of July 2011).
2. Positive and negative pulses applied on pin pairs, according to AEC-Q100-002 (compliant with ANSI/ESDA/JEDEC JS-001-2012, C1=100 pF, R1=1500 $\Omega$, R2=500 $\Omega$ ).

## 8 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device.

Table 6. Cycling performance by groups of four bytes

| Symbol | Parameter | Test condition | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Ncycle | Write cycle endurance ${ }^{(1)}$ | $\mathrm{TA} \leq 25^{\circ} \mathrm{C}, 1.8 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.5 \mathrm{~V}$ | - | 4,000,000 | Write cycle ${ }^{(2)}$ |
|  |  | $\mathrm{TA}=85^{\circ} \mathrm{C}, 1.8 \mathrm{~V}<\mathrm{V}_{C C}<5.5 \mathrm{~V}$ | - | 1,200,000 |  |
|  |  | $\mathrm{TA}=125^{\circ} \mathrm{C}, 1.8 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.5 \mathrm{~V}$ | - | 600,000 |  |

1. The Write cycle endurance is defined for groups of four data bytes located at addresses $\left[4 * N, 4^{*} N+1,4^{*} N+2,4^{*} N+3\right]$ where N is an integer, or for the status register byte (refer also to Section 5.2: Cycling with Error Correction Code (ECC)). The Write cycle endurance is defined by characterization and qualification.
2. A Write cycle is executed when either a Page Write, a Byte Write, a Write Identification Page or a Lock Identification Page instruction is decoded. When using those Write instructions, refer also to Section 5.2: Cycling with Error Correction Code (ECC).

Table 7. Operating conditions (voltage range R )

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 1.8 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient operating temperature | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

Table 8. AC measurement conditions

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {bus }}$ | Load capacitance | 100 |  | pF |
| - | SCL input rise/fall time, SDA input fall time | - | 50 | ns |
| - | Input levels | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ | V |  |
| - | Input and output timing reference levels | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ | V |  |

Figure 9. AC measurement I/O waveform


Table 9. Input parameters

| Symbol | Parameter $^{(1)}$ | Test condition | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance (SDA) | - | - | 8 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance (other pins) | - | - | 6 | pF |
| $\mathrm{Z}_{\mathrm{L}}$ | Input impedance (E2, E1, E0, $\overline{\mathrm{WC}})^{(2)}$ | $\mathrm{V}_{\mathrm{IN}}<0.3 \mathrm{~V}_{\mathrm{CC}}$ | 30 | - | $\mathrm{k} \Omega$ |
|  |  | 500 | - | $\mathrm{k} \Omega$ |  |

1. Characterized only, not tested in production.
2. E2, E1, E0 input impedance when the memory is selected (after a Start condition).

Table 10. DC characteristics

| Symbol | Parameter | Test conditions (in addition to those in Table 7 and Table 8) | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current (SCL, SDA, E2, E1, E0) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}},$ <br> device in Standby mode | - | $\pm 2$ | $\mu \mathrm{A}$ |
| lo | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $V_{S S}$ or $V_{C C}$ | - | $\pm 2$ | $\mu \mathrm{A}$ |
| $I_{C C}$ | Supply current (Read) | $\mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | - | 2 | mA |
|  |  | $\mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}, \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ | - | 2 | mA |
|  |  | $\mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}, \mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | - | 1 | mA |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | - | 2 | mA |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ | - | 2 | mA |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | - | 2 | mA |
| $\mathrm{I}_{\mathrm{CCO}}$ | Supply current (Write) | During $\mathrm{t}_{\mathrm{w}}$ | - | 2 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Standby supply current | $\begin{aligned} & \text { Device not selected }{ }^{(1)}, \mathrm{t}^{\circ}=85^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=1.8 \mathrm{~V} \end{aligned}$ | - | 1 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { Device not selected }{ }^{(1)}, t^{\circ}=85^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V} \end{aligned}$ | - | 2 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { Device not selected }{ }^{(1)}, \mathrm{t}^{\circ}=85^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | - | 3 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { Device not selected }{ }^{(1)}, \mathrm{t}^{\circ}=125^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=1.8 \mathrm{~V} \end{aligned}$ | - | 15 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { Device not selected }{ }^{(1)}, \mathrm{t}^{\circ}=125^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V} \end{aligned}$ | - | 15 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { Device not selected }{ }^{(1)}, \mathrm{t}^{\circ}=125^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input low voltage (SCL, SDA, $\overline{\mathrm{WC}}$ ) | - | -0.45 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage (SCL, SDA) | - | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | 6.5 | V |
|  | Input high voltage ( $\overline{\mathrm{WC}}, \mathrm{E} 2, \mathrm{E} 1, \mathrm{E} 0)$ | - | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{C C}+0.6$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output low voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V} \text { or } \\ & \mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | - | 0.4 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | - | 0.3 | V |
| $\mathrm{V}_{\text {RES }}{ }^{(2)}$ | Internal reset threshold voltage | - | 0.5 | 1.5 | V |

1. The device is not selected after power-up, after a Read instruction (after the Stop condition), or after the completion of the internal write cycle $t_{W}\left(t_{W}\right.$ is triggered by the correct decoding of a Write instruction).
2. Characterized only, not $100 \%$ tested.

Table 11. 400 kHz AC characteristics

| Symbol | Alt. | Parameter ${ }^{(1)}$ | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SCL }}$ | Clock frequency | - | 400 | kHz |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\mathrm{HIGH}}$ | Clock pulse width high | 600 | - | ns |
| $\mathrm{t}_{\mathrm{CLCH}}$ | tow | Clock pulse width low | 1300 | - | ns |
| $\mathrm{t}_{\text {QL1QL2 }}{ }^{(2)}$ | $\mathrm{t}_{\mathrm{F}}$ | SDA (out) fall time ${ }^{(3)}$ | 20 | 120 | ns |
| ${ }^{\text {¢ }}$ (H1XH2 | $t_{R}$ | Input signal rise time | (4) | (4) | ns |
| $\mathrm{t}_{\text {XL1 XL2 }}$ | $\mathrm{t}_{\mathrm{F}}$ | Input signal fall time | (4) | (4) | ns |
| $t_{\text {DXCX }}$ | $\mathrm{t}_{\text {SU:DAT }}$ | Data in set up time | 100 | - | ns |
| $\mathrm{t}_{\text {CLDX }}$ | $\mathrm{t}_{\text {HD: }}$ DAT | Data in hold time | 0 | - | ns |
| $\mathrm{t}_{\text {CLQx }}{ }^{(5)}$ | $\mathrm{t}_{\mathrm{DH}}$ | Data out hold time | 100 | - | ns |
| $\mathrm{t}_{\mathrm{CLQV}}{ }^{(6)}$ | $\mathrm{t}_{\text {AA }}$ | Clock low to next data valid (access time) | - | 900 | ns |
| $\mathrm{t}_{\mathrm{CHDL}}$ | $\mathrm{t}_{\text {SU:STA }}$ | Start condition setup time | 600 | - | ns |
| $\mathrm{t}_{\text {DLCL }}$ | $\mathrm{t}_{\text {HD: STA }}$ | Start condition hold time | 600 | - | ns |
| $\mathrm{t}_{\mathrm{CHDH}}$ | $\mathrm{t}_{\text {SU:STO }}$ | Stop condition set up time | 600 | - | ns |
| ${ }^{\text {DHDL }}$ | $t_{\text {BuF }}$ | Time between Stop condition and next Start condition | 1300 | - | ns |
| $\mathrm{t}_{\text {WLDL }}{ }^{(7)(2)}$ | ${ }_{\text {t }}^{\text {su:wc }}$ | $\overline{\mathrm{WC}}$ set up time (before the Start condition) | 0 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {DHWH }}{ }^{(8)(2)}$ | $\mathrm{t}_{\mathrm{HD}: \mathrm{WC}}$ | $\overline{\mathrm{WC}}$ hold time (after the Stop condition) | 1 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{w}}$ | $t_{\text {WR }}$ | Write time | - | 4 | ms |
| $t_{N S}{ }^{(2)}$ | - | Pulse width ignored (input filter on SCL and SDA) - single glitch | - | 80 | ns |

1. Test conditions (in addition to those in Table 7 and Table 8).
2. Characterized value, not tested in production.
3. With $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$.
4. There is no min. or max. values for the input signal rise and fall times. It is however recommended by the $I^{2} \mathrm{C}$ specification that the input signal rise and fall times be more than 20 ns and less than 300 ns when $\mathrm{f}_{\mathrm{C}}<400 \mathrm{kHz}$.
5. To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA.
6. $t_{C L Q V}$ is the time (from the falling edge of $S C L$ ) required by the SDA bus line to reach either $0.3 \mathrm{~V}_{\mathrm{CC}}$ or $0.7 \mathrm{~V}_{\mathrm{CC}}$, assuming that $\mathrm{R}_{\text {bus }} \times \mathrm{C}_{\text {bus }}$ time constant is within the values specified in Figure 10.
7. $\overline{W C}=0$ set up time condition to enable the execution of a WRITE command.
8. $\overline{\mathrm{WC}}=0$ hold time condition to enable the execution of a WRITE command.

Table 12. 1 MHz AC characteristics

| Symbol | Alt. | Parameter ${ }^{(1)}$ | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SCL }}$ | Clock frequency | 0 | 1 | MHz |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\mathrm{HIGH}}$ | Clock pulse width high | 260 | - | ns |
| $\mathrm{t}_{\mathrm{CLCH}}$ | tow | Clock pulse width low | 400 | - | ns |
| ${ }^{\text {thH1 }}$ XH2 | $\mathrm{t}_{\mathrm{R}}$ | Input signal rise time | (2) | (2) | ns |
| $\mathrm{t}_{\mathrm{XL} 1 \times \mathrm{XL2}}$ | $\mathrm{t}_{\mathrm{F}}$ | Input signal fall time | (2) | (2) | ns |
| $\mathrm{t}_{\text {QL1QL2 }}{ }^{(3)}$ | $\mathrm{t}_{\mathrm{F}}$ | SDA (out) fall time | - | 120 | ns |
| $t_{\text {DXCX }}$ | $\mathrm{t}_{\text {SU:DAT }}$ | Data in setup time | 50 | - | ns |
| $\mathrm{t}_{\text {CLDX }}$ | $\mathrm{t}_{\text {HD: }: \text { DAT }}$ | Data in hold time | 0 | - | ns |
| $\mathrm{t}_{\mathrm{CLQX}}{ }^{(4)}$ | $t_{\text {DH }}$ | Data out hold time | 100 | - | ns |
| $\mathrm{t}_{\text {CLQV }}{ }^{(5)}$ | $\mathrm{t}_{\mathrm{AA}}$ | Clock low to next data valid (access time) | - | 450 | ns |
| $\mathrm{t}_{\text {CHDL }}$ | $\mathrm{t}_{\text {SU:STA }}$ | Start condition setup time | 250 | - | ns |
| $\mathrm{t}_{\text {DLCL }}$ | $\mathrm{t}_{\text {HD: }}$ STA | Start condition hold time | 250 | - | ns |
| $\mathrm{t}_{\mathrm{CHDH}}$ | tsu:Sto | Stop condition setup time | 250 | - | ns |
| ${ }^{\text {D }}$ LDL | $t_{\text {BUF }}$ | Time between Stop condition and next Start condition | 500 | - | ns |
| $\mathrm{t}_{\text {WLDL }}{ }^{(6)(3)}$ | $\mathrm{t}_{\text {Su:wc }}$ | $\overline{\mathrm{WC}}$ set up time (before the Start condition) | 0 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{DHWH}_{(3)} \mathrm{H}^{(7)}}$ | $\mathrm{t}_{\mathrm{HD}: \mathrm{WC}}$ | $\overline{\mathrm{WC}}$ hold time (after the Stop condition) | 1 | - | $\mu \mathrm{s}$ |
| $t_{W}$ | $t_{W R}$ | Write time | - | 4 | ms |
| $t_{N S}{ }^{(3)}$ | - | Pulse width ignored (input filter on SCL and SDA) | - | 80 | ns |

1. Test conditions (in addition to those in Table 7 and Table 8).
2. There is no min. or max. values for the input signal rise and fall times. However, it is recommended by the $I^{2} \mathrm{C}$ specification that the input signal rise and fall times be more than 20 ns and less than 120 ns when $\mathrm{f}_{\mathrm{C}}<1 \mathrm{MHz}$.
3. Characterized only, not tested in production.
4. To avoid spurious Start and Stop conditions, a minimum delay is placed between $\mathrm{SCL}=1$ and the falling or rising edge of SDA.
5. $t_{C L Q V}$ is the time (from the falling edge of SCL) required by the SDA bus line to reach either $0.3 \mathrm{~V}_{\mathrm{CC}}$ or $0.7 V_{\mathrm{CC}}$, assuming that the Rbus $\times$ Cbus time constant is within the values specified in Figure 11.
6. $\overline{\mathrm{WC}}=0$ set up time condition to enable the execution of a WRITE command.
7. $\overline{\mathrm{WC}}=0$ hold time condition to enable the execution of a WRITE command.

Figure 10. Maximum $R_{\text {bus }}$ value versus bus parasitic capacitance ( $C_{b u s}$ ) for an $I^{2} C$ bus at maximum frequency $\mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$


Figure 11. Maximum $R_{\text {bus }}$ value versus bus parasitic capacitance $C_{b u s}$ ) for an $I^{2} C$ bus at maximum frequency $f_{C}=1 \mathrm{MHz}$


Figure 12. AC waveforms


## $9 \quad$ Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK ${ }^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com. ECOPACK ${ }^{\circledR}$ is an ST trademark.

Figure 13. TSSOP8 - 8-lead thin shrink small outline, package outline


1. Drawing is not to scale.

Table 13. TSSOP8 - 8-lead thin shrink small outline, package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ. | Min. | Max. | Typ. | Min. | Max. |
| A | - | - | 1.200 | - | - | 0.0472 |
| A1 | - | 0.050 | 0.150 | - | 0.0020 | 0.0059 |
| A2 | 1.000 | 0.800 | 1.050 | 0.0394 | 0.0315 | 0.0413 |
| b | - | 0.190 | 0.300 | - | 0.0075 | 0.0118 |
| c | - | 0.090 | 0.200 | - | 0.0035 | 0.0079 |
| CP | - |  | 0.100 | - | - | 0.0039 |
| D | 3.000 | 2.900 | 3.100 | 0.1181 | 0.1142 | 0.1220 |
| e | 0.650 | - | - | 0.0256 | - | - |
| E | 6.400 | 6.200 | 6.600 | 0.2520 | 0.2441 | 0.2598 |
| E1 | 4.400 | 4.300 | 4.500 | 0.1732 | 0.1693 | 0.1772 |
| L | 0.600 | 0.450 | 0.750 | 0.0236 | 0.0177 | 0.0295 |
| L1 | 1.000 | - | - | 0.0394 | - | - |
| $\alpha$ | - | $0^{\circ}$ | $8^{\circ}$ | - | $0^{\circ}$ | $8^{\circ}$ |

1. Values in inches are converted from mm and rounded to four decimal digits.

Figure 14. SO8N - 8 lead plastic small outline, 150 mils body width, package outline


1. Drawing is not to scale.

Table 14. SO8N-8 lead plastic small outline, 150 mils body width, package data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ | Min | Max | Typ | Min | Max |
| A | - | - | 1.750 | - | - | 0.0689 |
| A1 | - | 0.100 | 0.250 | - | 0.0039 | 0.0098 |
| A2 | - | 1.250 | - | - | 0.0492 | - |
| b | - | 0.280 | 0.480 | - | 0.0110 | 0.0189 |
| c | - | 0.170 | 0.230 | - | 0.0067 | 0.0091 |
| ccc | - | - | 0.100 | - | - | 0.0039 |
| D | 4.900 | 4.800 | 5.000 | 0.1929 | 0.1890 | 0.1969 |
| E | 6.000 | 5.800 | 6.200 | 0.2362 | 0.2283 | 0.2441 |
| E1 | 3.900 | 3.800 | 4.000 | 0.1535 | 0.1496 | 0.1575 |
| e | 1.270 | - | - | 0.0500 | - | - |
| h | - | 0.250 | 0.500 | - | 0.0098 | 0.0197 |
| k | - | $0^{\circ}$ | $8^{\circ}$ | - | $0^{\circ}$ | $8^{\circ}$ |
| L | - | 0.400 | 1.270 | - | 0.0157 | 0.0500 |
| L1 | 1.040 | - | - | 0.0409 | - | - |

1. Values in inches are converted from mm and rounded to four decimal digits.

Figure 15. WFDFPN8 (MLP8) - 8-lead ultra thin fine pitch dual flat no lead, package outline


1. Drawing is not to scale.
2. The central pad (the area E2 by D2 in the above illustration) must be either connected to Vss or left floating (not connected) in the end application.

Table 15. WFDFPN8 (MLP8) - 8-lead very thin fine pitch dual flat package no lead $2 \times 3 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A | 0.700 | 0.750 | 0.800 | 0.0276 | 0.0295 | 0.0315 |
| A1 | 0.025 | 0.045 | 0.065 | 0.0010 | 0.0018 | 0.0026 |
| b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 |
| D | 1.900 | 2.000 | 2.100 | 0.0748 | 0.0787 | 0.0827 |
| E | 2.900 | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 |
| e | - | 0.500 | - | - | 0.0197 | - |
| L1 | - | - | 0.150 | - | - | 0.0059 |
| L3 | 0.300 | - | - | 0.0118 | - | - |
| D2 | 1.050 | - | 1.650 | 0.0413 | - | 0.0650 |
| E2 | 1.050 | - | 1.450 | 0.0413 | - | 0.0571 |
| K | 0.400 | - | - | 0.0157 | - | - |
| L | 0.300 | - | 0.500 | 0.0118 | - | 0.0197 |
| $N X^{(2)}$ | 8 |  |  |  |  |  |
| $N D^{(3)}$ | 4 |  |  |  |  |  |
| aaa | 0.150 |  |  | 0.0059 |  |  |
| bbb | 0.100 |  |  | 0.0039 |  |  |
| ccc | $0.100$ |  |  | $0.0039$ |  |  |
| ddd | 0.050 |  |  | 0.0020 |  |  |
| eee ${ }^{(4)}$ | 0.080 |  |  | 0.0031 |  |  |

1. Values in inches are converted from mm and rounded to four decimal digits.
2. $N X$ is the number of terminals.
3. ND is the number of terminals on " $D$ " sides.
4. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring.

## 10 Part numbering

Table 16. Ordering information scheme
Example:

Device type
M24 $=I^{2} \mathrm{C}$ serial access EEPROM

Device function
$256-\mathrm{D}=256 \mathrm{Kbit}$ ( $32 \mathrm{~K} \times 8$ bits) plus identification page

Operating voltage
$\mathrm{R}=\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ to 5.5 V

## Package

$\mathrm{MN}=$ SO8 $(150 \text { mil width })^{(1)}$
DW = TSSOP8 $(169 \text { mil width })^{(1)}$
$M F=M L P 8(2 \times 3 \mathrm{~mm})^{(1)}$

Device grade
$3=-40$ to $125^{\circ} \mathrm{C}$. Device tested with high reliability certified flow ${ }^{(2)}$

Option
blank =Tube packing
T = Tape and reel packing

Plating technology
Por G = ECOPACK2 ${ }^{\circledR}$

## Process

/K = Manufacturing technology code

1. All packages are ECOPACK2® (RoHS compliant and free of brominated, chlorinated and antimony-oxide flame retardants).
2. The high reliability certified flow (HRCF) is described in quality note QNEE9801. Please ask your nearest ST sales office for a copy.

For a list of available options (speed, package, etc.) or for further information on any aspect of the devices, please contact your nearest ST sales office.

## Engineering samples

Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.

## 11 Revision history

Table 17. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 03-Aug-2012 | 1 | Initial release. |
| 25-Mar-2013 | 2 | $\begin{array}{l}\text { Document reformatted. } \\ \text { Document status changed from "Preliminary data" to "Production } \\ \text { data". } \\ \text { Updated Section 3.6: Identification page and Section 6: Delivery } \\ \text { state. } \\ \text { Updated Table 10: DC characteristics: } \\ \text { - Updated ICC and ICC1 values } \\ \text { - Added VOL and V }\end{array}$ |
| Updated Table 3: Significant bits within the two address bytes. |  |  |$]$| Updated Figure 15: WFDFPN8 (MLP8) - 8-lead ultra thin fine pitch |
| :--- |
| 11-Dec-2013 |

## IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

$$
\text { © } 2014 \text { STMicroelectronics - All rights reserved }
$$


[^0]:    b. A group of four bytes is located at addresses $\left[4^{*} N, 4^{*} N+1,4^{*} N+2,4^{*} N+3\right]$, where $N$ is an integer.

