# Paradīgm<sup>®</sup> ## 64K x 18 Fast CMOS Synchronous Static SRAM with Linear Burst Counter #### **Features** - Interfaces directly with the Motorola 680X0 and PowerPC™ processors (80, 66, 60, 50, 40 MHz) - ☐ High Speed Access Times - Clock to data valid times: 8, 9, 10, 12, 14 ns - Cycle Times: 12.5, 15, 20, 25 ns - ☐ High Density 64K x 18 Architecture ☐ Choice of 5V or 3V ±10% Output Vcc for output level compatability - High Output Drive: 30 pF at Rated Taa - Asynchronous Output Enable - Self Timed Write Cycle - Byte Writeable via Dual Write Strobes - Internal linear burst read/write address counter - Internal registers for Address, Data, Controls - Packages: 52-pin PLCC #### Description The PDM44028 is a 1,179,648 bit synchronous random access memory organized as 65,536 words by 18 bits. It has burst mode capability and interface controls designed to provide high performance in secondary cache designs for 680X0 and Power PCTM microprocessors. Addresses, write data and all control signals except output enable are controlled through positive edge triggered registers. cycles are self timed and are also initiated by the rising edge of the clock. Controls are provided to allow burst reads and writes of up to four words in length. A two-bit burst address counter controls the two least significant bits of the address during burst reads and writes. The burst address counter uses the 2-bit binary counting scheme required by the 680X0 and Power PCTM microprocessors. Individual write strobes provide byte write for the upper and lower 9-bit bytes of data. An asynchronous output enable simplifies interface to high speed buses. Separate output Vcc pins provide user controlled output levels of 5V or 3.3V, for 3.3V TTL compatibility. # **Functional Block Diagram** TMPowerPC is a trademark of the IBM Corp. # **Pin Assignment** #### Pinout ` | Name | VO | Description | Name | VO | Description | |----------|-----|---------------------------|------|------------|--------------------------------------| | A | 1 | Address Inputs A15-A2 | LW | 1 | Low Byte Write Enable, DQ0-DQ8 | | A1, A0 | 1 | Address Inputs A1 & A0 | υw | 1 | Upper Byte Write Enable, DQ8-DQ17 | | DQ0-DQ17 | I/O | Read/Write Data | G | T | Output Enable | | К | ı | Clock | VCC | <b>1</b> – | Array Power (+5V) | | BAA | - 1 | Burst Counter Advance | VCCQ | - | Output Power for DQ's (+3.3V or +5V) | | TSC | ı | Controller Address Status | VSS | | Array Ground | | TSP | I | Processor Address Status | VSSQ | <u> </u> | Output Ground for DQ's | | Ē | I | Chip Enable | | | | All registers are positive-edge triggered. The state of W determines whether the next cycle will be a read or write cycle. The state of W is sampled at each clock rising edge. If sampled active (low), a write cycle begins; if sampled inactive (high), a read cycle begins. Read and write cycles begin at the current address, which is the base address loaded by TSP or TSC and modified by BAA. TSP overrides W. If TSP is active, W is internally forced inactive. Therefore, the first cycle following TSP is always a read cycle. The TSC or TSP signals control the duration of the burst and the start of the next burst. When TSP is sampled low, any ongoing burst is interrupted and a read (independent of W and TSC) is performed using the new external address. When TSC is sampled low (and TSP is sampled high), any ongoing burst is interrupted and a read or write (dependent on W) is performed using the new external address. chip selects (S0, ST) are sampled only when a new base address is loaded. After the first cycle of the burst, W determines whether the next cycle is a read or write cycle, and BAA controls the advance of the address counter. When BAA is sampled low, the internal address is advanced prior to the operation. When BAA is sampled high, the internal address is not advanced, thus inserting a wait state into the burst sequence accesses. Upon completion of a burst, the address will wrap around to its initial state. See BURST SEQUENCE FIGURE. # Synchronous Truth Table (See Notes 1 through 4) | E | TSP | TSC | BAA | UW or LW | К | Address | Operation | |---|-----|-----|-----|----------|----------|----------|-----------------------------| | Н | Х | L | Х | Х | <b>↑</b> | N/A | Deselected | | L | L | Х | х | Х | 1 | External | Read Cycle, Begin Burst | | L | Н | L | Х | L | 1 | External | Write Cycle, Begin Burst | | L | H | L | X | Н | 1 | External | Read Cycle, Begin Burst | | Х | Н | Н | L | L | 1 | Next | Write Cycle, Continue Burst | | Х | н | н | L | Н | 1 | Next | Read Cycle, Continue Burst | | Х | Н | н | Н | L | 1 | Current | Write Cycle, Suspend Burst | | Х | Н | Н | Н | Н | 1 | Current | Read Cycle, Suspend Burst | NOTE: 1. X means Don't Care. - 2. All inputs except G must meet setup and hold times relative low-to-high transition of clock, K. - 3. Wait states are inserted by suspending burst. ## **Asynchronous Truth Table** | Operation | Ğ | I/O Status | |------------|---|-----------------------| | Read | L | Data Out | | Read | Н | High-Z | | Write | Х | High-Z: Write Data In | | Deselected | Х | High-Z | #### NOTE: - 1. X means Don't Care. - For a write operation following a read operation, G must be high before the input data required setup # **Burst Sequence** Base address provided with TSP or TSC. The external two values for A1 and A0 provides the starting point for the burst sequence graph. The burst logic advances A1 and A0 as shown above. ## **Absolute Maximum Ratings** | Symbol | Rating | Com'l. | Unit | |-------------------|--------------------------------------|--------------|------| | V <sub>TERM</sub> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | ٧ | | T <sub>A</sub> | Operating Temperature | 0 to +70 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -55 to +125 | °C | | l <sub>OUT</sub> | DC Output Current | 50 | mA | NOTE: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## **Recommended DC Operating Conditions** | Symbol | Description | | Min. | Тур. | Max. | Unit | |------------------|---------------------|---------------------------------------|------|------|------|------| | V <sub>CC</sub> | Supply Voltage | | 4.75 | 5.0 | 5.25 | ٧ | | V <sub>CCQ</sub> | | 5V | 4.5 | 5.0 | 5.5 | ٧ | | | | 3.3V | 3.0 | 3.3 | 3.6 | V | | GND | Supply Voltage | · · · · · · · · · · · · · · · · · · · | 0 | 0 | 0 | V | | Industrial | Ambient Temperature | | -40 | 25 | 85 | °C | | Commercial | Ambient Temperature | | 0 | 25 | 70 | °C | # **DC Electrical Characteristics** ( $V_{CC} = 5.0V \pm 5\%$ , All Temperature Ranges) | Symbol | Description | Test Conditions | Min. | Мах. | Unit | |--------------------|------------------------|--------------------------------------------------|------|------|------| | ll <sub>LI</sub> I | Input Leakage Current | $V_{CC} = MAX., V_{IN} = GND \text{ to } V_{CC}$ | - | 1 | μΑ | | ll <sub>LO</sub> I | Output Leakage Current | $V_{CC}$ = MAX., $V_{OUT}$ = GND to $V_{CC}$ | | 1 | μΑ | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = Min., l <sub>OL</sub> = 8 mA | 0 | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4 mA | 2.4 | Vccq | ٧ | | V <sub>iH</sub> | Input HIGH Voltage | | 2.2 | 6 | ٧ | | V <sub>IL</sub> | Input LOW Voltage (1) | | -0.5 | 0.8 | ٧ | NOTE: 1. Undershoots to -1.5 for 10 ns are allowed once per cycle. ## **Power Supply Characteristics** | Symbol | Description | Test Conditions | | -8 ns | -9 ns | -10 ns | -12 ns | -14 ns | Unit | |------------------|----------------------------------------|-----------------------------------------------------------------------------|-------|-------|-------|--------|--------|--------|------| | I <sub>CC1</sub> | Active Supply Current:<br>Outputs Open | $V_{CC}$ = Max.,<br>Inputs @ 0.0V or 3.0V<br>$F = 1/T_{CYC}$ on Rclk & Wclk | Com'l | 380 | 360 | 360 | 340 | 320 | mA | | I <sub>SB</sub> | Standby Current:<br>Outputs Open | $V_{CC}$ = Max.,<br>Inputs @ 0.0V or 3.0V<br>$F = 1/T_{CYC}$ , $E = V_{IH}$ | Com'l | 130 | 120 | 120 | 110 | 100 | mA | ## Capacitance (T<sub>A</sub> = +25°C, f =1.0 MHz) | Symbol | Parameter | Conditions | Max. | Unit | |------------------|------------------------|-----------------------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 6 | pF | | C <sub>OUT</sub> | Output Leakage Current | V <sub>OUT</sub> = 0V | 8 | pF | NOTES: 1. Characterized values, not currently tested. 2. With output deselected. #### **AC Test Conditions** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input rise and fall times | 3 ns | | Input timing reference levels | 1.5V | | Output reference levels | 1.5V | | Output Load | See Figures 1 and 2 | Figure 1a. Output Load Figure 1b. Output Disable Timing Load #### AC Electrical Characteristics (V<sub>CC</sub> = 5V ± 5%, All Temperature Ranges) | Parameter | Symbol | -8 | -9 | -10 | -12 | -14 | Туре | Units | |------------------------------------|------------------|-----|-----|-----|-----|-----|------|-------| | Clock Cycle time | tcyc | 13 | 15 | 15 | 20 | 25 | Min. | ns | | Clock to Data Valid (Std Load) | t <sub>CD</sub> | 8 | 9 | 10 | 12 | 14 | Max. | ns | | Clock to Data Valid (0 pF Load) | t <sub>CD0</sub> | 7 | 8 | 9 | 11 | 13 | Min. | ns | | Output Enable | toE | 5 | 5 | 5 | 6 | 7 | Max. | ns | | Clock to Data Low-Z | t <sub>dc1</sub> | 3 | 3 | 3 | 3 | 3 | Min. | ns | | Clock to Data Hold Time | t <sub>dc2</sub> | 3 | 3 | 3 | 3 | 3 | Min. | ns | | OE to Output Low-Z <sup>(1)</sup> | toLZ | 0 | 0 | 0 | 0 | 0 | Min. | ns | | OE to Output High-Z <sup>(1)</sup> | tonz | 2 | 2 | 2 | 2 | 2 | Min. | ns | | | | 5 | 5 | 5 | 6 | 7 | Max. | ns | | Clock to Data High-Z | t <sub>CZ</sub> | 6 | 6 | 6 | 7 | 8 | Max. | ns | | Clock High/Low | t <sub>W</sub> | 4 | 4 | 5 | 6 | 7 | Min. | ns | | Setup Time | t <sub>S</sub> | 2.5 | 2.5 | 2.5 | 3 | 3 | Min. | ns | | Hold Time | t <sub>H</sub> | 0.5 | 0.5 | 0.5 | 0.5 | 0.5 | Min. | лѕ | NOTES: 1. Values characterized and guaranteed by design, not currently tested. - 2. A read cycle is defined by UW and LW high or TSP low for the setup and hold times. A write cycle is defined by LW or UW low and TSP high for the set up and hold times. - 3. All read and write cycle timings are referenced from K or G. - 4. G is a don't care when UW or LW is sampled low. - 5. Maximum access times are guaranteed for all possible i486 external bus cycles. - 6. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled rather than - 100% tested. At any given voltage and temperature, t<sub>CHZ</sub> max is less than t<sub>CLZ</sub> min for a given device and from device to device. - 7. This is a synchronous device. All addresses must meet the specified setup and hold times for ALL rising edges of K whenever TSP or TSC is low, and the chip is enabled. Chip enable must be valid at each rising edge of clock for the device (when TSP or TSC is low) to remain enabled. ## **TSP Read Timing Diagram** # **TSP Write Timing Diagram** NOTE: UW and UW are ignored for the first cycle when ADSP initiates the burst. ADSP active loads a new address into the address counter and forces the first cycle to be a read cycle. # **TSC Read Timing Diagram** # **TSC Write Timing Diagram** NOTE: UW and LW are ignored for the first cycle when ADSP initiates the burst. ADSP active loads a new address into the address counter and forces the first cycle to be a read cycle. # **Ordering Information** Chip PDM44038 Description M44038 52-pin PLCC