#### **GENERAL DESCRIPTION** This Power MOSFET is produced using the advanced planar stripe, DMOS technology. This latest technology has been especially designed to minimize on-state resistance, have high rugged avalanche characteristics. These devices are well suited for high efficiency switch mode power supplies, active power factor correction, and electronic lamp ballasts based on half bridge topology. ### **FEATURES** - RDS(on) (typ 1.3 Ω )@VGS=10V - Gate Charge (Typical 39nC) - Improved dv/dt Capability, High Ruggedness - 100% Avalanche Tested - Maximum Junction Temperature Range (150°C) - · Halogen Free | Absolute Maximum Ratings (Tc=25°C unless otherwise specified) | | | | | | | |---------------------------------------------------------------|---------------------------------------------------|--------------|------|--|--|--| | Symbol | Parameter | Value | Unit | | | | | V <sub>DSS</sub> | Drain-Source Voltage | 800 | V | | | | | I <sub>D</sub> | Drain Current -Continuous (T <sub>C</sub> =25°C) | 8 | Α | | | | | | Drain Current -Continuous (T <sub>C</sub> =100°C) | 5.0 | Α | | | | | I <sub>DM</sub> | Drain Current -Pulsed | 32 | Α | | | | | $V_{GS}$ | Gate-Source Voltage | ±30 | V | | | | | E <sub>AS</sub> | Single Pulsed Avalanche Energy | 850 | mJ | | | | | E <sub>AR</sub> | Repetitive Avalanche Energy | 17.8 | mJ | | | | | d <sub>v</sub> /d <sub>t</sub> | Peak Diode Recovery dv/dt | 4.5 | V/ns | | | | | P <sub>D</sub> | Power Dissipation (T <sub>C</sub> =25°C) | 59 | W | | | | | | - Derate above 25°C | 0.48 | W/°C | | | | | $T_J, T_{STG}$ | Operating and Storage Temperature Range | -55 to + 150 | °C | | | | | T <sub>L</sub> | Maximum lead temperature for soldering purposes, | 200 | °C | | | | | | 1/8" from case for 5 seconds | 300 | | | | | <sup>•</sup> Drain current limited by maximum junction temperature | Therm | al Resistance Characteristics | | | | | | | |---------------------|--------------------------------------------------------|------------------------------------------------------------------------|------------|------|------|-------|-------| | Symbo | l Paramet | Parameter Typ | | Max. | | Units | | | $R_{\theta JC}$ | Junction-to-Case | | | 2.1 | | °C/W | | | $R_{\theta JA}$ | Junction-to-Ambient | | | 62.5 | | | | | Electri | ical Characteristics (Tc= | -25°C unless otherwise | specified) | | | | | | Symbol | Parameter | Test Condition | ons | Min | Туре | Max | Units | | On Ch | aracteristics | | | | | | | | V <sub>GS</sub> | Gate Threshold Voltage | V <sub>DS</sub> =V <sub>GS</sub> ,I <sub>D</sub> =250μA | | 3.0 | | 5.0 | V | | R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance | V <sub>GS</sub> =10V,I <sub>D</sub> =4 | .0A | | 1.3 | 1.6 | Ω | | Off Ch | aracteristics | | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS}$ =0 V , $I_D$ =250 $\mu$ A | | 800 | | | V | | △BVDSS | Breakdown Voltage Temperature | L OFOUA Deferenced to O | E0C | | 0.6 | | V/9C | | /△T₁ | Coefficient | I <sub>D</sub> =250μA, Referenced to 25°C | | | 0.6 | | V/°C | | I <sub>DSS</sub> | Zoro Cata Valtaga Drain Current | V <sub>DS</sub> =800V , V <sub>GS</sub> = 0 V | | | | 10 | μΑ | | | Zero Gate Voltage Drain Current V <sub>DS</sub> =640V | V <sub>DS</sub> =640V , V <sub>C</sub> = 125°C | | | | 100 | μΑ | | I <sub>GSSF</sub> | Gate-Body Leakage Current, Forward | $V_{GS}$ =30V , $V_{DS}$ =0 V | | | | 100 | nA | | I <sub>GSSR</sub> | Gate-Body Leakage Current, Reverse | V <sub>GS</sub> =-30V , V <sub>DS</sub> =0 V | | _ | | -100 | nA | | Dynan | nic Characteristics | _ | | | | | | | C <sub>iss</sub> | Input Capacitance | | | | 1700 | | pF | | C <sub>oss</sub> | Output Capacitance | V <sub>DS</sub> =25V, V <sub>GS</sub> =0V, | | | 140 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | f=1.0MHz | | | 15 | | pF | | Switch | ning Characteristics | | | · | | | | | t <sub>d(on)</sub> | Turn-On Time | | | | 50 | | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{DS}$ =400 V, $I_{D}$ =8.0A, $R_{G}$ =25 $\Omega$ | | | 100 | | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | | 70 | | ns | | tf | Turn-Off Fall Time | | | | 70 | | ns | | Qg | Total Gate Charge | -\/ -640\/ -9.0A | | | 37 | | nC | | $Q_{gs}$ | Gate-Source Charge | -V <sub>DS</sub> =640V,I <sub>D</sub> =8.0A,<br>-V <sub>GS</sub> =10 V | | | 11 | | nC | | $Q_{gd}$ | Gate-Drain Charge | vGS-10 v | | | 15 | | nC | | Source-Drain Diode Maximum Ratings and Characteristics | | | | | | | | | | |--------------------------------------------------------|-----------------------------------------------|--------------------------------------------|---|-----|------|----|--|--|--| | Is | Continuous Source-Drain Diode Forward Current | | _ | | 8.0 | A | | | | | I <sub>SM</sub> | Pulsed Source-Drain Diode Forward Current | | | _ | 32.0 | | | | | | $V_{SD}$ | Source-Drain Diode Forward Voltage | I <sub>S</sub> =8A, V <sub>GS</sub> =0V | _ | | 1.4 | V | | | | | trr | Reverse Recovery Time | I <sub>S</sub> =8 A , V <sub>GS</sub> = 0V | _ | 0.7 | | us | | | | | Qrr | Reverse Recovery Charge | di <sub>F</sub> /dt=100A/μs | | 8.0 | | μC | | | | #### Notes: - 1. Repeativity rating : pulse width limited by junction temperature - 2. L = 25.0mH, IAS =8.0A, VDD = 50V, RG = $25\Omega$ , Starting TJ = $25^{\circ}$ C - 3. ISD $\leq$ 8.0A, di/dt $\leq$ 200A/us, VDD $\leq$ BVDSS, Starting TJ = 25°C - 4. Pulse Test : Pulse Width ≤ 300us, Duty Cycle ≤ 2% - 5. Essentially independent of operating temperature. #### Characteristic Curves Figure 1. On Region Characteristics Figure 3. On Resistance Variation vs Drain Current and Gate Voltage Figure 5. Capacitance Characteristics Figure 2. Transfer Characteristics Figure 4. Body Diode Forward Voltage Variation with Source Current and Temperature Figure 6. Gate Charge Characteristics #### Characteristic Curves Figure 7. Breakdown Voltage Variation vs Temperature Figure 8. On-Resistance Variation vs Temperature Figure 9. Maximum Safe Operating Area Figure 10. Maximum Drain Current vs Case Temperature Figure 11. Transient Thermal Response Curve Fig 12. Resistive Switching Test Circuit & Waveforms Fig 13. Gate Charge Test Circuit & Waveform Fig 14. Unclamped Inductive Switching Test Circuit & Waveforms Fig 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms ### **Package Dimensions** **Dimensions in Millimeters** Legal Disclaimer Notice #### **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Bruckewell Technology Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Bruckewell"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Bruckewell makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Bruckewell disclaims - (i) Any and all liability arising out of the application or use of any product. - (ii) Any and all liability, including without limitation special, consequential or incidental damages. - (iii) Any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Bruckewell's knowledge of typical requirements that are often placed on Bruckewell products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. Product specifications do not expand or otherwise modify Bruckewell's terms and conditions of purchase, including but not limited to the warranty expressed therein.