## 2-DIGIT BCD HIGH-SPEED MULTIPLYING D/A CONVERTER (UNIVERSAL DIGITAL LOGIC INTERFACE) Precision Monolithics Inc ### **FEATURES** | <ul> <li>Fast Settling Output Curre</li> </ul> | nt 85ns | |------------------------------------------------|----------------------------| | Full-Scale Current Premate | ched to $\pm$ 0.3 LSB | | Direct Interface to TTL, Ch | AOS, ECL, PMOS, NMOS | | Nonlinearity to ±1/2 LSB ii | flaximum Over Temp. | | High Output Impedance ar | nd Compliance -10V to +18V | | Complementary Current O | utputs | | Wide Range Multiplying Ca | apability 1MHz Bandwidth | | Low FS Current Drift | ±10ppm/ΔC | | Wide Power Supply Range | ±4.5V to ±18V | | Low Power Consumption | | | Low Cost | | ### ORDERING INFORMATION 1 Available in Die Form | | PAC | KAGE | OPERATING | |-----------|------------------|-------------------|---------------------| | NL<br>LSB | CERDIP<br>16-PIN | PLASTIC<br>16-PIN | TEMPERATUR<br>RANGE | | ±1/2 | DAC20CQ | DAC20CP | COM | Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. For ordering information, see 1990/91 Data Book, Section 2. ### **GENERAL DESCRIPTION** The DAC-20 series of 2-digit BCD monolithic multiplying digital to analog converters provide very high-speed performance coupled with low cost and outstanding applications flexibility. Advanced circuit design achieves 85ns settling times with very low "glitch" energy and at low power consumption. Monotonic multiplying performance is attained over a wide 20 to 1 reference current range. Matching to within 1 LSB between reference and full-scale currents eliminates the need for full scale trimming in most applications. Direct interface to all popular logic families with full noise immunity is provided by the high swing, adjustable threshold logic inputs. Complementary current outputs with -10V to +18V voltage compliance enable resistive termination, a voltage output without an external op amp. Both DAC-20 models guarantee full 2-digit monotonicity, some have nonlinearity as tight as $\pm 1/2$ LSB over the entire operating temperature range. Nonlinearity is unchanged over the $\pm 4.5 \text{V}$ to $\pm 18 \text{V}$ power supply range, with 37 mW power consumption attainable at $\pm 5 \text{V}$ supplies. The compact size and low power consumption make the DAC-20 attractive for portable applications. DAC-20 applications include A/D converters, audio attenuators, analog meter drivers, programmable power supplies, high-speed modems and other applications where low cost, high speed and complete input/output versatility are required. ### **PIN CONNECTIONS** ### **EQUIVALENT CIRCUIT** Manufactured under one or more of the following patents: 4,055,773; 4,056,740; 4,092,639 ## ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub>=+25°C, unless otherwise noted) | Operating Temperature Range<br>DAC-20 CQ, CP | 0°C to +70°C | |---------------------------------------------------------------------|-------------------| | Junction Temperature (T <sub>j</sub> )<br>Storage Temperature Range | 65°C to +150°C | | Storage Temperature Range | | | Q Package | | | P Package | | | Lead Temperature (Soldering, 60 sec) | | | V+ Supply to V-Supply | 36V | | Logic Inputs | V- to V- plus 36V | | V <sub>1.C</sub> | V– to V+ | | LO | | | Reference Inputs (V <sub>14</sub> , V<br>Reference Input Differe<br>Reference Input Curren | V <sub>15</sub> )<br>ntial Voltage (V <sub>14</sub> '<br>t (I <sub>14</sub> ) | to V <sub>15</sub> ) | V– to V+<br>±18V<br>5.0mA | |--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------|---------------------------| | PACKAGE TYPE | ej <sub>A</sub> (Note 2) | elc | UNITS | | 16-Pin Hermetic DIP (Q) | 100 | 16 | °C/W | | 16-Pin Plastic DIP (P) | 82 | 39 | °C/W | ### NOTES: - 1. Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. - O<sub>jA</sub> is specified for worst case mounting conditions, i.e., O<sub>jA</sub> is specified for device in socket for CerDIP and P-DIP packages. ## **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $I_{REF} = 2.0$ mA, $0^{\circ}$ C $\leq T_A \leq 70^{\circ}$ C, unless otherwise noted. Output characteristics refer to both $I_{OUT}$ and $I_{OUT}$ . | | | | | DAC-20 | С | | |------------------------------|----------------------|----------------------------------------------------------------|------|-------------|-------------|--------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Resolution | | BCD 0 to 99 steps | 2 | | | Digits | | Monotonicity | | BCD 99 steps | 2 | _ | _ | Digits | | Nonlinearity | NL | 0000 0000 to 1001 1001 | - | _ | ± 1/2 | LSB | | <b>. </b> . | | To ±1/2 LSB (±0.5% FS) | | | | | | Settling Time | ts | all bits switched ON or<br>OFF, T <sub>A</sub> = 25°C (Note 1) | | 85 | 150 | ns | | Propagation Delay | | | | | | | | Each Bit | t <sub>PLH</sub> | T <sub>A</sub> = 25° C Note 1 | _ | 35 | 60 | ns | | All bits switched | t <sub>PHL</sub> | | | | | | | Full Tempco | TCI <sub>FS</sub> | (Note 1) | | ±10 | ±80 | ppm/°C | | | | Full-scale current change | | | | | | Output Voltage Compliance | v <sub>oc</sub> | < 1/2 LSB (< 0.5% FS) | -10 | _ | + 18 | v | | (True Compliance) | -00 | R <sub>OUT</sub> > 20MΩ typical<br>I <sub>REF</sub> = 1mA | | | | | | Full Range Output | | THEF - TOTAL | | | | | | (Digital Input 1001 1001) | I <sub>FR4</sub> | T <sub>A</sub> = 25° C, I <sub>REF</sub> = 2mA | 1.92 | 1.98 | 2.04 | mA | | Zero-Scale Current | Izs | | | 0.2 | 5 | μΑ | | Output Current Range | | V-=-10V | 2.2 | 2 | _ | mA | | Output Current hange | I <sub>OR</sub> | V-=-12V to -18V | 4.2 | 2 | - | 1107 | | Logic Input Levels | | | | | | | | Logic "0" | V <sub>IL</sub> | $V_{LC} = 0V$ | | _ | 0.8 | V | | Logic "1" | VIH | | 2 | | | | | Logic Input Current | | $V_{LC} = 0V$ | | | | | | Logic "0" | I <sub>IL</sub> | $V_{1N} = -10V \text{ to } +0.8V$ | | -2 | ± 10 | μА | | Logic "1" | I <sub>IH</sub> | V <sub>IN</sub> = 2V to 18V | | 0.002 | ± 10 | | | Logic Input Swing | V <sub>IS</sub> | V-=-15V | -10 | | + 18 | v | | Logic Threshold Range | V <sub>THR</sub> | V <sub>S</sub> = ±15V (Note 1) | -10 | _ | +13.5 | v | | Reference Bias Current | I <sub>15</sub> | | | -1 | -3 | μΑ | | Reference Input Slew<br>Rate | dI/dt | (Note 1) | 4 | 8 | _ | mA/μs | | | PSSI <sub>FS+</sub> | V+ = 4.5V to 18V | _ | ±0.0003 | ±0.03 | | | Power Supply Sensitivity | PSSI <sub>FS</sub> - | V-=-4.5V to -18V<br>I <sub>REF</sub> = 1mA | _ | ±0.002 | ±0.03 | %4 | | | 1+ | | _ | 2.3 | 3.8 | | | Power Supply Current | I- | $V_S = \pm 5V$ , $I_{REF} = 1mA$ | | -5.0 | -6.5 | | | Fower Supply Current | ]+<br> - | $V_S = \pm 15V$ , $I_{AEF} = 2mA$ | _ | 2.5<br>-7.8 | 3.8<br>-9.1 | m/ | | B Bississin | | $V_S = \pm 5V$ , $I_{REF} = 1mA$ | _ | 37 | 52 | | | Power Dissipation | $P_d$ | V <sub>S</sub> = ± 15V, I <sub>REF</sub> = 2mA | _ | 152 | 194 | mV | <sup>1.</sup> Guaranteed by design. ### **DICE CHARACTERISTICS** DIE SIZE 0.086 $\times$ 0.064 inch, 5,504 sq. mils (2.184 $\times$ 1.625 mm, 3.55 sq. mm) VLC 9. BIT 5 Tout 10. BIT 6 3. V-11. BIT 7 lout 12. BIT 8 (LSB) BIT 1 (MSB) 13. V+ BIT 2 14. **V**<sub>REF</sub> (+) 7. BIT 3 15. V<sub>REF</sub> (~) COMP 8. BIT 4 16. For additional DICE ordering information, refer to 1990/91 Data Book, Section 2. **WAFER TEST LIMITS** at $V_S = \pm 15V$ , $I_{REF} = 2.0$ mA, $T_A = 25$ °C, unless otherwise noted. Output characteristics refer to both $I_{OUT}$ and $\overline{I_{OUT}}$ . | PARAMETER | SYMBOL | CONDITIONS | DAC-20G<br>LIMIT | UNITS | |-----------------------------------------------|--------------------------------------------|--------------------------------------------------------------------|------------------|------------------------------| | Resolution | | BCD 0 to 99 steps | 2 | Digits MIN | | Monotonicity | | BCD 99 steps | 2 | Digits MIN | | Nonlinearity | NL | FS = 1001 1001 | ±1/2 | LSB MAX | | Output Voltage Compliance | V <sub>oc</sub> | Full-Scale Current Change | + 18<br>- 10 | V MAX<br>V MIN | | Full-Scale Current | I <sub>FS4</sub> | $V_{REF} = 10V$<br>R <sub>14</sub> , R <sub>15</sub> = 5k $\Omega$ | 2.04<br>1.92 | mA MAX<br>mA MIN | | Zero-Scale Current | Izs | | 5 | μΑ MAX | | Output Current Range | IOR | V- = -10V<br>V- = -12V to -18V | 2.1<br>4.2 | mA MIN | | Logic "0" Input Level | V <sub>IL</sub> | | 0.8 | V MAX | | Logic "1" Input Level | V <sub>IH</sub> | | 2 | V MIN | | Logic Input Current<br>Logic "0"<br>Logic "1" | I <sub>IL</sub> | $V_{IN} = -10V \text{ to } +0.8V$<br>$V_{IN} = 2V \text{ to } 18V$ | ±10<br>±10 | μΑ ΜΑΧ | | Logic Input Swing | V <sub>IS</sub> | V-=-15V | + 18<br>-10 | V MAX<br>V MIN | | Power Supply Sensitivity | PSSI <sub>FS+</sub><br>PSSI <sub>FS-</sub> | V = -4.5V to $-18VV = -4.5V$ to $-18VI_{REF} = 1 \text{ mA}$ | ±0.03<br>±0.03 | %ΔI <sub>FS</sub> MAX<br>%ΔV | | Power Supply Current | I+<br>I- | V <sub>S</sub> = ± 18V<br>I <sub>REF</sub> ≤ 2mA | 3.8<br>-7.8 | mA MAX | | Power Dissipation | P <sub>d</sub> | $V_S = \pm 18V$ $I_{REF} \le 2mA$ | 194 | mW MAX | ### NOTE: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. **TYPICAL ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $I_{REF} = 2.0$ mA, unless otherwise noted specified. Output characteristics refer to both $I_{OUT}$ and $\overline{I_{OUT}}$ . | PARAMETER | SYMBOL | CONDITIONS | DAC-20G<br>TYPICAL | UNITS | |---------------------------|-------------------------------------|---------------------------------------------------------------------|--------------------|-------| | Reference Input Slew Rate | dI/dt | | 8 | mA/μs | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | T <sub>A</sub> = 25°C, Any Bit | 35 | ns | | Settling Time | ts | To $\pm 1/2$ LSB, All Bits Switched ON or OFF, $T_A = 25^{\circ}$ C | 85 | ns | VTH - VLC (VOLTS) 1.2 0.4 -75 -**50 -25** # DIGITAL-TO-ANALOG CONVERTERS ### TYPICAL REFERENCE PERFORMANCE CHARACTERISTICS ### REFERENCE AMP **COMMON-MODE RANGE** (DIGITAL INPUT 1001 1001) POSITIVE COMMON MODE IS ALWAYS (V+) -1.5V: NEGATIVE COMMON MODE RANGE IS V- PLUS (I REF $\times$ 800 $\Omega$ ) PLUS 2.5V. NOTE: ### **FULL-SCALE CURRENT vs** REFERENCE CURRENT (DIGITAL INPUT 1001 1001) NOTE: THE RECOMMENDED RANGE FOR OPERATION WITH WITH A DC REFERENCE CURRENT IS +0.2mA TO +4.0mA. ### LOGIC INPUT CURRENT **VS INPUT VOLTAGE** V<sub>TH</sub> — V<sub>LC</sub> vs TEMPERATURE 25 50 75 TEMPERATURE (°C) n ### REFERENCE INPUT FREQUENCY **RESPONSE (DIGITAL INPUT** CURVE 1: $C_C = 15pF$ , $V_{IN} = 2.0V_{P-P}$ CENTERED AT +1.0V, LARGE SIGNAL. CURVE 2: C<sub>C</sub> = 15pF, V<sub>IN</sub> = 50mV<sub>P-P</sub> CENTERED AT +200mV, SMALL SIGNAL. ### **OUTPUT CURRENT VS OUTPUT VOLTAGE** (OUTPUT VOLTAGE COMPLIANCE) (DIGITAL INPUT 1001 1001) **POWER SUPPLY CURRENT vs V+** 100 125 150 175 **POWER SUPPLY** CURRENT vs V- ### TYPICAL REFERENCE PERFORMANCE CHARACTERISTICS ### **POWER SUPPLY CURRENT VS TEMPERATURE** 8.0 ALL BITS "HIGH" OR "LOW" V- = -15V I- ### BASIC OUTPUT CONNECTIONS With complementary current outputs, the DAC-20 may be used with either positive true or negative true (complementary) logic. Current appears at the "true" output (In) when a "1" is applied to a logic input. As the BCD-coded input increases, the sink current at Pin 4 increases proportionately. in the fashion of a "positive logic" D/A converter. When a "0" is applied to a logic input, that current is turned OFF at Pin 4 and ON at Pin 2 (10) which is used for negative true or "negative logic" D/A converters. The unused output must be connected to ground or some voltage source capable of sourcing 1.65 times IRFF. A detailed discussion of reference input operation begins on the next page. Both outputs have an extremely wide voltage compliance enabling fast direct current-to-voltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 36V above V- and is independent of the positive supply. Negative compliance is given by V- plus $(I_{REF} \times 800\Omega)$ plus 2.5V. ### **POSITIVE VOLTAGE OUTPUT** | DECIMAL | BCD INPUT | | | | |---------|-----------|------|--------|-------| | INPUT | MSD | LSD | lo | Eo | | 0 | 0000 | 0000 | 0 | 0 | | 10 | 0001 | 0000 | 0.20mA | +1.0V | | 20 | 0010 | 0000 | 0.40mA | +2.0V | | 30 | 0011 | 0000 | 0.60mA | +3.0V | | 40 | 0100 | 0000 | 0.80mA | +4.0V | | 80 | 1000 | 0000 | 1.60mA | +8.0V | | 99 | 1001 | 1001 | 1.98mA | +9.9V | | DECIMAL | CIMAL BCD INPUT | | ī <sub>o</sub> | _ | |---------|-----------------|------|----------------|-------| | INPUT | MSD | L\$D | ە' | Eo | | 0 | 1111 | 1111 | 0 | 0 | | 10 | 1110 | 1111 | 0.20mA | +1.0V | | 20 | 1101 | 1111 | 0.40mA | +2.0V | | 30 | 1100 | 1111 | 0.60mA | +3.0V | | 40 | 1011 | 1111 | 0.80mA | +4.0V | | 80 | 0111 | 1111 | 1.60mA | +8.0V | | 99 | 0110 | 0110 | 1.98mA | +9.9V | ## DIGITAL-TO-ANALOG CONVERTERS ### **NEGATIVE VOLTAGE OUTPUT** | DECIMAL<br>INPUT | BCD | BCD INPUT | | Eo | |------------------|------|-----------|--------|-------| | | MSD | LSD | lo | -0 | | 0 | 0000 | 0000 | 0 | 0 | | 10 | 0001 | 0000 | 0.20mA | -1.0V | | 20 | 0010 | 0000 | 0.40mA | -2.0V | | 30 | 0011 | 0000 | 0.60mA | -3.0V | | 40 | 0100 | 0000 | 0.80mA | -4.0V | | 80 | 1000 | 0000 | 1.60mA | -8.0V | | 99 | 1001 | 1001 | 1.98mA | -9.9V | | NEGATIVE TRUE LOGIC INPUTS | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | +10V MSD LSD | Q+15V | | OVREF OOOOOO | E <sub>O</sub> (LOW Z) | | B1 B2 B3 B4 B5 B6 B7 BB | PM356 | | 10 4 | E <sub>O</sub> | | 'REF 5.0K22 15 | (HIGH Z) | | | ξ5.00κΩ | | 0.01μF | <b>*</b> | | 구 | ± | | S.000kΩ 14 SEF 5.00kΩ 15 SEF 5.00kΩ 15 SEF 5.00kΩ 16 | PM356 (LOW Z) | | DECIMAL | BCD I | NPUT | - | _ | |---------|-------|------|----------------|-------| | INPUT | MSD | LSD | I <sub>O</sub> | Eo | | 0 | 1111 | 1111 | 0 | 0 | | 10 | 1110 | 1111 | 0.20mA | -1.0V | | 20 | 1101 | 1111 | 0.40mA | -2.0V | | 30 | 1100 | 1111 | 0.60mA | -3.0V | | 40 | 1011 | 1111 | 0.80mA | -4.0V | | 80 | 0111 | 1111 | 1.60mA | -8.0V | | 99 | 0110 | 0110 | 1.98mA | -9.9V | ### REFERENCE OPERATION ### POSITIVE ### NEGATIVE ### REFERENCE AMPLIFIER SETUP The DAC-20 is a multiplying converter in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary rom nearly zero to +4.0mA. The full range output current is a inear function of the reference current and is given by: $I_{EB} = 99/100 \times I_{BEF}$ , where $I_{BEF} = I_{14}$ . In positive reference applications an external positive reference voltage forces current through $R_{14}$ into the $V_{REF}(\pm)$ terminal (Pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to $V_{REF}(\pm)$ at Pin 15; reference current flows from ground through $R_{14}$ into $V_{REF}(\pm)$ , as in the positive reference case. This negative reference con- nection has the advantage of a very high impedance presented at Pin 15. The voltage at Pin 14 is equal to and tracks the voltage at Pin 15 due to the high gain of the internal reference amplifier. $R_{15}$ (nominally equal to $R_{14}$ ) is used to cancel bias current errors and may be eliminated with only a minor increase in error. When a DC reference in used, a reference bypass capacitor is recommended. A 5V TTL logic supply is not recommended as reference. If a regulated power supply is used as a reference, $R_{14}$ should be split into two resistors with the junction bypassed to ground with a $0.1\mu F$ capacitor. For most applications the tight relationship between $I_{REF}$ and $I_{FR}$ will eliminate the need for trimming $I_{REF}$ . If required, full-scale trimming may be accomplished by adjusting the value of $R_{14}$ . The reference amplifier must be compensated by using a capacitor form Pin 16 to V-. For fixed reference operation, a $0.01 \mu F$ capacitor is recommended. For variable reference applications, see section entitled "Multiplying Operation." ### LOGIC INPUT OPERATION AND INTERFACING ### LOGIC THRESHOLD CONTROL The DAC-20 design incorporates a unique logic input circuit which enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability, $2\mu A$ logic input current and completely adjustable logic threshold voltage. For V-=-15V, the logic inputs may swing between -10V and $\pm$ 18V. This enables direct interface with a $\pm$ 15V CMOS logic, even when the DAC-20 is powered from a $\pm$ 5V supply. Minimum logic threshold voltage are given by: V- plus (I<sub>REF</sub> $\times$ 800 $\Omega$ ) plus 2.5V. The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control pin (Pin 1, V<sub>I C</sub>). The logic input threshold is 1.4V above $V_{LC}$ . For TTL and DTL interface, simply ground Pin 1. When interfacing ECL, an $I_{REF}=1$ mA is recommended. For interfacing other logic families, see the figure. Pin 1 will source $100\mu$ A typically, so the external circuitry must be designed to accommodate this current. Note that the threshold voltage has the temperature dependence of two forward biased diodes. The two $V_{LC}$ setting circuits shown, include temperature compensation. Fastest settling times are obtained when Pin 1 sees a low impedance. If Pin 1 is connected to a $1k\Omega$ divider, for example, it should be bypassed to ground by a $0.01\mu$ F capacitor. ### **MULTIPLYING OPERATION** The DAC-20 provides excellent multiplying performance with an extremely linear relationship between $I_{FS}$ and $I_{REF}$ over a range of 2mA to $4\mu A$ . Monotonic operation is maintained over a typical range of $I_{REF}$ from $100\mu A$ to 2mA. Bipolar references may be accommodated by offsetting V<sub>REF</sub> or Pin 15. The negative common-mode range of the reference amplifier is given by: $V_{CM-} = V_{-}$ plus ( $I_{REF} \times 800\Omega$ ) plus 2.5V. The positive common mode range is V+ less 1.5V. AC reference applications will require the reference amplifier to be compensated using a capacitor from Pin 16 to V–. The value of this capacitor depends on the impedance presented to Pin 14: for $R_{14}$ values of 1.0, 2.5 and 5.0k $\Omega$ , minimum value of $C_C$ are 15, 37, and 75pF. Larger values of $R_{14}$ require ### **ACCOMMODATING BIPOLAR REFERENCES** DIGITAL-TO-ANALOG CONVERTERS proportionately increased values of $C_C$ for proper phase margin. For fastest response to a pulse, low values of $R_{14}$ enabling small $C_C$ values should be used. If Pin 14 is driven by a high impedance such as a transistor current source, none of the above values will suffice and the amplifier must be heavily compensated, which will decrease overall bandwidth and slew rate. For $R_{14}=1k\Omega$ and $C_C=15pF$ , the reference amplifier slews at $4mA/\mu s$ enabling a transition from $I_{REF}=0$ to $I_{REF}=2mA$ in 500ns. Operation with pulse inputs to the reference amplifier may be accommodated by the alternate compensation scheme shown above. This technique provides lowest full-scale transition times. An internal clamp allows quick recovery of the reference amplifier for a cutoff ( $I_{REF}=0$ ) condition. Full-scale transition (0 to 2mA) occurs in 120ns when the equivalent impedance at Pin 14 is $200\Omega$ and $C_C=0$ . This yields a reference slew rate of $16\text{mV}/\mu\text{s}$ , which is relatively independent of $R_{IN}$ and $V_{IN}$ values. ### **PULSED REFERENCE OPERATION** ### **POWER SUPPLY CONSIDERATIONS** The DAC-20 operates over a wide range of power supply roltages from a total supply of 9V to 36V. When operating at supplies of $\pm 5 V$ or less, $I_{REF} \leq 1 mA$ is recommended. Low eference current operation decreases power consumption and increases negative compliance, reference amplifier negative common-mode range, negative logic input range, and negative logic threshold range; consult the various igures for guidance. For example, operation at -4.5 V with $_{REF} = 2 mA$ is not recommended because negative output compliance would be reduced to near zero. Operation from ower supplies is possible. However, at least 8V total must be pplied to insure turn-on of the internal bias network. iymmetrical supplies are not required, as the DAC-20 is uite insensitive to variations in supply voltage. Battery peration is feasible as no ground connection is required: however, an artificial ground may be useful to insure logic swings, etc., remain between acceptable limits. Power Consumption may be calculated as follows: $P_d = (I+) \times (V+) + (I-) \times (V-). \ A \ useful feature of the DAC-20 \ design is that supply current is constant and independent of input logic states; this reduces the size of the power supply bypass capacitors.$ ### **BURN-IN CIRCUIT** ### **TEMPERATURE PERFORMANCE** The nonlinearity and monotonicity specification of the DAC-20 are guaranteed to apply over the entire rated operating temperature range. Full-scale output current drift is tight, typically $\pm$ 10ppm/°C, with zero-scale output current and drift essentially negligible compared to 1/2 LSB. The temperature coefficient of the reference resistor R<sub>14</sub> should match and track that of the output resistor for minimum overall full-scale drift. ### SETTLING TIME OPTIMIZATION The DAC-20 is capable of extremely fast settling times, typically 85ns at $I_{\rm REF}=2.0 \, \rm mA$ . Judicious circuit design and careful board layout must be employed to obtain full performance potential during testing and application. The output capacitance of the DAC-20, including the package, is approximately 15pF; therefore the output RC time constant dominates settling time if $R_L > 500 \, \Omega$ . Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference and $V_{LC}$ terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is independent of input logic states; $0.1\mu F$ capacitors at the supply pins provide full transient protection.