

# STL23N85K5

### N-channel 850 V, 0.23 Ω 18 A PowerFLAT<sup>™</sup> 8x8 HV Zener-protected SuperMESH 5<sup>™</sup> Power MOSFET

Preliminary data

### Features

| Туре       | $V_{DSS}$ | R <sub>DS(on)</sub> max | Ι <sub>D</sub>    | P <sub>W</sub> |
|------------|-----------|-------------------------|-------------------|----------------|
| STL23N85K5 | 850 V     | < 0.275 Ω               | 18 <sup>(1)</sup> | 210            |

- 1. The value is rated according to  $\mathsf{R}_{thj\text{-}c}.$
- PowerFLAT<sup>™</sup> 8x8 HV worldwide best R<sub>DS(on)</sub>
- Worldwide best FOM (figure of merit)
- Ultra low gate charge
- 100% avalanche tested
- Zener-protected

### Application

Switching applications

### Description

SuperMESH 5<sup>™</sup> is a revolutionary avalancherugged very high voltage Power MOSFET technology based on an innovative proprietary vertical structure. The result is a drastic reduction in on-resistance and ultra low gate charge for applications which require superior power density and high efficiency. G(1) D(2) D(2) PowerFLAT™8x8 HV

Figure 1. Internal schematic diagram



#### Table 1.Device summary

| Order code | Marking | Package           | Packaging |
|------------|---------|-------------------|-----------|
| STL23N85K5 | 23N85K5 | PowerFLAT™ 8x8 HV | Tube      |

This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

www.st.com

#### STL23N85K5

## Contents

| 1 | Electrical ratings         | 3  |
|---|----------------------------|----|
| 2 | Electrical characteristics | 4  |
| 3 | Test circuits              | 6  |
| 4 | Package mechanical data    | 7  |
| 5 | Revision history           | 10 |



### 1

## **Electrical ratings**

| Table 2. Absolute maximum ratin | as |
|---------------------------------|----|
|---------------------------------|----|

| Symbol                             | Parameter                                                                                                     | Value       | Unit |
|------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------|------|
| V <sub>GS</sub>                    | Gate-source voltage                                                                                           | ± 30        | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at $T_C = 25 \ ^{\circ}C$                                                          | 18          | А    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at $T_C = 100 \ ^{\circ}C$                                                         | 11          | А    |
| I <sub>DM</sub> <sup>(1),(2)</sup> | Drain current (pulsed)                                                                                        | 72          | А    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at $T_C = 25 \ ^{\circ}C$                                                          | 2.1         | А    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at $T_C = 100 \ ^{\circ}C$                                                         | 1.35        | А    |
| I <sub>DM</sub> <sup>(2),(3)</sup> | Drain current (pulsed)                                                                                        | 8.4         | А    |
| P <sub>TOT</sub> <sup>(1)</sup>    | Total dissipation at $T_C = 25 \ ^{\circ}C$ (steady state)                                                    | 210         | W    |
| P <sub>TOT</sub> <sup>(3)</sup>    | Total dissipation at $T_C = 25 \ ^{\circ}C$ (steady state)                                                    | 3           | W    |
| I <sub>AR</sub>                    | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by T <sub>j</sub> max)               | TBD         | А    |
| E <sub>AS</sub>                    | Single pulse avalanche energy<br>(starting $T_j = 25 \text{ °C}$ , $I_D = I_{AR}$ , $V_{DD} = 50 \text{ V}$ ) | TBD         | mJ   |
| dv/dt (4)                          | Peak diode recovery voltage slope                                                                             | TBD         | V/ns |
| T <sub>stg</sub>                   | Storage temperature                                                                                           | - 55 to 150 | °C   |
| Тj                                 | Max. operating junction temperature                                                                           | 150         | °C   |

1. The value is rated according to R<sub>thj-case</sub>.

2. Pulse width limited by safe operating area.

3. When mounted on FR-4 board of inch<sup>2</sup>, 2oz Cu.

4.  $I_{SD} \leq TBD A$ , di/dt  $\leq 100 A/\mu s$ ,  $V_{Peak} < V_{(BR)DSS}$ .

#### Table 3. Thermal data

| Symbol                              | Parameter                                         | Value | Unit |
|-------------------------------------|---------------------------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case max (drain)      | 0.6   | °C/W |
| R <sub>thj-amb</sub> <sup>(1)</sup> | Thermal resistance junction-amb max               | 45    | °C/W |
| Τ <sub>Ι</sub>                      | Maximum lead temperature for soldering<br>purpose | 300   | °C   |

1. When mounted on FR-4 board of inch<sup>2</sup>, 2oz Cu.



### 2 Electrical characteristics

 $(T_{CASE} = 25 \ ^{\circ}C \text{ unless otherwise specified}).$ 

| Table 4.             | On/on states                                             |                                                                         |      |       |         |          |
|----------------------|----------------------------------------------------------|-------------------------------------------------------------------------|------|-------|---------|----------|
| Symbol               | Parameter                                                | Test conditions                                                         | Min. | Тур.  | Max.    | Unit     |
| V <sub>(BR)DSS</sub> | Drain-source breakdown<br>voltage                        | $I_D = 1 \text{ mA}, V_{GS} = 0$                                        | 850  |       |         | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain<br>current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = max rating,<br>V <sub>DS</sub> = Max rating,Tc=125 °C |      |       | 1<br>50 | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate body leakage current<br>(V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                                |      |       | ±10     | μA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}$ , $I_D = 100 \ \mu A$                                 | 3    | 4     | 5       | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 8.5 A                          |      | 0.230 | 0.275   | Ω        |

### Table 4. On/off states

#### Table 5. Dynamic

4/11

| Symbol                            | Parameter                             | Test conditions                                         | Min. | Тур. | Max. | Unit |
|-----------------------------------|---------------------------------------|---------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                  | Input capacitance                     |                                                         |      | 1650 |      | pF   |
| C <sub>oss</sub>                  | Output capacitance                    | V <sub>DS</sub> =100 V, f=1 MHz, V <sub>GS</sub> =0     | -    | 115  | -    | pF   |
| C <sub>rss</sub>                  | Reverse transfer<br>capacitance       |                                                         |      | 2    |      | pF   |
| C <sub>o(tr)</sub> <sup>(1)</sup> | Equivalent capacitance time related   | $V_{GS} = 0, V_{DS} = 0$ to 680 V                       | -    | TBD  | -    | pF   |
| C <sub>o(er)</sub> <sup>(2)</sup> | Equivalent capacitance energy related |                                                         | -    | TBD  | -    | pF   |
| R <sub>G</sub>                    | Intrinsic gate resistance             | f = 1 MHz open drain                                    | -    | 3.5  | -    | Ω    |
| Qg                                | Total gate charge                     | $V_{DD} = 680 \text{ V}, \text{ I}_{D} = 8.5 \text{ A}$ |      | 35   |      | nC   |
| Q <sub>gs</sub>                   | Gate-source charge                    | V <sub>GS</sub> =10 V                                   | -    | TBD  | -    | nC   |
| Q <sub>gd</sub>                   | Gate-drain charge                     | (see Figure 3)                                          |      | TBD  |      | nC   |

1. Time related is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS.}$ 

2. Energy related is defined as a constant equivalent capacitance giving the same stored energy as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS.}$ 



|                                                                               | officining timeo                                                    |                                                                                                     |      |                          |      |                      |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|--------------------------|------|----------------------|
| Symbol                                                                        | Parameter                                                           | Test conditions                                                                                     | Min. | Тур.                     | Max. | Unit                 |
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{DD} = 400 \text{ V}, I_D = 8.5 \text{ A}, R_G=4.7 \Omega V_{GS}=10 \text{ V}$<br>(see Figure 5) | -    | TBD<br>TBD<br>TBD<br>TBD | -    | ns<br>ns<br>ns<br>ns |

Table 6. Switching times

### Table 7.Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                                                                                                           | Min. | Тур.              | Max.       | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub>                    | Source-drain current<br>Source-drain current (pulsed)                        |                                                                                                                                                                           | -    |                   | TBD<br>TBD | A<br>A        |
| V <sub>SD</sub> <sup>(1)</sup>                         | Forward on voltage                                                           | I <sub>SD</sub> = 8.5 A, V <sub>GS</sub> =0                                                                                                                               | -    |                   | 1.5        | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | I <sub>SD</sub> = 17 A, V <sub>DD</sub> = 60 V<br>di/dt = 100 A/µs,<br><i>(see Figure 4)</i>                                                                              | -    | TBD<br>TBD<br>TBD |            | ns<br>μC<br>Α |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $\begin{split} I_{SD} &= 17 \text{ A}, V_{DD} = 60 \text{ V} \\ \text{di/dt} &= 100 \text{ A/}\mu\text{s}, \\ T_j &= 150 ^\circ\text{C}(\text{see Figure 4}) \end{split}$ | -    | TBD<br>TBD<br>TBD |            | ns<br>μC<br>Α |

1. Pulsed: pulse duration =  $300\mu$ s, duty cycle 1.5%.

|  | Table 8. | Gate-source Zener diode |
|--|----------|-------------------------|
|--|----------|-------------------------|

| Symbol            | Parameter                     | Test conditions         | Min | Тур. | Мах | Unit |
|-------------------|-------------------------------|-------------------------|-----|------|-----|------|
| BV <sub>GSO</sub> | Gate-source breakdown voltage | lgs ± 1mA, (open drain) | 30  | -    | -   | V    |

The built-in-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.



### 3 Test circuits

Figure 2. Switching times test circuit for resistive load





Gate charge test circuit

Figure 3.

Figure 4. Test circuit for inductive load I switching and diode recovery times









Figure 7. Switching time waveform





## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark.



STL23N85K5

| Dim. | mm   |      |      |  |
|------|------|------|------|--|
|      | Min. | Тур. | Max. |  |
| А    | 0.80 | 0.90 | 1.00 |  |
| A1   |      | 0.02 | 0.05 |  |
| b    | 0.95 | 1.00 | 1.05 |  |
| С    |      | 0.10 |      |  |
| D    |      | 8.00 |      |  |
| E    |      | 8.00 |      |  |
| D2   | 7.05 | 7.20 | 7.30 |  |
| E2   | 4.15 | 4.30 | 4.40 |  |
| e    |      | 2.00 |      |  |
| L    | 0.40 | 0.50 | 0.60 |  |

#### Table 9. PowerFLAT<sup>™</sup> 8x8 HV mechanical data







Figure 9. PowerFLAT<sup>™</sup> 8x8 HV recommended footprint



## 5 Revision history

### Table 10.Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 26-Apr-2010 | 1        | First release. |



#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 17196 Rev 1

11/11