# 54ACTQ16373 # 16-Bit Transparent Latch with TRI-STATE®Outputs # **General Description** The 'ACTQ16373 contains sixteen non-inverting latches with TRI-STATE outputs and is intended for bus oriented applications. The device is byte controlled. The flip-flops appear transparent to the data when the Latch Enable (LE) is HIGH. When LE is low, the data that meets the setup time is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the outputs are in high Z state. The 'ACTQ16373 utilizes NSC Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series™ features GTO™output control for superior performance. #### **Features** - Utilizes NSC FACT Quiet Series technology - Guaranteed simultaneous switching noise level and dynamic threshold performance - Separate control logic for each byte - 16-bit version of the 'ACTQ373 - Outputs source/sink 24 mA - Standard Microcircuit Drawing (SMD) 5962-9561801 # **Logic Symbol** # Pin Description | Pin Names | Description | | | |---------------------------------|----------------------------------|--|--| | ŌĒn | Output Enable Input (Active Low) | | | | LEn | Latch Enable Input | | | | I <sub>0</sub> -I <sub>15</sub> | Inputs | | | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | | # **Connection Diagram** # Pin Assignment for CERPAK TRI-STATE® is a registered trademark of National Semiconductor Corporation. GTO™ is a trademarks of National Semiconductor Corporation. FACT™ and FACT Quiet Series™ are trademarks of Fairchild Semiconductor Corporation. © 1998 National Semiconductor Corporation DS010934 # **Functional Description** The 'ACTQ16373 contains sixteen D-type latches with TRI-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independent of the other. Control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the Latch Enable (LEn) input is HIGH, data on the D<sub>n</sub> enters the latches. In this condition the latches are transparent, i.e., a latch output will change states each time its D input changes. When $LE_n$ is LOW, the latches store information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE<sub>n</sub>. The TRI-STATE standard outputs are controlled by the Output Enable $(\overline{OE}_n)$ input. When $\overline{OE}_n$ is LOW, the standard outputs are in the 2-state mode. When $\overline{OE}_n$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. # **Truth Table** | | Inputs | Outputs | | |-----------------|----------------------------------------------------------------|---------|--------------------------------| | LE <sub>1</sub> | LE <sub>1</sub> OE <sub>1</sub> I <sub>0</sub> –I <sub>7</sub> | | O <sub>0</sub> -O <sub>7</sub> | | Х | Н | Χ | Z | | Н | L | L | L | | Н | L | Н | Н | | L | L | Χ | (Previous) | | Inputs | | | Outputs | |-----------------|-----|---------------------------------|---------------------------------| | LE <sub>2</sub> | ŌE₂ | I <sub>8</sub> −I <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> | | Х | Н | Х | Z | | Н | L | L | L | | Н | L | Н | н | | L | L | X | (Previous) | - H = High Voltage Level - L = Low Voltage Level X = Immaterial Z = High Impedance Previous = previous output prior to HIGH to LOW transition of LE # **Logic Diagrams** # **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0VDC Input Diode Current (IIK) $V_1 = -0.5V$ -20 mA $V_I = V_{CC} + 0.5V$ +20 mA DC Output Diode Current (I<sub>OK</sub>) $V_{O} = -0.5V$ -20 mA $V_O = V_{CC} + 0.5V$ +20 mA DC Output Voltage (Vo) -0.5V to $V_{\rm CC}$ + 0.5V DC V<sub>CC</sub> or Ground Current per Output Pin Junction Temperature DC Output Source/Sink Current ( $I_{\rm O}$ ) CDIP Storage Temperature $-65^{\circ}C$ to $+150^{\circ}C$ # **Recommended Operating Conditions** Supply Voltage (V<sub>CC</sub>) 'ACTQ 4.5V to 5.5V 0V to V<sub>CC</sub> Input Voltage (V<sub>I</sub>) Output Voltage (Vo) $0\mbox{V}$ to $\mbox{V}_{\mbox{\scriptsize CC}}$ Operating Temperature (T<sub>A</sub>) 54ACTQ -55°C to +125°C Minimum Input Edge Rate (dV/dt) 'ACTQ Devices 125 mV/ns V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT™ circuits outside databook specifications. # DC Electrical Characteristics for 'ACTQ Family Devices +50 mA +50 mA +175°C | Symbol | Parameter | V <sub>cc</sub> | 54ACTQ | Units | Conditions | |------------------|------------------------------------|-----------------|-------------------|---------------------------------------|------------------------------------------------------------------| | | | (V) | T <sub>A</sub> = | | | | | | | -55°C to +125°C | | | | | | | Guaranteed Limits | | | | V <sub>IH</sub> | Minimum High | 4.5 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 2.0 | | or V <sub>CC</sub> – 0.1V | | V <sub>IL</sub> | Maximum Low | 4.5 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 8.0 | | or V <sub>CC</sub> – 0.1V | | V <sub>OH</sub> | Minimum High | 4.5 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | Output Voltage | 5.5 | 5.4 | | | | | | | | | (Note 2)<br>V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | | 4.5 | 3.70 | V | I <sub>OH</sub> = -24 mA | | | | 5.5 | 4.70 | | I <sub>OH</sub> = -24 mA | | V <sub>OL</sub> | Maximum Low | 4.5 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Output Voltage | 5.5 | 0.1 | | | | | | | | | (Note 2)<br>V <sub>IN</sub> = V <sub>II</sub> or V <sub>IH</sub> | | | | 4.5 | 0.50 | V | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 24 \text{ mA}$ | | | | 5.5 | 0.50 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | "- | | | Maximum | 5.5 | ±10.0 | | $I_{OL} = 24 \text{ mA}$<br>$V_{I} = V_{II}, V_{IH}$ | | l <sub>oz</sub> | TRI-STATE Leakage Current | 5.5 | ±10.0 | μА | $V_{i} = V_{IL}, V_{IH}$ $V_{O} = V_{CC}, GND$ | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 5.5 | ±1.0 | μА | $V_{i} = V_{CC}$ , GND | | I <sub>CCT</sub> | Maximum I <sub>cc</sub> /Input | 5.5 | 1.6 | mA | $V_{I} = V_{CC} - 2.1V$ | | Icc | Max Quiescent | 5.5 | 160.0 | μА | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | Supply Current | | | | (Note 7) | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | 50 | mA | V <sub>OLD</sub> = 1.65V Max | | I <sub>OHD</sub> | Output Current<br>(Note 3) | | 50 | mA | V <sub>OHD</sub> = 3.85V Min | | V <sub>OLP</sub> | Quiet Output | 5.0 | 8.0 | ٧ | | | | Maximum Dynamic<br>V <sub>OL</sub> | | | | (Notes 4, 5) | #### DC Electrical Characteristics for 'ACTQ Family Devices (Continued) V<sub>CC</sub> (V) Parameter 54ACTQ Units Symbol Conditions T<sub>A</sub> = -55°C to +125°C **Guaranteed Limits** Quiet Output V $V_{\rm OLV}$ 5.0 -0.8 Minimum Dynamic (Notes 4, 5) $V_{OL}$ Note 2: All outputs loaded; thesholds associated with output unders test. Note 3: Maximum test duration 2.0 ms; one output loaded at a time. Note 4: Maximum number of outputs that can switch simultaneously is n. (n-1) outputs are switched LOW and one output held LOW. Note 5: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched HIGH and one output held HIGH. Note 6: Max number of data inputs (n) switching, (n - 1) input switching 0V to 3V ('ACTQ). Input under test switching 3V to threshold (V<sub>ILD</sub>) Note 7: I<sub>CC</sub> for 54ACTQ @ 25°C is indentical to 74ACTQ @ 25°C. # **AC Electrical Characteristics:** | Symbol | Parameter | v <sub>cc</sub> | 54 <b>A</b> | 54ACTQ<br>T <sub>A</sub> = -55°C to+125°C | | | |------------------|----------------------------------|-----------------|-----------------------|-------------------------------------------|----------------------------------------|--| | | | (V) | T <sub>A</sub> = -55° | | | | | | | (Note 8) | $C_L = 50 \text{ pF}$ | | (Note 8) C <sub>L</sub> = <b>50</b> pF | | | | | | Min | Max | | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.0 | 10.5 | ns | | | t <sub>PHL</sub> | D <sub>n</sub> to O <sub>n</sub> | | 3.0 | 10.0 | | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.0 | 11.0 | ns | | | t <sub>PHL</sub> | LE to O <sub>n</sub> | | 3.0 | 10.0 | | | | t <sub>PZH</sub> | Output Enable | 5.0 | 2.5 | 10.0 | ns | | | $t_{PZL}$ | Delay | | 2.5 | 11.0 | | | | t <sub>PHZ</sub> | Output Disable | 5.0 | 2.0 | 9.0 | ns | | | t <sub>PLZ</sub> | Delay | | 2.0 | 9.0 | | | Note 8: Voltage Range 5.0 is 5.0V $\pm$ 0.5V. | Symbol | Parameter | V <sub>cc</sub> | 54ACTQ | Units | | |----------------|---------------------|-----------------|--------------------|-------|--| | | | (V) | -55°C to +125°C | | | | | | (Note 9) | 50 pF | | | | | | | Guaranteed Minimum | | | | ts | Setup Time, HIGH or | 5.0 | 3.0 | ns | | | | LOW, Input to Clock | | | | | | t <sub>h</sub> | Hold time, High or | 5.0 | 1.5 | ns | | | | LOW, Input to Clock | | | | | | t <sub>w</sub> | CS Pulse Width, | 5.0 | 4.0 | ns | | | | HIGH or LOW | | | | | Note 9: Voltage Range 5.0 is 5.0V ± 0.5V # Capacitance | l | Symbol | Parameter | Тур | Units | Conditions | |---|-----------------|-------------------|-----|-------|------------------------| | l | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | $V_{CC} = 5.0V$ | | ١ | C <sub>PD</sub> | Power Dissipation | 95 | pF | V <sub>CC</sub> = 5.0V | ## Physical Dimensions inches (millimeters) unless otherwise noted 48-Lead CERPAK NS Package Number WA48A ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.