# LNK584-586 LinkZero-AX # Zero Standby Consumption Integrated Off-Line Switcher # **Product Highlights** ## **Lowest System Cost with Zero Standby Consumption** - Simple system configuration provides zero consumption standby/Power-Down with user controlled wake up - Very tight IC parameter tolerances improves system manufacturing yield - · Suitable for low-cost clampless designs - · Frequency jittering greatly reduces EMI filter cost - Extended package creepage improves system field reliability #### **Advanced Protection/Safety Features** - Hysteretic thermal shutdown protection automatic recovery reduces field returns - · Universal input range allows worldwide operation - Auto-restart reduces delivered power by >85% during short-circuit and open loop fault conditions - Simple ON/OFF control, no loop compensation needed - · High bandwidth provides fast turn on with no overshoot #### EcoSmart™ - Energy Efficient - Standby/Power-Down consumption less than 3 mW at 325 VDC input (Note 1) - Easily meets all global energy efficiency regulations with no added components - ON/OFF control provides constant efficiency to very light loads #### **Applications** Ultra low consumption isolated or non-isolated standby and auxiliary supplies # **Description** LinkZero-AX combines extremely low standby/Power-Down energy use with the industry's lowest component count standby supply solution. Below 3 mW at 230 VAC in Power-Down (PD) mode meets IEC 62301 definition of zero power consumption and is immeasurable on most power meters. LinkZero-AX is set into Power-Down mode using an external signal to pull the FEEDBACK pin high for 2.5 ms. Such an external signal can be generated by a system micro controller or infrared controller. In Power-Down mode the BYPASS pin remains regulated allowing the LinkZero-AX to be woken up with a reset pulse to pull the BYPASS pin below a reset threshold (1.5 V). Ultra low system consumption is therefore achieved without needing to disconnect the input voltage with a relay. LinkZero-AX is designed to be used in isolated or non-isolated converters. In either, the tightly specified FEEDBACK (FB) pin voltage reference enables universal input primary side regulated power supplies that cost effectively replace unregulated linear transformer and other switched mode supplies. The start-up and operating power are derived directly from the DRAIN pin. The internal oscillator frequency is jittered to significantly reduce both quasi-peak and average EMI, minimizing filter cost. Figure 1. Typical Application Schematic. ### **Output Power Table** | | 230 VAC ±15% | 85-265 VAC | |----------------------|-------------------------|-------------------------| | Product <sup>3</sup> | 230 VAO ±1370 | 00-200 VAO | | | Open Frame <sup>2</sup> | Open Frame <sup>2</sup> | | LNK584DG | 3 W | 3 W | | LNK584GG | 3 W | 3 W | | LNK585DG | 4.5 W | 4 W | | LNK585GG | 5 W | 4.5 W | | LNK586DG | 6 W | 5 W | | LNK586GG | 6.5 W | 5.5 W | Table 1. Output Power Table. #### Notes: - 1. IEC 62301 Clause 4.5 rounds standby power use below 5 mW to zero. - 2. Maximum practical continuous power in an open frame design with adequate heat sinking, measured at 50 $^{\circ}\text{C}$ ambient. - 3. Packages: D: SO-8C, G: SMD-8C. www.powerint.com May 2011 Figure 2. Functional Block Diagram. # **Pin Functional Description** ### DRAIN (D) Pin: The power MOSFET drain connection provides internal operating current for both start-up, steady-state and Power-Down mode operation. ## BYPASS/MULTI-FUNCTIONAL (BP/M) Pin: An external bypass capacitor, 0.1 $\mu F$ or greater for the internally generated 5.85 V supply is connected to this pin. The minimum value of capacitor is 0.1 $\mu F$ for internal circuit operation. Higher values may be required to enter Power-Down mode (see LinkZero-AX Power-Down (PD) Mode Design Considerations). An overvoltage protection disables MOSFET switching if the current into the pin exceeds 6.5 mA ( $I_{SD}$ ). # FEEDBACK (FB) Pin: During normal operation, switching of the power MOSFET is controlled by this pin. MOSFET switching is disabled when a voltage greater than an internal $\rm V_{FB}$ reference voltage is applied to this pin. The $\rm V_{FB}$ reference voltage is internally set to 1.70 V. LinkZero-AX goes into auto-restart mode when the FEEDBACK pin voltage has come down to 0.9 V. ## SOURCE (S) Pin: This pin is the power MOSFET source connection. It is also the ground reference for the BYPASS and FEEDBACK pins. Figure 3. Pin Configuration. ## **LinkZero-AX Functional Description** LinkZero-AX comprises a 700 V power MOSFET switch with a power supply controller on the same die. Unlike conventional PWM (pulse width modulation) controllers, it uses a simple ON/OFF control to regulate the output voltage. The controller consists of an oscillator, feedback (sense and logic) controller, 5.85 V regulator, BYPASS pin undervoltage protection, overtemperature protection, frequency jittering, current limit protection, and leading edge blanking. The controller includes a proprietary Power-Down mode that automatically reduces standby consumption to levels that are immeasurable on most power meters. #### Power-Down Mode The internal controller will go into Power-Down mode when 160 switching cycles are skipped. This can occur due to the FEEDBACK pin being pulled high using an external Power-Down pulse signal or due to a light load condition where the total loading on the transformer (output plus feedback circuit loads) has reduced to ~0.6% of full load. The device then operates in an ultra low consumption Power-Down mode where switching is disabled completely. The controller wakes up (or is reset) when the BYPASS pin is pulled below 1.5 V and then released to be recharged through the internal drain connected 5.85 V regulator block (see Figure 2). When the BYPASS capacitor recharges to the $\mathrm{V}_{\mathrm{RP}}$ BYPASS pin threshold, the device starts switching and operates normally. If the FEEDBACK pin is pulled high such that 160 cycles are again skipped, the device returns to Power-Down mode operation as described above. In applications with dynamic loads it may not be desirable to go into Power-Down mode under light or no-load conditions. Techniques to ensure this is avoided are discussed below in the LinkZero-AX Power-Down Mode Design Considerations section. ## Oscillator The typical oscillator frequency is internally set to an average of 100 kHz. An internal circuit senses the duty cycle of the MOSFET switch conduction-time and adjusts the oscillator frequency so that during long conduction intervals (low line voltage) the frequency is about 100 kHz and at short conduction intervals (high line voltage) the oscillator frequency is about 78 kHz. This internal frequency adjustment is used to make the peak power point constant over line voltage. Two signals are generated from the oscillator: the maximum duty cycle signal (DC $_{\rm MAX}$ ) and the clock signal that indicates the beginning of a switching cycle. The oscillator incorporates circuitry that introduces a small amount of frequency jitter, typically 6% of the switching frequency, to minimize EMI. The modulation rate of the frequency jitter is set to 1 kHz to optimize EMI reduction for both average and quasi-peak measurements. The frequency jitter, which is proportional to the oscillator frequency, should be measured with the oscilloscope triggered at the falling edge of the DRAIN voltage waveform. The oscillator frequency is gradually reduced when the FEEDBACK pin voltage is lowered below 1.70 V. #### Feedback Input Circuit CV Mode The feedback input circuit reference is set at 1.70 V. When the FEEDBACK pin voltage reaches a $V_{FB}$ reference voltage (1.70 V), a low logic level (disable) is generated at the output of the feedback circuit. This output is sampled at the beginning of each cycle. If high, the power MOSFET is turned on for that cycle (enabled), otherwise the power MOSFET remains off (disabled). Since the sampling is done only at the beginning of each cycle, subsequent changes in the FEEDBACK pin voltage during the remainder of the cycle are ignored. #### **Output Power Limiting** When the FEEDBACK pin voltage at full load falls below 1.70 V, the oscillator frequency linearly reduces to typically 60% at the auto-restart threshold voltage of 0.9 V. This function limits the power supply output current and power. ## 5.85 V Regulator The BYPASS pin voltage is regulated by drawing a current from the DRAIN whenever the MOSFET is off if needed to charge up the BYPASS pin to a typical voltage of 5.85 V. When the MOSFET is on, LinkZero-AX runs off of the energy stored in the bypass capacitor. Extremely low power consumption of the internal circuitry allows LinkZero-AX to operate continuously from the current drawn from the DRAIN pin. A bypass capacitor value of 0.1 $\mu\text{F}$ is sufficient for both high frequency decoupling and energy storage. #### 6.5 V Shunt Regulator and 8.5 V Clamp In addition, there is a shunt regulator that helps maintain the BYPASS pin at 6.5 V when current is provided to the BYPASS pin externally. This facilitates powering the device externally through a resistor from the bias winding or power supply output in non-isolated designs, to decrease device dissipation and increase power supply efficiency. The 6.5 V shunt regulator is only active in normal operation, and when in Power-Down mode a clamp at a higher voltage (typical 8.5 V) will clamp the BYPASS pin. #### **BYPASS Pin Undervoltage Protection** The BYPASS pin undervoltage circuitry disables the power MOSFET when the BYPASS pin voltage drops below 4.85 V. Once the BYPASS pin voltage drops below 4.85 V, it must rise back to 5.85 V to enable (turn on) the power MOSFET. #### **BYPASS Pin Overvoltage Protection** If the BYPASS pin gets pulled above 6.5 V and the current into the shunt exceeds 6.5 mA a latch will be set and the power MOSFET will stop switching. To reset the latch the BYPASS pin has to be pulled down to below 1.5 V. ## **Over-Temperature Protection** The thermal shutdown circuit senses the die temperature. The threshold is set at 142 °C typical with a 70 °C hysteresis. When the die temperature rises above this threshold (142 °C) the power MOSFET is disabled and remains disabled until the die temperature falls by 70 °C, at which point the MOSFET is re-enabled. #### **Current Limit** The current limit circuit senses the current in the power MOSFET. When this current exceeds the internal threshold ( $I_{\text{LIMIT}}$ ), the power MOSFET is turned off for the remainder of that cycle. The leading edge blanking circuit inhibits the current limit comparator for a short time ( $t_{LEE}$ ) after the power MOSFET is turned on. This leading edge blanking time has been set so that current spikes caused by capacitance and rectifier reverse recovery time will not cause premature termination of the MOSFET conduction. #### **Auto Restart** In the event of a fault condition such as output short-circuit, LinkZero-AX enters into auto-restart operation. An internal counter clocked by the oscillator gets reset every time the FEEDBACK pin voltage exceeds the FEEDBACK pin auto-restart threshold voltage (V $_{\rm FB(AF)}$ ) typical 0.9 V). If the FEEDBACK pin voltage drops below V $_{\rm FB(AF)}$ for more than 145 ms to 170 ms depending on the line voltage, the power MOSFET switching is disabled. The auto-restart alternately enables and disables the switching of the power MOSFET at a duty cycle of typically 12% until the fault condition is removed. #### Open Loop Condition on the FEEDBACK Pin When an open loop condition on the FEEDBACK pin is detected, an internal current source pulls up the FEEDBACK pin to above the $V_{\rm FB}$ (1.70 V), the part stops switching and after 160 clock cycles goes into latched Power-Down mode. ## **Applications Example** The circuit shown in Figure 4 is a typical non-isolated 5 V, 300 mA output auxiliary power supply using LinkZero-AX. Isolated configurations are also fully compatible with the LinkZero-AX where the FEEDBACK pin receives a signal from a primary feedback/bias winding or through an optocoupler. The circuit of Figure 4 is typical of auxiliary supplies in white goods where isolation is often not required. AC input differential filtering is accomplished by the $\pi$ filter formed by C1, C2 and L3. The proprietary frequency jitter feature of the LinkZero-AX eliminates the need for any Y capacitor or common-mode inductor. Wirewound resistor RF1 is a fusible, flame proof resistor which is used as a fuse as well as to limit inrush current. Wire wound types are recommended for designs that operate >132 VAC to withstand the instantaneous power dissipated when AC is first applied. The output voltage is directly sensed through feedback resistors R3 and R9, and regulated by LinkZero-AX (U1) via the FEEDBACK pin. Capacitor C7 provides high frequency filtering on the FEEDBACK pin to filter noise and to avoid switching cycle pulse bunching. The controller in U1 receives feedback from the output through feedback resistors R9 and R3. Based on that feedback, it enables or disables the switching of its integrated MOSFET to maintain output regulation. Switching cycles are skipped once the FEEDBACK pin threshold voltage (1.70 V) is exceeded. When the voltage on the FEEDBACK pin falls below the disable threshold (1.70 V), switching cycles are re-enabled. By adjusting the ratio of enabled to disabled switching cycles the output voltage is regulated. At increased loads, beyond the output peak power point, where all switching cycles are enabled, the FEEDBACK pin voltage begins to reduce as the power supply output voltage falls. Under this condition the switching frequency is also reduced to limit the maximum output overload power. When the FEEDBACK pin voltage drops below the auto-restart threshold (typically 0.9 V on the FEEDBACK pin), the power supply enters the auto-restart mode. In this mode, the power supply will turn off for approximately 1.2 s and then turn back on for approximately 145 ms. The auto-restart function reduces the average output current during an output short-circuit condition. Figure 4. Schematic of Non-Isolated 1.5 W, 5 V, 300 mA, 0.00 W Standby Consumption Power Supply. The LinkZero-AX device is self biased through the DRAIN pin. An optional external bias, can be derived either from a third winding or from an output voltage rail in non-isolated designs. By providing an external supply current in excess of $I_{\rm S2}$ (310 $\mu A$ for the LNK584) the internal 5.85 V regulator circuit is disabled providing a simple way to reduce device temperature and improve efficiency, especially at high line. A clampless primary circuit is achieved due to the very tight tolerance current limit device, plus the transformer construction techniques used. The peak drain voltage is therefore limited to typically less than 550 V at 265 VAC, providing significant margin to the 700 V minimum drain voltage specification (BV $_{\rm DSS}$ ). Output rectification and filtering is achieved with output rectifier D6 and filter capacitor C6. Due to the auto-restart feature, the average short-circuit output current is significantly less than 1 A, allowing low current rating and low cost rectifier D6 to be used. Output circuitry is designed to handle a continuous short-circuit on the power supply output. In this design a preload resistor R13 is used at the output of the supply to prevent automatic triggering of the Power-Down mode when the load is removed. ## LinkZero-AX Power-Down (PD) Mode Design Considerations LinkZero-AX goes into Power-Down mode when 160 consecutive switching cycles have been skipped. This condition occurs when the output load is low or the FEEDBACK pin is pulled high (for example through Q1 and R16 in Figure 4). The value of the BYPASS pin capacitor must be high enough to sustain enough current through R16 for more than the period of 160 switching cycles to successfully trigger the Power-Down mode. At low line input voltage (90 VAC) the 160 switching cycle period is ~1.6 ms as the internal oscillator frequency is 100 kHz. However as the input line voltage increases, the internal oscillator frequency is gradually reduced to keep the maximum output power relatively constant. At high line (265 VAC) therefore, the internal oscillator frequency can be as low as 78 kHz (see parameter table Note C). Therefore to provide sufficient margin to ensure Power-Down mode is triggered it is recommended that the Power-Down pulse (see Figure 1) is 2.5 ms (200 switching cycles at 80 kHz). LinkZero-AX stops switching once the Power-Down mode is triggered. The IC does not resume switching until the BYPASS pin is pulled below 1.5 V using the reset/wake up pulse (see Figure 1) and then allowed to recharge back up to 5.85 V through the drain connected 5.85 V regulator block. Transistor Q2 or mechanical switch SW1 can be used for resetting the Power-Down mode either electronically or mechanically. It is important to design the power supply to ensure that load transients and other external events do not unintentionally trigger Power-Down mode by causing 160 consecutive switching cycles to be skipped. It is recommended that a preload resistor is added to draw ~2% of the full load current (12 mA at 5 V in a 3 W power supply). Although this reduces full load efficiency slightly, it has no influence on the power consumption during Power-Down mode since the power supply output is fully discharged under this condition. Low value feedback resistors may also be used as a preload too. Recommended value of the feedback resistors is such that they should draw ~1% of full load current. Finally a capacitor in parallel to the high side feedback resistor can be used to increase the speed of the loop (C9 in Figure 4). These recommendations apply for full load to zero load transients. For applications with more limited load range, the preload and the capacitor in parallel to the high side feedback resistor may not be necessary. ### **Layout Considerations** #### LinkZero-AX Layout Considerations #### Layout See Figure 5 for a recommended circuit board layout for LinkZero-AX (U1). ## Single Point Grounding Use a single point ground (Kelvin) connection from the input filter capacitor to the area of copper connected to the SOURCE pins. # Bypass Capacitor ( $C_{\rm BP}$ ), FEEDBACK Pin Noise Filter Capacitor ( $C_{\rm FB}$ ) and Feedback Resistors To minimize loop area, these two capacitors should be physically located as near as possible to the BYPASS and SOURCE pins, and FEEDBACK pin and source pins respectively. Also note that to minimize noise pickup, feedback resistors $\rm R_{FB1}$ and $\rm R_{FB2}$ are placed close to the FEEDBACK pin. ## **Primary Loop Area** The area of the primary loop that connects the input filter capacitor, transformer primary and LinkZero-AX should be kept as small as possible. ## **Primary Clamp Circuit** An external clamp may be used to limit peak voltage on the DRAIN pin at turn off. This can be achieved by using an RCD clamp or a Zener (~200 V) and diode clamp across the primary winding. In all cases, to minimize EMI, care should be taken to minimize the circuit path from the clamp components to the transformer and LinkZero-AX (U1). #### Thermal Considerations The copper area underneath the LinkZero-AX (U1) acts not only as a single point ground, but also as a heat sink. As it is connected to the quiet source node, this area should be maximized for good heat sinking of U1. The same applies to the cathode of the output diode. ### Y Capacitor The placement of the Y-type capacitor (if used) should be directly from the primary input filter capacitor positive terminal to the common/return terminal of the transformer secondary. Such a placement will route high magnitude common-mode surge currents away from U1. Note: If an input $\pi$ EMI filter is used, the inductor in the $\pi$ filter should be placed between the negative terminals on the input filter capacitors. Figure 5. PCB Layout of a 2.1 W, 6 V, 350 mA Charger. # Output Diode (D<sub>o</sub>) For best performance, the area of the loop connecting the secondary winding, the output diode ( $D_{\rm O}$ ) and the output filter capacitor ( $C_{\rm O}$ ) should be minimized. In addition, sufficient copper area should be provided at the anode and cathode terminals of the diode for heat sinking. A larger area is preferred at the electrically "quiet" cathode terminal. A large anode area can increase high frequency conducted and radiated EMI. Resistor $R_{\rm S}$ and $C_{\rm S}$ represent the secondary side RC snubber. #### **Quick Design Checklist** As with any power supply design, all LinkZero-AX designs should be verified on the bench to make sure that component specifications are not exceeded under worst-case conditions. The following minimum set of tests is strongly recommended: Maximum drain voltage – Verify that V<sub>DS</sub> does not exceed 660 V at the highest input voltage and peak (overload) output power. This margin to the 700 V BV<sub>DSS</sub> specification gives margin for design variation, especially in clampless designs. - 2. Maximum drain current At maximum ambient temperature, maximum input voltage and peak output (overload) power, verify drain current waveforms for any signs of transformer saturation and excessive leading-edge current spikes at start-up. Repeat under steady state conditions and verify that the leading-edge current spike event is below I<sub>LIMIT(MIN)</sub> at the end of the t<sub>LEB(MIN)</sub>. Under all conditions, the maximum drain current should be below the specified absolute maximum ratings. - 3. Thermal check At specified maximum output power, minimum input voltage and maximum ambient temperature, verify that the temperature specifications are not exceeded for LinkZero-AX, transformer, output diode and output capacitors. Enough thermal margin should be allowed for part-to-part variation of the R<sub>DS(ON)</sub> of LinkZero-AX as specified in the data sheet. Under low line and maximum power, maximum LinkZero-AX source pin temperature of 100 °C is recommended to allow for these variations. ## Absolute Maximum Ratings(1,6) | DRAIN Voltage | 0.3 V to 700 V | |------------------------------------------------------|-----------------| | Peak DRAIN Current (2): LNK584 | | | LNK585 | 370 (680) mA | | LNK586 | 440 (825) mA | | Peak Negative Pulsed Drain Current(3) | 100 mA | | Feedback Voltage | 0.3 V to 9 V | | Feedback Current | 100 mA | | BYPASS Pin Voltage | 0.3 V to 9 V | | BYPASS Pin Voltage in Power-Down Mode <sup>(7)</sup> | 0.3 V to 11 V | | Storage Temperature | 65 °C to 150 °C | | Operating Junction Temperature <sup>(4)</sup> | 40 °C to 150 °C | | Lead Temperature <sup>(5)</sup> | 260 °C | ### Notes: - 1. All voltages referenced to SOURCE, $T_A = 25$ °C. - 2. Higher peak DRAIN current allowed while DRAIN source voltage does not exceed 400 V. - 3. Duration not to exceed 2 µs. - 4. Normally limited by internal circuitry. - 5. 1/16 in. from case for 5 seconds. - Maximum ratings specified may be applied, one at a time without causing permanent damage to the product. Exposure to Absolute Maximum ratings for extended periods of time may affect product reliability. - 7. Maximum current into pin is 300 $\mu$ A. ### **Thermal Resistance** Thermal Resistance: D Package: #### Notes: - 1. Measured on the SOURCE pin close to plastic interface. - 2. Soldered to 0.36 sq. in. (232 mm<sup>2</sup>), 2 oz. copper clad. - 3. Soldered to 1 sq. in. (645 mm<sup>2</sup>), 2 oz. copper clad. | Parameter | Symbol | Condi<br>SOURCE = 0 V; T<br>(Unless Otherv | Min | Тур | Max | Units | | |---------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------|--------|------|------|-------|----| | <b>Control Functions</b> | | | | | | | | | Output Frequency | f <sub>osc</sub> | $T_{J} = 2$<br>$V_{FB} = 1.70 \text{ V},$ | 93 | 100 | 107 | kHz | | | Frequency Jitter | | Peak-Peak Jitte<br>Average Freque | | ±3 | | % | | | Ratio of Output<br>Frequency at<br>Auto-Restart to f <sub>osc</sub> | f <sub>OSC(AR)</sub> | $T_J = 25 ^{\circ}\text{C}$ $V_{FB} = V_{FB(AR)}$ | | | 60 | | % | | Maximum Duty Cycle | $DC_{MAX}$ | | | 60 | 63 | | % | | FEEDBACK Pin<br>Voltage | $V_{\scriptscriptstyle{FB}}$ | | | 1.63 | 1.70 | 1.77 | V | | FEEDBACK Pin<br>Voltage at Auto-<br>Restart | $V_{FB(AR)}$ | | | 0.8 | 0.9 | 1.05 | V | | Minimum Switch ON-Time | t <sub>ON(MIN)</sub> | | | | 700 | | ns | | | I <sub>S1</sub> | Feedback Voltage > V <sub>FB</sub><br>(MOSFET not Switching) | | | 200 | 260 | μΑ | | DRAIN Supply Current | | $I_{S2}$ 0.9 V $\leq$ V <sub>FB</sub> $\leq$ 1.70 V (MOSFET Switching) | LNK584 | | 260 | 310 | | | | l <sub>s2</sub> | | LNK585 | | 275 | 330 | μΑ | | | | | LNK586 | | 285 | 340 | | | Parameter | Symbol | Cond<br>SOURCE = 0 V; T<br>(Unless Otherv | Min | Тур | Max | Units | | |-----------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------|------------|------|------|-------|-------------------| | Control Functions (cont.) | | | | | | | | | | ı | V <sub>BP</sub> = 0 V,<br>T <sub>J</sub> = 25 °C | LNK584 | -5.5 | -3.8 | -1.8 | mA | | BYPASS Pin | I <sub>CH1</sub> | | LNK585-586 | -7.0 | -5.3 | -3.3 | | | Charge Current | ı | $V_{BP} = 4 V$ | LNK584 | -3.8 | -2.5 | -1.0 | | | | I <sub>CH2</sub> | T <sub>J</sub> = 25 °C | LNK585-586 | -4.8 | -3.5 | -2.0 | | | BYPASS Pin Voltage | $V_{BP}$ | | | 5.60 | 5.85 | 6.10 | V | | BYPASS Pin<br>Voltage Hysteresis | $V_{\rm BP(H)}$ | | | 0.8 | 1.0 | 1.2 | V | | BYPASS Pin<br>Shunt Voltage | BP <sub>SHUNT</sub> | | | 6.1 | 6.5 | 6.9 | V | | BYPASS Pin<br>Supply Current | I <sub>BPSC</sub> | See N | 84 | | | μА | | | Circuit Protection | | | | | | | ı | | | | di/dt = 40 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | LNK584 | 126 | 136 | 146 | mA | | Current Limit | I <sub>LIMIT</sub> | di/dt = 75 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | LNK585 | 232 | 250 | 268 | | | | | di/dt = 90 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | LNK586 | 279 | 300 | 321 | | | Power Coefficient | l <sup>2</sup> f | di/dt = 40 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | LNK584 | 1665 | 1850 | 2091 | A <sup>2</sup> Hz | | | | di/dt = 75 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | LNK585 | 5625 | 6250 | 7063 | | | | | di/dt = 90 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | LNK586 | 8100 | 9000 | 10170 | | | Leading Edge<br>Blanking Time | t <sub>LEB</sub> | T <sub>J</sub> = 25 °C | | 220 | 265 | | ns | | BYPASS Pin Shutdown<br>Threshold Current | l <sub>sd</sub> | V <sub>BP</sub> = BP <sub>SHUNT</sub><br>See Note F | | 5.0 | 6.5 | 8.0 | mA | | Thermal Shutdown<br>Temperature | $T_{SD}$ | See Note A | | 135 | 142 | 150 | °C | | Thermal Shutdown<br>Hysteresis | T <sub>SD(H)</sub> | See Note A | | | 70 | | °C | | Power-Down (PD) Mode | | | | | | | | | OFF-State Drain Leakage<br>in Power-Down Mode | I <sub>DSS(PD)</sub> | $T_J = 25$ °C, $V_{DRAIN} = 325$ V<br>See Figure 21 | | | 6.5 | 9 | μА | | BYPASS Pin Overvoltage<br>Protection in<br>Power-Down Mode | $V_{BP(PDP)}$ | I <sub>BP</sub> = 300 μA<br>-5 °C ≤ T <sub>J</sub> ≤ 100 °C | | 7.0 | 8.5 | 10.9 | V | | BYPASS Pin Power-Up<br>Reset Threshold (in<br>Power-Down Mode or at<br>Power Supply Start-up) | $V_{\mathrm{BP(PU)}}$ | | | 1.5 | 3 | 4 | V | | Parameter | Symbol | SOURCE = 0 V; (Unless Other | Min | Тур | Max | Units | | |---------------------------------------------------------|---------------------|---------------------------------------------------|-------------------------|-----|-----|-------|----| | Power-Down (PD) Mode | (cont.) | | | | | | | | BYPASS Pin Voltage in<br>Power-Down Mode | V <sub>BP(PD)</sub> | $I_{BP} = \xi$ | | 4 | | V | | | BYPASS PinPower-<br>Down to Power-Up<br>Threshold Delta | V <sub>BP(PD)</sub> | | | 0.5 | | | V | | BYPASS Pin Supply<br>Current in<br>Power-Down Mode | I <sub>BP(PD)</sub> | $V_{BP} = V_{BP(PD)}$<br>See Note E | | 500 | | | μА | | Output | | | | | | | | | | R <sub>ds(on)</sub> | LNK584<br>I <sub>D</sub> = 13 mA | T <sub>J</sub> = 25 °C | | 48 | 55 | Ω | | ON-State<br>Resistance | | | T <sub>J</sub> = 100 °C | | 76 | 88 | | | | | LNK585<br>I <sub>D</sub> = 26 mA | T <sub>J</sub> = 25 °C | | 24 | 28 | | | | | | T <sub>J</sub> = 100 °C | | 38 | 44 | | | | | LNK586<br>I <sub>D</sub> = 33 mA | T <sub>J</sub> = 25 °C | | 19 | 22 | | | | | | T <sub>J</sub> = 100 °C | | 30 | 35 | | | Breakdown<br>Voltage | BV <sub>DSS</sub> | V <sub>BP</sub> = 6.2 V, T <sub>J</sub> = 25 °C | | 700 | | | V | | DRAIN Supply<br>Voltage | | | | 50 | | | V | | Auto-Restart<br>ON-Time | t <sub>AR</sub> | V <sub>IN</sub> = 85 VAC, T <sub>J</sub> = 25 °C, | | | 145 | | ms | | Auto-Restart<br>Duty Cycle | | See N | | 11 | | % | | | Output Enable Delay | t <sub>EN</sub> | See F | | | 14 | μS | | #### NOTES: - A. This parameter is derived from characterization. - B. Output frequency specification applies to low line input voltage in the final application. The controller is designed to reduce output frequency by approximately 20% at high line input voltages to balance low line and high line maximum output power. - C. The auto-restart on-time/off-time is increased by 20% from low to high line voltage input (85 VAC to 265 VAC). - D. I<sub>BPSC</sub> is the current that can be supplied from the BYPASS pin at 5.85 V when in normal switching mode of operation to power an optional external circuit. The current will be supplied from the Drain via the internal BYPASS pin voltage regulator. When calculating the power consumption the I<sub>BPSC</sub> (84 μA max) and the drain voltage has to be taken into account. More current can be sourced during Power-Down mode see Note F. - E. I<sub>BPSC(PD)</sub> is the current that can be supplied from the BYPASS pin at 4 V when in Power-Down mode to power an optional external circuit. The current will be supplied from the Drain via the internal BYPASS pin voltage regulator. Lower current is available during normal operation see Note E. If the external circuit requires current in excess of I<sub>BP(PD)</sub> in Power-Down mode, it must be supplied from an external source such as a bias winding. The I<sub>BP(PD)</sub> current adds to power supply power consumption during Power-Down mode for example at 230 VAC (325 VDC rectified DC rail voltage) the power consumption with be 325 × I<sub>BP(PD)</sub>. - F. LinkZero-AX shuts down if the current into the BYPASS pin reaches $I_{\rm SD}$ at the BP $_{\rm SHUNT}$ voltage. Figure 6. General Test Circuit. DC<sub>MAX</sub> (internal signal) FB VDRAIN $t_P = \frac{1}{f_{OSC}}$ PI-3707-112503 Figure 7. Duty Cycle Measurement. Figure 8. Output Enable Timing. Figure 9. Peak Negative Pulsed DRAIN Current Waveform. # **Typical Performance Characteristics** Figure 10. Breakdown vs. Temperature. Figure 12. Current Limit vs. Temperature. Figure 14. BYPASS Pin Start-up Waveform ( $C_{BP} = 0.22 \mu F$ ). Figure 11. Frequency vs. Temperature. Figure 13. FEEDBACK Pin Voltage vs. Temperature. Figure 15. Output Characteristics. ## **Typical Performance Characteristics (cont.)** Figure 16. $C_{\rm DSS}$ vs. Drain Voltage. Figure 18. FEEDBACK Pin Input Characteristics. Figure 20. Frequency Cut Back During Output Power Limiting. Figure 17. Frequency Reduction vs. Duty Cycle (Line Voltage). Figure 19. FEEDBACK Pin Input Characteristics During Output Power Limiting (1.70 V to 0.9 V). Figure 21. Typical Drain Current vs. Temperature in Power-Down Mode. # **Part Ordering Information** | Revision | Notes | Date | |----------|-------------------------|-------| | А | Initial release | 10/10 | | В | Added LNK585 and LNK586 | 05/11 | ## For the latest updates, visit our website: www.powerint.com Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS. #### **Patent Information** The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or Power Integrationslly by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.powerint.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.powerint.com/ip.htm. ### **Life Support Policy** POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein: - 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. The PI logo, TOPSwitch, TinySwitch, LinkSwitch, DPA-Switch, PeakSwitch, CAPZero, SENZero, LinkZero, HiperPFS, HiperTFS, Qspeed, EcoSmart, Clampless, E-Shield, Filterfuse, StakFET, PI Expert and PI FACTS are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2011, Power Integrations, Inc. ## **Power Integrations Worldwide Sales Support Locations** World Headquarters 5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1-408-414-9200 Customer Service: Phone: +1-408-414-9665 Fax: +1-408-414-9765 e-mail: usasales@powerint.com China (Shanghai) Rm 1601/1610, Tower 1, Kerry Everbright City No. 218 Tianmu Road West, Shanghai, P.R.C. 200070 Phone: +86-21-6354-6323 Fax: +86-21-6354-6325 e-mail: chinasales@powerint.com China (Shenzhen) Rm A, B & C 4th Floor, Block C, Electronics Science and Technology Bldg., 2070 Shennan Zhong Rd, Shenzhen, Guangdong, China, 518031 Phone: +86-755-8379-3243 Fax: +86-755-8379-5828 e-mail: chinasales@powerint.com Germany Rueckertstrasse 3 D-80336, Munich Germany Phone: +49-89-5527-3910 Fax: +49-89-5527-3920 e-mail: eurosales@powerint.com India #1, 14th Main Road Vasanthanagar Bangalore-560052 India Phone: +91-80-4113-8020 Fax: +91-80-4113-8023 e-mail: indiasales@powerint.com Italy Via De Amicis 2 20091 Bresso MI Italy Phone: +39-028-928-6000 Fax: +39-028-928-6009 e-mail: eurosales@powerint.com Japan Kosei Dai-3 Bldg. 2-12-11, Shin-Yokomana, Kohoku-ku Yokohama-shi Kanagwan 222-0033 Japan Phone: +81-45-471-1021 Fax: +81-45-471-3717 e-mail: japansales@powerint.com Korea RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 Fax: +82-2-2016-6630 e-mail: koreasales@powerint.com Singapore 51 Newton Road #15-08/10 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160 Fax: +65-6358-2015 e-mail: singaporesales@powerint.com Taiwan 5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei, Taiwan 114, R.O.C. Phone: +886-2-2659-4570 Fax: +886-2-2659-4550 e-mail: taiwansales@powerint.com Europe HQ 1st Floor, St. James's House East Street, Farnham Surrey GU9 7TJ United Kingdom Phone: +44 (0) 1252-730-141 Fax: +44 (0) 1252-727-689 e-mail: eurosales@powerint.com Applications Hotline World Wide +1-408-414-9660 Applications Fax World Wide +1-408-414-9760