## **SIEMENS** ## GHz PLL with I<sup>2</sup>C Bus and Four Chip Addresses MGP 3006X6 **Bipolar IC** #### **Features** - 1-chip system for MPU-control (I<sup>2</sup>C Bus) - 4 programmable chip addresses - Short pull-in time for quick channel switch-over and optimized loop stability - 3 high-current band switch outputs (20 mA) - Software-compatible with SDA 3202 series - Oxis III technology | Туре | Ordering Code | Package | |------------|---------------|------------------------------| | MGP 3006X6 | Q67000-H5113 | P-DSO-16-1 (SMD) | | MGP 3006X6 | Q67006-H5113 | P-DSO-16-1 Tape & Reel (SMD) | Combined with a VCO (tuner), the **MGP 3006X6** device, with four hard-switched chip addresses, forms a digitally programmable phase-locked loop for use in television sets with PLL-frequency synthesis tuning. The PLL permits precise crystal-controlled setting of the frequency of the tuner oscillator between 16 and 1300 MHz in increments of 62.5 kHz, and, with a 2.4-GHz prescaler 1/2, in the TV-SAT band in increments of 125 kHz. The tuning process is controlled by a microprocessor via an I<sup>2</sup>C Bus. The I<sup>2</sup>C Bus noise immunity has been improved by a factor of 10 compared to the SDA 3202-2, and the new crystal oscillator generates a sinusoidal signal, suppressing the higher-order harmonics, which reduces the moiré noise considerably. #### **Circuit Description** #### **Tuning Section** **UHF/VHF** The tuner signal is capacitively coupled at the UHF/VHF-input and subsequently amplified. The reference input REF should be decoupled to ground using a capacitor of low series inductance. The signal passes through an asynchronous divider with a fixed ratio of P=8, an adjustable divider with ratio N=256 through 32767, and is then compared in a digital frequency/phase detector to a reference frequency $f_{\rm REF}=7.8125$ kHz. Q1, Q2 This frequency is derived from a balanced, low-impedance 4-MHz crystal oscillator (pin Q1, Q2) by dividing its output signal by Q = 512. The phase detector has two outputs UP and DOWN that drive the two current sources I+ and I- of a charge pump. If the negative edge of the divided VCO-signal appears prior to the negative edge of the reference signal, the I+ current source pulses for the duration of the phase difference. In the reverse case the I- current source pulses. PD, UD If the two signals are in phase, the charge pump output (PD) goes into the high-impedance state (PLL is locked). An active low-pass filter integrates the current pulses to generate the tuning voltage for the VCO (internal amplifier, external output transistor at UD and external RC-circuitry). The charge pump output is also switched into the high-impedance state when the control bit T0 = 1. Here it should be noted, however, that the tuning voltage can alter over a long period in the high-impedance state as a result of self-discharge in the peripheral circuitry. UD may be switched off by the control bit OS to allow external adjustments. By means of a control bit 5I the pump current can be switched between two values by software. This programmability permits alteration of the control response of the PLL in the locked-in state. In this way different VCO-gains in the different TV-bands can be compensated, for example. - **P0, P1, P2** The software-switched outputs P0, P1, P2 can be used for direct band selection (20 mA current output). - P4, P7 P4 and P7 are general-purpose open-collector outputs. The test bit T1 = 1 switches the test signal Cy (divided input signal) to P7. - **CAU** Four different chip addresses can be set by appropriate connection of pin CAU. #### I<sup>2</sup>C Bus Interface Data are exchanged between the processor and the PLL on the I<sup>2</sup>C Bus. SCL, SDA The clock is generated by the processor (input SCL), while pin SDA works as an input or output depending on the direction of the data (open collector; external pull-up resistor). Both inputs have hysteresis and a low-pass characteristic, which enhances the noise immunity of the I<sup>2</sup>C Bus. The data from the processor pass through an I<sup>2</sup>C Bus control. Depending on their function the data are subsequently stored in registers. If the bus is free, both lines will be in the marking state (SDA, SCL are high). Each telegram begins with the start condition and ends with the stop condition. Start condition: SDA goes low, while SCL remains high. Stop condition: SDA goes high while SCL remains high. All further information transfer takes place during SCL = low, and the data is forwarded to the control logic on the positive clock edge. The table "bit allocation" should be referred to in the following paragraph. All telegrams are transmitted byte-by-byte, followed by a ninth clock pulse, during which the control logic returns the SDA-line to low (acknowledge condition). The first byte is comprised of seven address bits. These are used by the processor to select the PLL from several peripheral components (chip select). The eighth bit is always low. In the data portion of the telegram the first bit of the first or third data byte determines whether a divider ratio or control information is to follow. In each case the second byte of the same data type or a stop condition has to follow the first byte. $V_{\rm S}$ , GND When the supply voltage is applied a power-on reset circuit prevents the PLL from setting the SDA-line to low, which would block the bus. #### Circuit Description (cont'd) #### **Bit Allocation** | | MSB | | | | | | A = A | cknowl | edge | |----------------------|-----|-----|-----|-----|-----|-----|-------|--------|------| | Address byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | 0 | Α | | | | | | | | | | | | | Prog. divider Byte 1 | 0 | n14 | n13 | n12 | n11 | n10 | n9 | n8 | Α | | | | | | | | | | | | | Prog. divider Byte 2 | n7 | n6 | n5 | n4 | n3 | n2 | n1 | n0 | Α | | | | | | | | | | | | | Control info. Byte 1 | 1 | 51 | T1 | T0 | Χ | Χ | 1 | os | Α | | | | | | | | | | | | | Control info. Byte 2 | P7 | Х | Х | P4 | Χ | P2 | P1 | P0 | А | #### **Divider Ratio** $N = 16384 \times n14 + 8192 \times n13 + 4096 \times n12 + 2048 \times n11 + 1024 \times n10 + 512 \times n9 + 256 \times n8 + 128 \times n7 + 64 \times n6 + 32 \times n5 + 16 \times n4 + 8 \times n3 + 4 \times n2 + 2 \times n1 + n0$ #### **Band Selection** P0, P1, P2, P4, P7 = 1 Open-collector output is active. #### **Pump Current Programming** 5I = 1 High current #### **UD Disable** OS = 1 UD is disabled. #### **Test Mode** T1, T0 = 0, 0 Normal operation T1 = 1 P3 = $f_{\rm REF}$ ; P4 = Cy To = 1 Tristate: charge pump output PD is in high-impedance state. ## **Chip Address Switching** | MA1 | MAO | Voltage at CAU | |-----|-----|--------------------------| | 0 | 0 | (0 0.1) V <sub>s</sub> | | 0 | 1 | open-circuit | | 1 | 0 | (0.4 0.6) V <sub>S</sub> | | 1 | 1 | (0.9 1) V <sub>S</sub> | #### **Telegram Examples** | Start-Addr-DR1-DR2-CW1-CW2-Stop | Start | = | start condition | |---------------------------------|-------|---|------------------------| | Start-Addr-CW1-CW2-DR1-DR2-Stop | Addr | = | address | | Start-Addr-DR1-DR2-CW1-Stop | DR1 | = | divider ratio 1st byte | | Start-Addr-CW1-CW2-DR1-Stop | DR2 | = | divider ratio 2nd byte | | Start-Addr-DR1-DR2-Stop | CW1 | = | control word 1st byte | | Start-Addr-CW1-CW2-Stop | CW2 | = | control word 2nd byte | | Start-Addr-DR1-Stop | Stop | = | stop condition | | Start-Addr-CW1-Stop | | | | ## **Pin Configuration** (top view) #### **Pin Definitions and Functions** | Pin No. | Symbol | Function | |---------|------------------|--------------------------------------------| | 1 | PD | Input active filter/charge pump output | | 2 | Q1 | Quartz crystal | | 3 | Q2 | Quartz crystal | | 4 | SDA | Data input/output for I <sup>2</sup> C Bus | | 5 | SCL | Clock input for I <sup>2</sup> C Bus | | 6 | P7 | Port output (open collector) | | 7 | P4 | Port output (open collector) | | 8 | CAU | Address switch input | | 9 | P2 | Port output (open collector) | | 10 | P1 | Port output (open collector) | | 11 | P0 | Port output (open collector) | | 12 | $V_{\mathbb{S}}$ | Supply voltage | | 13 | UHF/VHF | Signal input | | 14 | REF | Amplifier reference input | | 15 | GND | Ground | | 16 | UD | Output active filter | #### **Block Diagram** # **Absolute Maximum Ratings** $T_A = -20$ to 80 °C | Parameter | Symbol | Lim | it Values | Unit | Remarks | | |------------------------------------------|-----------------------------------|------------|------------------|----------|-------------------------------|--| | | | min. | max. | | | | | Supply voltage | $V_{S}$ | - 0.3 | 6 | V | | | | Output PD | $V_1$ | - 0.3 | $V_{\mathtt{S}}$ | V | | | | Crystal oscillator pins Q1, Q2 | $V_2$ | - 0.3 | $V_{\mathtt{S}}$ | V | | | | Bus input/output SDA | $V_4$ | - 0.3 | 6 | V | | | | Bus input SCL | $V_5$ | - 0.3 | 6 | V | | | | Port outputs P0, P1, P2, P4, P7 | $V_6$ | - 0.3 | 16 | V | | | | Chip address switch CAU | $V_8$ | - 0.3 | $V_{\mathbb{S}}$ | V | | | | Signal input UHF/VHF | V <sub>13</sub> | - 0.3 | 0.3 | V | for $V_{\rm S}$ = 0 V | | | Reference input REF | $V_{14}$ | - 0.3 | 0.3 | V | for $V_{\rm S}$ = 0 V | | | Output active filter UD | V <sub>16</sub> | - 0.3 | $V_{S}$ | V | | | | Bus output SDA | $I_{4L}$ | <b>–</b> 1 | 5 | mA | open collector | | | Port outputs P0, P1, P2 | $I_{9L}$ | <b>–</b> 1 | 20 | mA | open collector | | | Port outputs P4<br>P7 | $I_{7 extsf{L}}$ $I_{6 extsf{L}}$ | - 1<br>- 1 | 5<br>7 | mA<br>mA | open collector open collector | | | Total port output current | $\Sigma I_{L}$ | | 25 | mA | | | | Junction temperature | $T_{j}$ | | 125 | °C | | | | Storage temperature | $T_{ m stg}$ | - 40 | 125 | °C | | | | Thermal resistance (junction to ambient) | $R_{thJA}$ | | 125 | K/W | | | **MGP 3006X6** ## Absolute Maximum Ratings (cont'd) $T_{\rm A}$ = - 20 to 80 $^{\circ}$ C | Parameter | Symbol | Lim | it Values | Unit | Remarks | | |-----------------------------|------------------|------|-----------|------|------------|--| | | | min. | max. | | | | | Operating Range | | | - | | 1 | | | Supply voltage | $V_{\mathtt{S}}$ | 4.5 | 5.5 | V | | | | Ambient temperature | $T_{A}$ | - 20 | 80 | °C | | | | Input frequency | $f_{13}$ | 16 | 1300 | MHz | (at 25 °C) | | | Crystal frequency | $f_2$ | 3.2 | 4.8 | MHz | | | | Programmable divider factor | N | 256 | 32767 | | | | #### **AC/DC Characteristics** $T_{\rm A}$ = -20 to 80 °C; $V_{\rm S}$ = 4.5 to 5.5 V | Parameter | Symbol | Limit Values | | | Unit | Test Condition | Test | |----------------------------------------------------------------------|------------------------------|-----------------------|---------|-------------------------|----------------------------------------------------------------|---------------------------------------------------------------------|-------------| | | | min. | typ. | max. | | | Circuit | | Supply current | $I_{\mathbb{S}}$ | | 41 | 55 | mA | <i>V</i> <sub>S</sub> = 5 V | 1 | | Crystal Oscillator Co | nnection | s Q1, Q2 | | | | | 1 | | Oscillation frequency | $f_2$ | 3.9997 | 54.000 | 4.0002 | 5MHz | $f_{Q}$ = 4 MHz | 1 | | Margin from 1st (fundamental) to 2nd and 3rd harmonics <sup>1)</sup> | | | 20 | | dВ | | | | Signal Input UHF/VH | F | 1 | | | | | | | Sensitivity | $a_{13} \\ a_{13} \\ a_{13}$ | -27/1 $-27/1$ $-20/2$ | þ | 3/315<br>3/315<br>3/315 | dBm <sup>2</sup> )<br>dBm <sup>2</sup> )<br>dBm <sup>2</sup> ) | $f_{13}$ = 70 500 MHz<br>$f_{13}$ = 1000 MHz<br>$f_{13}$ = 1100 MHz | 2<br>2<br>2 | | Port Outputs P0, P1, | P2 (switc | h with o | pen col | lector) | | | | | H-output current | $I_{ t 9H}$ | | | 10 | μΑ | $V_{\rm 6H}$ = 13.5 V | 3 | Notes see page 11. $V_{ m 9L}$ L-output voltage 0.5 ٧ $I_{\rm 6L}$ = 20 mA 3 **MGP 3006X6** ## **SIEMENS** #### AC/DC Characteristics (cont'd) $T_{\rm A}$ = - 20 to 80 °C; $V_{\rm S}$ = 4.5 to 5.5 V | Parameter | Symbol | Limit Values | | | Unit | Test Condition | Test | | |------------------------------------------|------------------------|--------------|---------------|---------------|----------|-------------------------------------------------------------------------------------|---------|--| | | | min. typ. | | max. | | | Circuit | | | Port Outputs P4, P | 7 (switch w | ith oper | collect | or) | 1 | | | | | H-output current | $I_{6H}$ | | | 10 | μΑ | $V_{\rm 6H}$ = 13.5 V | 4 | | | L-output voltage | $V_{6L}$ | | | 0.5 | V | $I_{6L}$ = 1.7 mA | 4 | | | Phase-Detector Ou | itput PD ( $V_{\rm S}$ | s = 5 V) | | | | | | | | Pump current<br>Pump current | $I_{1H}$ $I_{1H}$ | ± 90<br>± 22 | ± 220<br>± 50 | ± 300<br>± 75 | μA<br>μA | $5I = 1; V_1 = 2 V$<br>$5I = 0; V_1 = 2 V$ | 5<br>5 | | | Tristate current <sup>3)</sup> | I <sub>1Z</sub> | - 3 | 1 | 3 | nA | T1 = 1; $V_1$ = 2 V | 5 | | | Current gain from PD to UD <sup>3)</sup> | $\beta^2$ | 6400 | | | | T1 = 1; $V_1$ = 2 V; $I_1$ = 2 nA | 5 | | | Output voltage | $V_{1L}$ | 1.0 | | 2.5 | V | locked | 5 | | | Active Filter Outpu | t UD (Test ı | mode T( | ) = 1; PD | = trista | te) | | | | | Output current | - I <sub>16</sub> | 500 | | | μΑ | $V_{16} = 0.8 \text{ V};$<br>$I_{1H} = 90 \mu\text{A}$ | 5 | | | Output voltage<br>Output voltage | $V_{16} \ V_{16}$ | | | 100<br>500 | mV<br>mV | $V_{1L} = 0 \text{ V}$<br>OS = 1; $V_{S} = 5 \text{ V};$<br>$T_{A} = 25 \text{ °C}$ | 5<br>5 | | | Chip Address Swit | ch CAU | | • | • | • | | , | | | Input current Input current | $I_{8H} - I_{8L}$ | | | 50<br>50 | μA<br>μA | $V_{ m 8H}$ = 5 V $V_{ m 8L}$ = 5 V | 7 | | - 1) Design note only: no 100 % final inspection. - 2) mVrms into 50 $\Omega$ . - 3) Ripple voltage on tuning line (**see application circuit**) = 128 $\mu$ s ( $I_{1Z} + I_{16}/\beta^2$ )( $C_1 + C_2$ ) / ( $C_1 C_2$ ) e.g. for $I_{16} = 8 \mu$ A, $C_1 = 180$ nF, $C_2 = 9$ pF, worst-case ripple voltage = 61 $\mu$ A. #### **AC/DC Characteristics** $T_A = -20$ to 80 °C; $V_S = 4.5$ to 5.5 V; refer to test circuit 6 | Parameter | Symbol | Li | imit Val | ues | Unit | Test Condition | |-------------------|--------------------|------|----------|------|------|-------------------------------| | | | min. | typ. | max. | | | | Bus Inputs SCL, S | SDA | | | 1 | | | | H-input voltage | $V_{4IH}$ | 3 | | 5.5 | V | | | L-input voltage | $V_{4IL}$ | | | 1.5 | V | | | H-input current | $I_{4IH}$ | | | 10 | μΑ | $V_{4IH} = V_{S}$ | | L-input current | $-I_{4IL}$ | | | 20 | μΑ | $V_{4IL} = 0\;V$ | | Bus Output SDA ( | open collec | tor) | • | | | | | H-output current | $I_{4OH}$ | | | 10 | μΑ | $V_{4{ m OH}} = 5.5 \ { m V}$ | | L-output voltage | $V_{4OL}$ | | | 0.4 | V | $I_{4\text{OL}}$ = 3 mA | | Edges SCL, SDA | · | | | | | | | Rise time | $t_{R}$ | | | 1 | μs | | | Fall time | $t_{F}$ | | | 0.3 | μs | | | Shift Clock SCL | | | | | • | | | Frequency | $f_5$ | 0 | | 100 | kHz | | | H-pulse width | t <sub>5HIGH</sub> | 4 | | | μs | | | L-pulse width | t <sub>5LOW</sub> | 4.7 | | | μs | | | Start | • | | • | • | • | | | Set-up time | $t_{SUSTA}$ | 4.7 | | | μs | | | Hold time | $t_{HDSTA}$ | 4 | | | μs | | Notes see page 19 ## AC/DC Characteristics (cont'd) $T_{\rm A} = -20$ to 80 °C; $V_{\rm S} = 4.5$ to 5.5 V; refer to test circuit 6 | Parameter | Symbol | Limit Values | | | Unit | <b>Test Condition</b> | |--------------------------------------------------|-----------------|--------------|------|------|------|-----------------------| | | | min. | typ. | max. | | | | Stop | | 1 | | | - | | | Set-up time | $t_{\sf SUSTO}$ | 4.7 | | | μs | | | Bus free | $t_{BUF}$ | 4.7 | | | μs | | | Data Transfer | ' | 1 | | | | | | Set-up time | $t_{\sf SUDAT}$ | 0.25 | | | μs | | | Hold time | $t_{HDDAT}$ | 0 | | | μs | | | Input hysteresis SCL, SDA <sup>1)</sup> | | | 300 | | mV | | | Low-pass cutoff frequency SCL, SDA <sup>1)</sup> | | | 500 | | kHz | | <sup>1)</sup> Design note only: no 100 % final inspection. #### **Test Circuit 1** **Test Circuit 2** #### **Test Circuit 3** #### **Test Circuit 4** #### **Test Circuit 5** ## Test Circuit 6 I<sup>2</sup>C Bus Timing Diagram All times related to 10 % and 90 % values. #### **Test Circuit 7** #### **Application Circuit** #### **Notes** ``` 1. Loop bandwidth \omega_{\rm R} = \sqrt{\left[(I_{\rm P} \times K_{\rm VCO}) / (C_1 \times P \times N)\right]} Attenuation a=0.5~\omega_{\rm R} \times R \times C_1 with I_{\rm P}= charge pump current K_{\rm VCO}= VCO-gain R,~C_1= loop filter component values P= prescaler division ratio N= programmable division ratio e.g. I_{\rm P}=50~\mu{\rm A},~K_{\rm VCO}=18.7~{\rm MHz/V},~R=22~{\rm k}\Omega,~C_1=180~{\rm nF},~P=8,~N=11520~{\rm (channel~47)}: \omega_{\rm R}=237~{\rm Hz},~f_{\rm R}=38~{\rm Hz},~a=0.47 Typically, C_2=C_1/5. ``` - 2. Symmetrical capacitive coupling improves the balance of the crystal oscillator and thus reduces cross-talk. - 3. High-impedance port outputs and the address selection input P3 can be decoupled from external noise with a 1 nF capacitor. - 4. It is important to keep to the $I^2C$ Bus specification concerning maximum capacitance and impedance. #### **Diagrams** #### Sensitivity at UHF/VHF-Input #### I<sup>2</sup>C Bus Noise Immunity Sinusoidal noise pulses are applied via a coupling capacitance of 33 pF to the SCL- and SDA-inputs. #### Plastic Package, P-DSO-16-1 (SMD) (Plastic Dual Small Outline) - 1) Does not include plastic or metal protrusion of 0.15 max. per side - 2) Does not include dambar protrusion of 0.05 max. per side GPS05119 #### **Sorts of Packing** Package outlines for tubes, trays etc. are contained in our Data Book "Package Information" SMD = Surface Mounted Device Dimensions in mm