# **Signetics** # N3001 Microprogram Control Unit **Product Specification** ### **Logic Products** ## **FEATURES** - Schottky TTL process - 45ns cycle time (typ.) - Direct addressing of standard bipolar PROM or ROM - 512 microinstruction addressability - Advanced organization: - 9-bit microprogram address register and bus organized to address memory by row and column - 4-bit program latch - 2-flag registers - 11 address control functions: - 3 jump and test latch functions - 16 way jump and test instructions - 8 flag control functions: - 4 flag input functions - 4 flag output functions ## DESCRIPTION The N3001 MCU is 1 element of a bipolar microcomputer set. When used with the N3002, 74S182, ROM or PROM memory, a powerful microprogrammed computer can be implemented. The N3001 MCU controls the fetch sequence of microinstructions from the microprogram memory. Functions performed by the N3001 include: - Maintenance of microprogram address register - Selection of next microinstruction address - Decoding and testing of data supplied via several input buses - Saving and testing of carry output data from the central processing (CP) array - Control of carry/shift input data to the CP array - · Control of microprogram interrupts ### PIN CONFIGURATION ## **BLOCK DIAGRAM** December 4, 1985 7-83 853-0420 81494 N3001 ### PIN DESIGNATION | PIN | SYMBOL | NAME AND FUNCTION | TYPE | |--------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | 1 – 4 | PX <sub>4</sub> – PX <sub>7</sub> | Primary Instruction Bus Inputs: Data on the primary instruction bus is tested by the JPX function to determine the next microprogram address. | Active low | | 5, 6, 8, 10 | $\overline{SX}_0 - \overline{SX}_3$ | Secondary Instruction Bus Inputs: Data on the secondary instruction bus is synchronously loaded into the PR-latch while the data on the PX-bus is being tested (JPX). During a subsequent cycle, the contents of the PR-latch may be tested by the JPR, JLL, or JRL functions to determine the next microprogram address. | Active low | | 7, 9, 11 | PR <sub>0</sub> – PR <sub>2</sub> | <b>PR-Latch Outputs:</b> The PR-latch outputs $(SX_0 - SX_2)$ are synchronously enabled by the JCE function. They can be used to modify microinstructions at the outputs of the microprogram memory or to provide additional control lines. | Open Collecto | | 12, 13<br>15, 16 | FC <sub>0</sub> - FC <sub>3</sub> | Flag Logic Control Inputs: The flag logic control inputs are used to cross-switch the flags (C and Z) with the flag logic input (FI) and the flag logic output (FO). | Active high | | 14 | FO | Flag Logic Output: The outputs of the flags (C and Z) are multiplexed internally to form the common flag logic output. The output may also be forced to a logical 0 or logical 1. | Active low<br>Three-state | | 17 | FI | Flag Logic Input: The flag logic input is demultiplexed internally and applied to the inputs of the flags (C and Z). Note: The flag input data is saved in the F-latch when the clock input (CLK) is low. | Active low | | 18 | ISE | Interrupt Strobe Enable Output: The interrupt strobe enable output goes to logical 1 when one of the JZR functions are selected (see Functional Description). It can be used to provide the strobe signal required by interrupt circuits. | ^Active high | | 19 | CLK | Clock Input | | | 20 | GND | Ground | | | 21 - 24<br>37 - 39 | AC <sub>0</sub> – AC <sub>6</sub> | Next Address Control Function Inputs: All jump functions are selected by these control lines. | Active high | | 25 | EN | Enable Input: When in the high state, the enable input enables the microprogram address, PR-latch and flag outputs. | | | 26 – 29 | MA <sub>0</sub> – MA <sub>3</sub> | Microprogram Column Address Outputs | Three-state | | 30 – 34 | MA <sub>4</sub> – MA <sub>8</sub> | Microprogram Row Address Outputs | Three-state | | 35 | ERA | Enable Row Address Input: When in the low state, the enable row address input independently disables the microprogram row address outputs. It can be used to facilitate the implementation of priority interrupt systems. | Active high | | 36 | LD | Microprogram Address Load Input: When the active high state, the microprogram address load input inhibits all jump functions and synchronously loads the data on the instruction buses into the microprogram address register. However, it does not inhibit the operation of the PR-latch or the generation of the interrupt strobe enable. | Active high | | 40 | V <sub>CC</sub> | +5 Volt supply | | ### THEORY OF OPERATION The MCU controls the sequence of microinstructions in the microprogram memory. The MCU simultaneously controls 2 flip-flops (C, Z) which are interactive with the carry-in and carry-out logic of an array of CPEs. The functional control of the MCU provides both unconditional jumps to new memory locations and jumps which are dependent on the state of MCU flags or the state of the "PR" latch. Each intruction has a "jump set" associated with it. This "jump set" is the total group of memory locations which can be addressed by that instruction. The MCU utilizes a two-dimensional addressing scheme in the microprogram memory. Microprogram memory is organized as 32 mows and 16 columns for a total of 512 words. Word length is variable according to application. Address is accomplished by a 9-bit address organized as a 5-bit row and 4-bit column address. December 4, 1985 7-84 N3001 ## **FUNCTIONAL DESCRIPTION** The following is a description of each of the eleven address control functions. The symbols shown below are used to specify row and column addresses. | MNEMONIC | FUNCTION | |------------------|------------------------------------------------------------------| | row <sub>n</sub> | 5-bit next row address where n is the decimal row address. | | col <sub>n</sub> | 4-bit next column address where n is the decimal column address. | # Unconditional Address Control (Jump) Functions The jump functions use the current microprogram address (i.e., the contents of the microprogram address register prior to the rising edge of the clock) and several bits from the address control inputs (ACO – AC6) to generate the next microprogram address. ### JUMP FUNCTION TABLE | MNEMONIC | NAME AND FUNCTION | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JCC | Jump in current column. AC <sub>0</sub> – AC <sub>4</sub> are used to select 1 of 32 row addresses in the current column, specified by MA <sub>0</sub> – MA <sub>3</sub> , as the next address. | | JZR | Jump to zero row. $AC_0 - AC_3$ are used to select 1 of 16 column addresses in row <sub>0</sub> , as the next address. | | JCR | Jump in current row. $AC_0 - AC_3$ are used to select 1 of 16 addresses in the current row, specified by $MA_4 - MA_8$ , as the next address. | | JCE | Jump in current column/row group and enable PR-latch outputs. $AC_0 - AC_2$ are used to select 1 of 8 row addresses in the current row group, specified by $MA_7 - MA_8$ , as the next row address. The current column is specified by $MA_0 - MA_3$ . The PR-latch outputs are asynchronously enabled. | ## JUMP/TEST FUNCTION TABLE | MNEMONIC | NAME AND FUNCTION | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JFL | Jump/test F-latch. AC <sub>0</sub> – AC <sub>3</sub> are used to select 1 of 16 row addresses in the current row group, specified by MA <sub>8</sub> , as the next row address. If the current column group, specified by MA <sub>3</sub> , is col <sub>0</sub> – col <sub>7</sub> , the F-latch is used to select col <sub>2</sub> or col <sub>3</sub> as the next column address. If MA <sub>3</sub> specifies column group col <sub>8</sub> – col <sub>15</sub> , the F-latch is used to select col <sub>10</sub> or col <sub>11</sub> as the next column address. | | JCF | Jump/test C-flag, AC <sub>0</sub> – AC <sub>2</sub> are used to select 1 of 8 row addresses in the current row group, specified by MA <sub>7</sub> and MA <sub>8</sub> , as the next row address. If the current column group specified by MA <sub>3</sub> is col <sub>0</sub> – col <sub>7</sub> , the C-flag is used to select col <sub>2</sub> or col <sub>3</sub> as the next column address. If MA <sub>3</sub> specifies column group col <sub>8</sub> – col <sub>15</sub> , the C-flag is used to select col <sub>10</sub> or col <sub>11</sub> as the next column address. JZF | | JZF | Jump/test Z-flag. Identical to the JCF function described above, except that the Z-flag, rather than the C-flag, is used to select the next column address. | | JPR | Jump/test PR-latch. AC <sub>0</sub> – AC <sub>2</sub> are used to select 1 of 8 row addresses in the current row group, specified by MA <sub>7</sub> and MA <sub>8</sub> , as the next row address. The 4 PR-latch bits are used to select 1 of 16 possible column addresses as the next column address. | | JLL | Jump/test rightmost PR-latch bits. $AC_0 - AC_2$ are used to select 1 of 8 row addresses in the current row group, specified by MA <sub>7</sub> and MA <sub>8</sub> , as the next row address. PR <sub>2</sub> and PR <sub>3</sub> are used to select 1 of 4 column addresses in col <sub>4</sub> through col <sub>7</sub> as the next column address. | | JRL | Jump/test rightmost PR-latch bits. AC <sub>0</sub> and AC <sub>1</sub> are used to select 1 of 4 high – order row addresses in the current row group, specified by MA <sub>7</sub> and MA <sub>8</sub> , as the next row address. PR <sub>0</sub> and PR <sub>1</sub> are used to select 1 of 4 possible column addresses in col <sub>12</sub> through col <sub>16</sub> as the next column address. | | JPX | Jump/test PX-bus and load PR-latch. $AC_0$ and $AC_1$ are used to select 1 of 4 row addresses in the current row group, specified by $MA_6-MA_8$ , as the next row address. $PX_4-PX_7$ are used to select 1 of 16 possible column addresses as the next column address. $SX_0-SX_3$ data is locked in the PR-latch at the rising edge of the clock. | 7-85 N3001 # Flag Conditional Address Control (Jump Test) Functions The jump/test flag functions use the current microprogram address, the contents of the selected flag or latch, and several bits from the address control function to generate the next microprogram address. # PX-Bus and PR-Latch Conditional Address Control (Jump/Test) Functions The PX-bus jump/test function uses the data on the primary instruction bus ( $PX_4 - PX_7$ ), the current microprogram address control function to generate the next microprogram address. The PR-latch jump/test functions use the data in the PR-latch, the current microprogram address, and several selection bits from the address control function to generate the next microprogram address. # Flag Control Functions The flag control functions of the MCU are selected by the 4 input lines designated $FC_0 - FC_3$ . Function code formats are given in "Flag Control Function summary". The following is a detailed description of each of the 8 flag control functions. ## Flag Input Control Functions The flag input control functions select which flag or flags will be set to the current value of the flag input (FI) line. Data on FI is stored in the F-latch when the clock is low. The content of the F-latch is loaded into the C and/or Z flag on the rising edge of the clock. # Flag Output Control Functions The flag output control functions select the value to which the flag output (FO) line will be forced. # **FLAG CONTROL FUNCTION** | EMONIC | FUNCTION DESCRIPTION | | | | | | | | |--------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | SCZ | Set C-flag and Z-flag to FI. The C-flag and the Z-flag are both set to the value of FI. | | | | | | | | | STZ | Set Z-flag to FI. The Z-flag is set to the value of FI. The C-flag is unaffected. | | | | | | | | | STC | Set C-flag to FI. The C-flag is set to the value of FI. The Z-flag is unaffected. | | | | | | | | | HCZ | Hold C-flag and Z-flag. The values in the C-flag and Z-flag are unaffected. | | | | | | | | | | STZ<br>STC | | | | | | | | # FLAG OUTPUT CONTROL FUNCTION TABLE | MNEMONIC | FUNCTION DESCRIPTION | | | | | | | | | |----------|---------------------------------------------------------|--|--|--|--|--|--|--|--| | FF0 | Force FO to 0. FO is forced to the value of logical 0. | | | | | | | | | | FFC | Force FO to C. FO is forced to the value of the C-flag. | | | | | | | | | | FFZ | Force FO to Z. FO is forced to the value of the Z-flag. | | | | | | | | | | FF1 | Force FO to 1. FO is forced to the value of logical 1. | | | | | | | | | ## FLAG CONTROL FUNCTION SUMMARY | TYPE | MNEMONIC | DESCRIPTION | FC <sub>1</sub> | 0 | |-------|----------|----------------------------|-----------------|---| | | SCZ | Set C-flag and Z-flag to f | 0 | 0 | | Flag | STZ | Set Z-flag to f | 0 | Ō | | Input | STC | Set C-flag to f | 1 | 1 | | | HCZ | Hold C-flag and Z-flag | 1 | 1 | | TYPE | MNEMONIC | DESCRIPTION | FC <sub>3</sub> | 2 | |--------|----------|--------------------|-----------------|---| | | FF0 | Force FO to 0 | 0 | 0 | | Flag | FFC | Force FO to C-flag | 1 1 | 0 | | Output | FFZ | Force FO to Z-flag | 0 | 1 | | | FF1 | Force FO to 1 | 1 1 | 1 | | LOAD<br>FUNCTION | | NE | EXT RO | ow | | | NEXT | COL | | |------------------|-----------------|-------|--------|---------|----------|-----------------|----------------|------------------|-------| | LD | MA <sub>8</sub> | 7 | 6 | 5 | 4 | MA <sub>3</sub> | | 1 | | | 0 | | s | ee Ado | dress C | ontrol F | unction 5 | Summa | ry | Ü | | 1 | 0 | $X_3$ | $X_2$ | $X_1$ | $x_0$ | X <sub>7</sub> | X <sub>6</sub> | . X <sub>5</sub> | $X_4$ | #### NOTES: f = Contents of the F-latch xn = Data on PX - or SX - bus line n (active low) # ADDRESS CONTROL FUNCTION SUMMARY | MNEMONIC | DESCRIPTION | | | FU | NCTI | ON | | | | NE: | XT R | ow | | 1 | NEXT | CO | L | |-----------|-------------------------|-----------------|---|----|----------------|----------------|----------------|----------------|-----------------|----------------|----------------|----------------|----------------|-----------------|----------------|----------------------------------|----------------------| | MINEMONIC | DESCRIPTION | AC <sub>6</sub> | 5 | 4 | 3 | 2 | 1 | 0 | MA <sub>8</sub> | 7 | 6 | 5 | 4 | MA <sub>3</sub> | 2 | 1 | 0 | | JCC | Jump in current column | 0 | 0 | d₄ | d <sub>3</sub> | d <sub>2</sub> | d <sub>1</sub> | d∩ | d <sub>4</sub> | d <sub>3</sub> | d <sub>2</sub> | d₁ | d <sub>0</sub> | m <sub>3</sub> | m <sub>2</sub> | m <sub>1</sub> | m | | JZR | Jump to zero row | 0 | 1 | o` | $d_3$ | d <sub>2</sub> | ď₁ | ď | 0 | Õ | Q. | 0 | o<br>O | d <sub>3</sub> | d <sub>2</sub> | d₁ | do | | JCR | Jump in current row | 0 | 1 | 1 | d <sub>3</sub> | d <sub>2</sub> | d <sub>1</sub> | ďn | m <sub>8</sub> | m <sub>7</sub> | m <sub>6</sub> | m <sub>5</sub> | m₄ | d <sub>3</sub> | $d_2$ | d₁ | dر | | JCE | Jump in column/enable | 1 | 1 | 1 | Õ | $d_2$ | d₁ | dn | m <sub>8</sub> | m <sub>7</sub> | d <sub>2</sub> | d <sub>1</sub> | ď∩ | m <sub>3</sub> | m <sub>2</sub> | m₁ | m | | JFL | Jump/test F-latch | 1 | 0 | 0 | d <sub>3</sub> | d <sub>2</sub> | d, | d <sub>0</sub> | ma | $d_3$ | d <sub>2</sub> | d <sub>1</sub> | d∩ | m <sub>3</sub> | 0 | 1 | f | | JCF | Jump/test C-flag | 1 | 0 | 1 | 1 | d <sub>2</sub> | d₁ | d <sub>o</sub> | me | m <sub>7</sub> | $d_2$ | d₁ | d∩ | m <sub>3</sub> | Ô | 1 | c | | JZF | Jump/test Z-flag | 1 | 0 | 1 | 1 | d <sub>2</sub> | d₁ | do | me | m <sub>7</sub> | d <sub>2</sub> | d, | ďο | ma | ŏ | 1 | z | | JPR | Jump/test PR-latch | 1 | 1 | Ó | 0 | d <sub>2</sub> | d <sub>1</sub> | ďο | ma | m <sub>7</sub> | $d_2$ | d₁ | ďο | P <sub>2</sub> | P <sub>2</sub> | P <sub>1</sub> | _ | | JLL | Jump/test left PR bits | 1 1 | 1 | ō | 1 | d <sub>2</sub> | d <sub>1</sub> | ďο | m <sub>B</sub> | m <sub>7</sub> | d <sub>2</sub> | d <sub>1</sub> | d∩ | 0 | 1 | P3 | Po | | JRL | Jump/test right PR bits | 1 1 | 1 | 1 | 1 | 1 | d <sub>1</sub> | d <sub>o</sub> | ma | m <sub>7</sub> | 1 | d₁ | d <sub>n</sub> | 1 | 1 | | P <sub>2</sub> | | JPX | Jump/test PX - bus | 1 1 | 1 | 1 | 1 | Ó | d₁ | d <sub>0</sub> | m <sub>8</sub> | m <sub>7</sub> | m <sub>6</sub> | d₁ | d <sub>0</sub> | X <sub>7</sub> | Χ <sub>6</sub> | P <sub>1</sub><br>X <sub>5</sub> | Po<br>X <sub>4</sub> | NOTES: dn = Data on address control line n mn = Data in microprogram address register bit n Pn = Data in PR-latch bit n xn = Data on PX - bus line n (active low) f, c, z = Contents of F-latch, C-flag, or Z-flag respectively December 4, 1985 # N3001 ### STROBE FUNCTIONS The load function of the MCU is controlled by the input line designated LD. If the LD line is active high at the rising edge of the clock, the data on the primary and secondary instruction buses, $PX_4-PX_7$ and $SX_0-SX_3$ , is loaded into the microprogram address register. $PX_4-PX_7$ are loaded into $MA_4-MA_7$ . The high-order bit of the microprogram address register $MA_8$ is set to a logical 0. The bits from primary instruction bus select 1 of 16 possible column addresses. Likewise, the bits from the secondary instruction bus select 1 of the first 16 row addresses. The MCU generates an interrupt strobe enable on the output line designated ISE. The line is placed in active high state whenever a JZR is col<sub>15</sub> is selected as the address control function. Generally, the start of a macroinstruction fetch sequence is situated at rown and col15 so the interrupt control may be enabled at the beginning of the fetch/ execute cycle. The interrupt control responds to the interrupt by pulling the enable row address (ERA) input line low to override the selected next row address from the MCU. Then by gating an alternative next row address on to the row address lines of the microprogram memory, the microprogram may be forced to enter an interrupt handling routine. The alternative row address placed on the microprogram memory address lines does not alter the contents of the microprogram address register. Therefore, subsequent jump functions will utilize the row address in the register, and not the alternative row address, to determine the next microprogram address Note, the load function always overrides the address control function on $AC_0-AC_6$ . It does not, however, override the latch enable or load sub-functions of the JCE or JPX instruction, respectively. In addition, it does not inhibit the interrupt strobe enable or any of the flag control functions. ## JUMP SET DIAGRAMS The following 10 diagrams illustrate the jump set for each of the 11 jump and jump/test functions of the MCU. Location 341 indicated by the circled square, represents 1 current row (row<sub>21</sub>) and current column (col<sub>5</sub>) address. The dark boxes indicate the microprogram locations that may be selected by the particular function as the next address. ### JUMP SET DIAGRAMS 7-87 N3001 JUMP SET DIAGRAMS (Continued) N3001 # AC ELECTRICAL CHARACTERISTICS N3001 $T_A = 0$ °C to +70°C, $V_{CC} = 5.0V$ , $\pm 5\%$ 10% | | | | N3001 | | | | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|--------|------|--| | | PARAMETER | Min | Typ <sup>1</sup> | Max | UNIT | | | t <sub>CY</sub> | Cycle time | 60 | 45 | | ns | | | t <sub>PW</sub> | Clock pulse width | 17 | 10 | | ns | | | t <sub>SF</sub> | Control and data input set-up times:<br>LD, $AC_0 - AC_6$ (Set to "1"/"0") | 20 | 3/14 | | ns | | | tsk | FC <sub>0</sub> , FC <sub>1</sub> | 7 | 5 | | ns | | | t <sub>SX</sub> | PX <sub>4</sub> - PX <sub>7</sub> (Set to "1"/"0") | 28 | 4/13 | | ns | | | tsi | FI (Set to "1"/"0") | 12 | -6/0 | | ns | | | t <sub>SX</sub> | $SX_0 - SX_3$ | 15 | 5 | | ns | | | t <sub>HF</sub> | Control and data input hold times: LD, $AC_0 - AC_6$ (Hold to "1"/"0") | 4 | -3/-14 | | ns | | | t <sub>HK</sub> | FC <sub>0</sub> , FC <sub>1</sub> | 4 | -5 | | ns | | | t <sub>HX</sub> | PX <sub>4</sub> – PX <sub>7</sub> (Hold to "1"/"0") | 0 | -4/-13 | | ns | | | tHI | FI (Hold to "1"/"0") | 16 | 6.5/0 | | ns | | | t <sub>HX</sub> | SX <sub>0</sub> - SX <sub>3</sub> | 0 | -5 | | ns | | | tco | Propagation delay from clock input (CLK) to outputs $(mA_0 - mA_8, FO)$ $(t_{PHL}/t_{PLH})$ | | 17/24 | 36 | ns | | | t <sub>KO</sub> | Propagation delay from control inputs FC2 and FC3 to flag out (FO) | | 13 | 24 , . | ns | | | t <sub>FO</sub> | Propagation delay from control inputs $AC_0 - AC_6$ to latch outputs $(PR_0 - PR_2)$ | | 21 | 32 | ns | | | t <sub>EO</sub> | Propagation delay from enable inputs EN and ERA to outputs (mA <sub>0</sub> - mA <sub>8</sub> , FO, PR <sub>0</sub> - PR <sub>2</sub> ) | | 17 | 26 | ns | | | t <sub>FI</sub> | Propagation delay from control inputs $AC_0 - AC_6$ to interrupt strobe enable output (ISE) | | 20 | 32 | ns | | #### NOTES <sup>1.</sup> Typical values are for TA = 25°C and 5.0 supply voltage N3001 # **VOLTAGE WAVEFORMS**