Thin-film resistors provide typically 0.3% untrimmed gain error and 10ppm/°C maximum gain tempco. All digital inputs are compatible with both CMOS and TTL logic levels. Maxim's AD7530 and AD7531 are electrically and pin compatible with Analog Devices' AD7530 and AD7531. The AD7530 is packaged in a 16-lead DIP and the AD7531 is packaged in an 18-lead DIP. Both parts are available in Small Outline packages as well. ### **Applications** Machine and Motion Control Systems Automatic Test Equipment μP Controlled Calibration Circuitry Programmable Gain Amplifiers Digitally Controlled Filters Programmable Power Supplies ## **Pin Configurations** ## -**Features** T-51-09-10 - ♦ 10 or 12 Bit Resolution - 8, 9, and 10 Bit End Point Linearity - ♦ Low Power Consumption 20mW - ♦ Four-Quadrant Multiplication - **♦ TTL and CMOS Compatible** - ♦ Pin-For-Pin Second Source ### Ordering Information | TEMP RANGE | PACKAGE* | ERROR | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0°C to +70°C | Plastic DIP | 0.2% | | 0°C to +70°C | Plastic DIP | 0.1% | | 0°C to +70°C | Plastic DIP | 0.05% | | 0°C to +70°C | Small Outline | 0.2% | | 0°C to +70°C | Small Outline | 0.1% | | 0°C to +70°C | Small Outline | 0.05% | | 0°C to +70°C | Dice | 0.2% | | -25°C to +85°C | Ceramic | 0.2% | | -25°C to +85°C | Ceramic | 0.1% | | -25°C to +85°C | Ceramic | 0.05% | | -25°C to +85°C | CERDIP** | 0.2% | | -25°C to +85°C | CERDIP** | 0.1% | | -25°C to +85°C | CERDIP** | 0.05% | | | 0°C to +70°C -25°C to +85°C -25°C to +85°C -25°C to +85°C -25°C to +85°C -25°C to +85°C | 0°C to +70°C Plastic DIP 0°C to +70°C Plastic DIP 0°C to +70°C Plastic DIP 0°C to +70°C Small Outline 0°C to +70°C Small Outline 0°C to +70°C Small Outline 0°C to +70°C Dice -25°C to +85°C Ceramic -25°C to +85°C Ceramic -25°C to +85°C CERDIP** -25°C to +85°C CERDIP** | \*\* Maxim reserves the right to ship Ceramic packages in lieu of CERDIP packages. Ordering information continued on last page. # Typical Operating Circuit MIXIM \_Maxim Integrated Products 2-61 MAXIM is a registered trademark of Maxim Integrated Products T-51-09-10 ## T-51-09-12 # CMOS 10 and 12 Bit Multiplying D/A Converters # **ABSOLUTE MAXIMUM RATINGS** V<sub>DD</sub> to GND -0.3V, +17V V<sub>REF</sub> to GND ±25V VREF to GND ±25V BrB to GND ±25V Digital Input Voltage to GND -0.3V, V<sub>DD</sub> Output Voltage (OUT1, OUT2) (Note 1) -0.3V, V<sub>DD</sub> Power Dissipation (Derate 6mW/°C above +75°C) 450mW Operating Temperature Operating Temperature 0°C to +70°C Commercial (JN/KN/LN/JC/KC/LC) 0°C to +70°C Industrial (JD/KD/LD/JQ/KQ/LQ) -25°C to +85°C Storage Temperature -65°C to +150°C Lead Temperature (Soldering 10 secs) +300°C Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub>=+25°C, V<sub>DD</sub> = +15V, V<sub>REF</sub> = +10V, V<sub>OUT1</sub> = V<sub>OUT2</sub> = GND, unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | | MIN. | TYP. | MAX. | UNITS | |-----------------------------------|--------------------|----------------------------------------------------------------------|--------------------------------------------------|----------------------|------------------------|-----------------------|------------------| | DC ACCURACY (Note 2) | | | | | | | | | Resolution | | AD7530<br>AD7531 | | 10<br>12 | | | Bits | | Relative Accuracy | | 7-10V S VREF S +10V, 0.1% FS | SR = 8 Bits J<br>SR = 9 Bits K<br>SR = 10 Bits L | | | ±0.2<br>±0.1<br>±0.05 | % FSF | | Nonlinearity Tempco | | -10V ≤ V <sub>REF</sub> ≤ +10V, (Note 3) | | | | 2 | ppm/° | | Gain Error | | -10V ≤ V <sub>REF</sub> ≤ +10V | | | 0.3 | | % FSF | | Gain Error Tempco | | -10V ≤ V <sub>REF</sub> ≤ +10V, (Note 3) | | | | 10 | ppm/° | | Output Leakage Current | · | OUT1 or OUT2, TA = TMIN to TMAX | | | 300 | | nA | | Power Supply Rejection | PSRR | | | | 50 | | ppm/9 | | V <sub>REF</sub> Input Resistance | RREF | | | | 10 | | kΩ | | Reference Input Range | | ±10V typical input | | | ±1 | | mA | | AC ACCURACY | J | | | | | | | | Output Current Settling Time | | To 0.05% of FSR, all digital inputs high to low and low to high. | | | 500 | | ns | | Feedthrough Error (Note 3,4) | | All digital inputs low, VREF = 20VP-P | 50kHz sine | | | 10 | mV <sub>P−</sub> | | ANALOG OUTPUTS | · | | | | - | | | | Output Current Range | | Both Outputs | | | ±1 | | mA | | Output Capacitance (Note 3) | Соит | All digital inputs high, OUT1 OUT2 OUT1 All digital inputs low, OUT2 | | | 120<br>37<br>37<br>120 | | pF | | Output Noise (Note 3) | e <sub>N</sub> | Both outputs, equivalent Johnson | noise resistance | | 10 | | kΩ | | DIGITAL INPUTS (TA = TMIN to | T <sub>MAX</sub> ) | | | | | | | | Low State Threshold | VINL | | | | | 0.8 | ٧ | | High State Threshold | V <sub>INH</sub> | | | 2.4 | | | ٧ | | Input Current | T | Low to high state | | | 1 | | μА | | Input Coding | | Unipolar (Table 1)<br>Bipolar (Table 2) | | Binary<br>Offset Bir | nary | | | | POWER REQUIREMENTS | | | | | | | | | Power Supply Range | V <sub>DD</sub> | | | +5 | | +15 | V | | Power Supply Current | loo | Digital inputs at GND<br>Digital inputs high or low | | | 5 | 2 | nA<br>mA | | Total Power Dissipation | | Including ladder | | | 20 | | mW | Note 1: VOUT1,2 may exceed the Absolute Maximum voltage if the current is limited to 30mA or less. Note 2: Full Scale Range is 10V for unipolar mode and ±10V for bipolar mode. Note 3: Guaranteed by design, but not 100% tested. Note 4: To minimize feedthrough with the ceramic package, the metal lid must be grounded. If the lid is not grounded, then the feedthrough is 10mV typical and 30mV maximum. MIXIXIN 2-62 \_\_\_\_\_ ### **Detailed Description** The basic AD7530/31 DAC circuit consists of a laser-trimmed, thin-film R-2R resistor array with CMOS current switches as shown in Figure 1. Binarily weighted currents are switched to either OUT1 or OUT2 depending on the status of each input bit. Most applications require only an output op-amp and reference source. The V<sub>REF</sub> input accepts a wide range of signals including fixed and time varying voltage or current inputs. Figure 1. AD7530/AD7531 Functional Diagram Figure 2. Unipolar Binary Operation (2-Quadrant Multiplication) # Table 1: Code Table (AD7530) — Unipolar Binary Operation | | DIGITAL INPUT | | | | | | | ANALOG OUTPUT | | | |---|---------------|---|---|---|---|---|---|---------------|---|-------------------------------------------| | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -V <sub>REF</sub> (1 - 2 <sup>-10</sup> ) | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -V <sub>REF</sub> (½ + 2 <sup>-10</sup> ) | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | -V <sub>REF</sub> /2 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -V <sub>REF</sub> (½ - 2 <sup>-10</sup> ) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -V <sub>REF</sub> (2 <sup>-10</sup> ) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Note: 1 LSB = 2<sup>-10</sup> V<sub>REF</sub> (AD7530) ## #### **Unipolar Operation** The most common configuration for the AD7530/31 is shown in Figure 2. The circuit is used for unipolar binary operation and/or 2-quadrant multiplication. R1 can be used for gain adjustment if desired, if not, R1 and R2 can be omitted. The code table for unipolar operation is given in Table 1. Note that the output polarity is the inverse of the reference input. A compensation capacitor, C1, may be needed when the DAC is used with a high speed amplifier. The purpose of the capacitor is to cancel the pole formed by the DAC's output capacitance and internal feedback resistance. The value depends on the type of op-amp used but typically ranges from 10 to 50pF. The output op-amp's offset voltage can degrade the linearity of the DAC by causing OUT1 to be terminated at a non-zero voltage. The resulting linearity error is typically 2/3V $_{OS}$ . For best performance, a low-offset amplifier such as the MAX400 should be used, or the amplifier offset must be trimmed to typically no more than 1/10 of an LSB's value. The op-amp's input bias current (IB) can also limit performance since IB x RFB generates an offset error as well. IB should therefore be much less than the DAC's output current for 1 LSB, which is typically $1\mu A$ for the AD7530 and 250nA for the AD7531. Figure 3. Bipolar Operation (4-Quadrant Multiplication) # Table 2: Code Table (AD7530) — Bipolar (Offset Binary) Operation | | DIGITAL INPUT | | | | | | ANALOG OUTPUT | | | | |---|---------------|---|---|---|---|---|---------------|---|---|------------------------------------------| | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -V <sub>REF</sub> (1 - 2 <sup>-9</sup> ) | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -V <sub>REF</sub> (2 <sup>-9</sup> ) | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | V <sub>REF</sub> (2 <sup>-9</sup> ) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | V <sub>REF</sub> (1 - 2 <sup>-9</sup> ) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | V <sub>REF</sub> | Note: 1 LSB = 2-9 VREF (AD7530) *AD7530/31* T-51-09-10 T-51-09-12 # CMOS 10 and 12 Bit Multiplying D/A Converters #### **Bipolar Operation** Bipolar, or four-quadrant, operation is shown in figure 3. A second amplifier and three matched resistors are required. The output vs. code table is listed in Table 2. In multiplying applications, the MSB sets polarity while the remaining bits control amplitude. To adjust the circuit, load the DAC with a code of 1000 0000 0000 and trim R1 for a 0V output. With R1 and R2 omitted, an alternative zero trim is to adjust the ratio of R3 and R4 for 0V out. Full scale can be trimmed by loading the DAC with all "zeros" or all "ones" and adjusting the amplitude of $V_{\rm REF}$ or varying R5 until the desired positive or negative output is obtained. The op-amp recommendations made in the Unipolar Operation section apply for bipolar operation as well. Figure 4. Single Operation Using Voltage Mode ### Chip Topography ### Voltage Mode (Single Supply) The AD7530 is connected as a voltage output DAC in Figure 4, OUT1 is connected to the reference input and OUT2 is grounded. $V_{REF}$ , now the DAC output, is a voltage source with a constant output resistance of $R_{ladder}$ (nominally 10k $\Omega$ ). This output is usually buffered with an op-amp. An advantage of voltage mode operation is single supply operation for the complete circuit, i.e. a negative reference is not required for a positive output. It is important to note that the range of the reference is restricted in voltage mode. The reference input (voltage at OUT1) must always be positive and is limited to no more than +3.5V when $V_{\rm DD}$ is +15V. If the reference voltage is greater than +3.5V, or $V_{\rm DD}$ is reduced, linearity is degraded. ### **Dynamic Considerations** In static or DC applications, the AC characteristics of the output amplifier are not critical. In higher speed applications, where either the reference input is an AC signal or the DAC output must quickly settle to a new programmed value, the AC parameters of the output op-amp must be considered. A common error source in dymamic applications is parasitic coupling of signal from the $V_{\text{REF}}$ terminal to OUT1 or OUT2. This is normally a function of board layout and package lead-to-lead capacitance. Signals can also be injected into the DAC outputs when the digital inputs are switched. This digital feedthrough is dependent on circuit board layout and on-chip capacitive coupling. Layout induced feedthrough from $V_{\text{REF}}$ and the digital inputs can be minimized with guard traces to isolate the digital inputs, $V_{\text{REF}}$ , and the DAC outputs. ## \_\_ Ordering Information (continued) | PART | TEMP RANGE | PACKAGE* | ERROR | |-------------|----------------|---------------|-------| | AD7531JN | 0°C to +70°C | Plastic DIP | 0.2% | | AD7531KN | 0°C to +70°C | Plastic DIP | 0.1% | | AD7531LN | 0°C to +70°C | Plastic DIP | 0.05% | | AD7531JCWN | 0°C to +70°C | Small Outline | 0.2% | | AD7531KCWN | 0°C to +70°C | Small Outline | 0.1% | | AD7531LCWN | 0°C to +70°C | Small Outline | 0.05% | | AD7531KJC/D | 0°C to +70°C | Dice | 0.2% | | AD7531JD | -25°C to +85°C | Ceramic | 0.2% | | AD7531KD | -25°C to +85°C | Ceramic | 0.1% | | AD7531LD | -25°C to +85°C | Ceramic | 0.05% | | AD7531JQ | -25°C to +85°C | CERDIP** | 0.2% | | AD7531KQ | -25°C to +85°C | CERDIP** | 0.1% | | AD7531LQ | -25°C to +85°C | CERDIP** | 0.05% | <sup>\*</sup> AD7530 — 16 lead package, AD7531 — 18 lead package \*\* Maxim reserves the right to ship Ceremic packages in lieu o Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. NINXIN <sup>\*\*</sup> Maxim reserves the right to ship Ceramic packages in lieu of CERDIP packages.