# SERIAL COMMUNICATIONS CONTROLLER - Low power CMOS - Pin compatible to NMOS versions - · High speed 2.5M bit/sec channels - Two independent, full-duplex channels, each with separate crystal oscillator, baud rate generator and Digital PLL - Multi-protocol operation, programmable for NRZ, NRZI or FM data encoding - Asynchronous mode with programmable clock factor - · Break detection and generation - Parity, overrun, and framing error detection - Synchronous mode with internal or external character synchronization - Local Loopback and auto echo modes - Supports T1 digital trunk - Enhanced DMA support The CA85C30 CMOS SCC Serial Communications Controller is an enhanced CMOS version of the industry standard NMOS SCC. It is a dual channel, multi-protocol data communications peripheral that easily interfaces to CPUs with non-multiplexed address/data buses. The advanced CMOS process offers lower power consumption, higher performance, and superior noise immunity. The programming flexibility of the internal registers allows the SCC to be configured to satisfy a wide variety of serial communications applications. The many on-chip features, like baud rate generators, digital phase locked loops, and crystal oscillators dramatically reduce the need for external logic. Additional features including a 10 x 19-bit status FIFO and 14-bit byte counter were added to support high speed SDLC transers using DMA controllers. The SCC handles asynchronous formats, synchronous byteoriented protocols such as IBM Bisync, and synchronous bitoriented protocols such as HDLC and IBM SDLC. This versatile device supports virtually any serial data transfer application (cassette, diskette, tape drives etc.). The SCC can generate and check CRC codes in any synchronous mode and can be programmed to check data integrity in various modes. It has facilities for modern controls in both channels, and where these controls are not needed by an application, they can be used for general-purpose I/O. The daisy-chain interrupt hierarchy is also supported. Figure 1: CA85C30 BLOCK DIAGRAM Figure 2: PIN CONFIGURATION **Table 1: PIN DESCRIPTIONS** | Symbol | Pins<br>(PDIP) | Туре | Name and Function | |---------------------------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A/B | 34 | 1 | Channel A/Channel B: This signal selects the channel in which the read or write operation occurs. | | ČE | 33 | 1 | Chip Enable: This signal selects the SCC for a read or write operation. | | CTSA, CTSB | 18,22 | | Clear To Send: If these pins are programmed as Auto Enables, a Low on the inputs enables the respective transmitters. If not programmed as Auto Enables, they may be used as general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow rise-time signals. The SCC detects pulses on these pins and can interrupt the CPU on both logic level transitions. | | D <sub>0</sub> - D <sub>7</sub> | 1-4, 37-40 | vo | Data Bus (3-state): These lines carry data and commands to and from the SCC. | | D/C | 32 | ı | Data/Control Select: This signal defines the type of information transferred to or from the SCC. A High means data is transferred; a Low indicates a command. | | DCDA, DCDB | 19, 21 | l | Data Carrier Detect: These pins function as receiver enables if they are programmed for Auto Enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accommodate slow rise-time signals. The SCC detects pulses on these pins and can interrupt the CPU on both logic level transitions. | | DTR/REQA<br>DTR/REQB | 16,<br>24 | 0 | Data Terminal Ready/Request: These outputs follow the state programmed into the DTR bit. They can also be used as general-purpose outputs or as Request lines for a DMA controller. | | IEI | 7 | l | Interrupt Enable In: IEI is used with IEO to form an interrupt daisy-chain when there is more than one interrupt driven device. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt. | | IEO | 6 | 0 | Interrupt Enable Out: IEO is High only if IEI is High and the CPU is not servicing an SCC interrupt or the SCC is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and this inhibits interrupts from lower priority devices. | | INT | 5 | 0 | Interrupt Request: This signal is activated when the SCC requests an interrupt. | | INTACK | 8 | l | Interrupt Acknowledge: This signal indicates an active Interrupt Acknowledge cycle. During this cycle, the SCC interrupt daisy chain settles. When RD becomes active, the SCC places an interrupt vector on the data bus (if IEI is High). INTACK is latched by the rising edge of PCLK. | | PCLK | 20 | _ | Clock: This is the master SCC clock used to synchronize internal signals. PCLK is a TTL level signal. PCLK is not required to have any phase relationship with the bit rate clocks except when ½ PCLK. | | RD | 36 | I | Read: This signal indicates a read operation and when the SCC is selected, enables the SCC's bus drivers. During the Interrupt Acknowledge cycle, this signal gates the interrupt vector onto the bus if the SCC is the highest priority device requesting an interrupt. | | RTSA, RTSB | 17,23 | 0 | Request to Send: When the Request To Send (RTS) bit in Write Register 5 (Figure 15) is set, the RTS signal goes Low. When the RTS bit is reset in Asynchronous mode and Auto Enable is on, the signal goes High after the transmitter is empty. In Synchronous mode or in Asynchronous mode with Auto Enable off, the RTS pin strictly follows the state of the RTS bit. Both pins can be used as general-purpose outputs. | Table 1 : PIN DESCRIPTIONS con't | Symbol | Pins<br>(PDIP) | Туре | Name and Function | |------------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ЙТХСА, ЙТХСВ | 12, 28 | 1 | Receive/Transmit Clocks: These pins can be programmed in several different modes of operation. In each channel RTxC may supply the receive clock, the transmit clock, the clock for the baud rate generator, or the clock for the Digital Phase-Locked Loop. These pins can also be programmed for use with the respective SYNC pins as a crystal oscillator. The receive clock may be 1, 16, 32, or 64 times the data rate in asynchronous modes. | | RxDA, RxDB | 13, 27 | ı | Receive Data: These inputs signals receive serial data at standard TTL levels. | | SYNCA, SYNCB | 11,29 | VO | Synchronization: These pins can act either as inputs, outputs, or part of the crystal oscillator circuit. In the Asynchronous Receive mode (crystal oscillator option not selected), these pins are inputs similar to CTS and DCD. In this mode, transitions on these lines affect the state of the Synchronous/Hunt status bits in Read Register 0 (Figure 14) but have no other function. | | | | | In external Synchronization mode with the crystal oscillator not selected, these lines also act as inputs. In this mode, <u>SYNC</u> must be driven <i>Low</i> two receive clock cycles after the last bit in the synchronous character is received. Character assembly begins on the rising edge of the receive clock immediately preceding the activation of <u>SYNC</u> . | | | | | In the Internal Synchronization mode (Monosync and Bisync) with the crystal oscillator not selected, these pins act as outputs and are active only during the part of the receive clock cycle in which synchronous characters are recognized. The synchronous condition is not latched, so these outputs are active each time a synchronization pattern is recognized (regardless of character boundaries). In SDLC mode, these pins act as outputs and are valid on receipt of a flag. | | TRxCA, TRxCB | 14, 26 | VO | Transmit/Receive Clocks: These pins can be programmed in several different modes of operation. TRxC may supply the receive clock or the transmit clock in the input mode or supply the output of the Digital Phase-Locked Loop, the crystal oscillator, the baud rate generator, or the transmit clock in the output mode. | | TxDA, TxDB | 15, 25 | 0 | Transmit Data: These output signals transmit serial data at standard TTL levels. | | V <sub>DD</sub> | 9 | | Power: 5V±5% DC Supply | | V <sub>ss</sub> | 31 | | Ground: 0V | | WR | 35 | I | Write: When the SCC is selected, this signal indicates a write operation. The coincidence of RD and WR is interpreted as a reset. | | W/REQA<br>W/REQB | 10,30 | 0 | Walt/Request: Open-drain when programmed for a Wait function, driven High or Low when programmed for a Request function. These dual-purpose outputs may be programmed as Request lines for a DMA controller or as Wait lines to synchronize the CPU to the SCC data rate. The reset state is Wait. | Table 2 : AC CHARACTERISTICS (T $_{A}$ = 0° to 70°C, V $_{DD}$ = 5V $\pm$ 5%) | | | | Limits | | | | | | | |--------------|-------------------------------------------------------------------|------------|----------|------------|----------|------------|----------|-------|-------| | _ | | Test | 61 | <u>/Hz</u> | 8N | <u>lHz</u> | 101 | WHz | 1 | | Symbol | Parameter | Conditions | Min | Max | Min | Max | Min | Max | Units | | TcPC | PCLK Cycle Time | | 165 | 2000 | 125 | 2000 | 100 | 2000 | ns | | TdA(DR) | Address Required Valid to Read Data<br>Valid Delay | | | 280 | | 220 | | 180 | ns | | TdlAi(RD) | INTACK to RD ↓ (Acknowledge) Delay | Note 5 | 200 | | 150 | | 125 | | ns | | TdIEI(IEO) | IEI to IEO Delay Time | | | 100 | | 95 | | 90 | ns | | TdPC(IEO) | PCLK ↑ to IEO Delay | | | 250 | | 200 | | 175 | ns | | TdPC(INT) | PCLK ↓ to INT Valid Delay | Note 4 | | 500 | | 500 | | 500 | ns | | TdRDA(DR) | RD ↓ (Acknowledge) to Read Data Valid<br>Delay | | | 180 | 40 | | | 120 | ns | | TdRDA(INT) | RD ↓ to INT Inactive Delay | Note 4 | | 500 | | 500 | | 500 | ns | | TdRD(DRA) | RD ↓ to Read Data Active Delay | | 0 | | 0 | 7 | 0 | | ns | | TdRD(DRz) | RD 1 to Read Data Float Delay | Note 2 | | 46 | 1 | 40 | 1 | 35 | ns | | TdRDf(DR) | RD ↓ to Read Data Valid Delay | | | 180 | * | 140 | - | 120 | ns | | TdRDf(REQ) | RD ↓ to W/REQ Not Valid Delay | | | 200 | | 170 | | 160 | ns | | TdRDr(DR) | RD 1 to Read Data Not Valid Delay | W. W. | . 0 | | 0 | | 0 | 100 | ns | | TdRDr(REQ) | RD 1 to DTR/REQ Not Valid Delay | | <b>%</b> | 4TcPC | <u> </u> | 4TcPC | | 4TcPC | ns | | TdRD(W) | RD ↓ Wait Valid Delay | Nate 4 | | 200 | | 170 | | 160 | ns | | TdRD(WRQ) | RD ↑ to WR ↓ Delay for No Reset | | 15 | | 15 | | 15 | | ns | | TdWR(REQ) | WR ↓ to W/REQ Not Valid Delay | | | 200 | | 170 | <u> </u> | 160 | ns | | TdWRQ(RD) | WR ↑ to RD ↓ Delay for No Reset | | 30 | | 15 | | 15 | - 111 | ns | | TdWRr(REQ) | WR ↓ DTR/REQ Not Valid Delay | * | - | 4TcPC | | 4TcPC | 1 | 4TcPC | ns | | TdWR(W) | WR ↓ to Wait Valid Delay | Note 4 | | 200 | | 170 | | 160 | ns | | TfPC | PCLK Fall Time | | | 10 | | 10 | | 10 | ns | | ThA(RD) | Address to RD ↑ Hold Time | | 0 | | 0 | ٠ | 0 | | ns | | ThA(WR) | Address to WR 1 Hold Time | | 0 | | 0 | | 0 | | ns | | ThCE(RD) | CE to RD Hold Time | Note 1 | 0 | | 0 | | 0 | | ns | | ThCE(WR) | CE to WR THold Time | | 0 | | 0 | | 0 | | ns | | ThDW(WR) | Write Data to WAT Hold Time | | _ 20 | | 20 | | 20 | | ns | | ThIA(PC) | INTACK to PCLK 1 Hold Time | | 100 | | 40 | | 30 | | ns | | ThiA(RD) | INTACK to RD 1 Hold Time | | 0 | | 0 | | 0 | | ns | | Thia(WR) | INTACK to WR ↑ Hold Time | | 0 | | 0 | | 0 | | ns | | ThIEI(RDA) | IEI to RD ↑ (Acknowledge) Hold Time<br>Valid Access Recovery Time | Ness | 0 | | 0 | | 0 | | ns | | TrPC | PCLK Rise Time | Note 3 | 4TcPC | | 4TcPC | | 4TcPC | | ns | | TsA(RD) | | | | 10 | | 10 | | 10 | ns | | TsA(WR) | Address to RD ↓ Setup Time | | 80 | | 70 | | 50 | | ns | | TsCEh(RD) | Address to WR ↓ Setup Time CE High to RD ↓ Setup Time | | 80 | | 70 | | 50 | | ns | | TsCEh(WR) | CE High to HD ↓ Setup Time | Note 1 | 70 | | 60 | | 50 | | ns | | ISOEII(AALI) | OE HIGH to WH + Setup Time | | 70 | L | 60 | | 50 | | ns | Table 2: AC CHARACTERISTICS CON'T | | | | | | Ī | | | | | |------------|--------------------------------------|------------|-------|------|---------|-------------|-------|------|-------| | | | Test | 6 MHz | | 8MHz | | 10MHz | | İ | | Symbol | Parameter | Conditions | Min | Max | Min | Max | Min | Max | Units | | TsCEI(RD) | CE Low to RD ↓ Setup Time | Note 1 | 0 | | 0 | | 0 | | ns | | TsCEI(WR) | CE Low to WR ↓ Setup Time | | 0. | | 0 | | 0 | | ns | | TsDW(WR) | Write Data to WR ↓ Setup Time | | 10 | | 10 | | 10 | | ns | | TslAi(RD) | INTACK to RD ↓ Setup Time | Note 1 | 160 | | 145 | | 130 | | ns | | TslAi(WR) | INTACK to WR ↓ Setup Time | Note 1 | 160 | | 145 | | 130 | | ns | | TsIA(PC) | INTACK to PCLK 1 Setup Time | | 20 | | 20 | 6 | 20 | | ns | | TsIEI(RDA) | IEI to RD ↓ (Acknowledge) Setup Time | | 100 | | 95 | | 95 | | ns | | TwPCh | PCLK High Width | | 70 | 1000 | 50°® | 1000 | 40 | 1000 | ns | | TwPCI | PCLK Low Width | | 70 | 1000 | _383839 | 1000 | 40 | 1000 | ns | | TwRDA | RD (Acknowledge) Width | | 200 | 1 | 150 | <b>&gt;</b> | 125 | | ns | | TwRDI | RD Low Width | Note 1 | 200 | 100 | 150 | | 125 | | ns | | Twres | WR and RD Coincident Low for Reset | | 200 | | 150 | | 100 | | กร | | TwWRI | WR Low Width | | 200 | | 150 | | 125 | | ns | Notes: 1. Parameter does not apply to Interrupt Acknowledge transactions. - 2. Float delay is defined as the time required for a ± 0.5V change at the output with a maximum DC load and minimum AC load. - 3. Parameter applies only between transactions involving the SCC. - 4. Open-drain output, measured with open-drain test load. - 5. Parameter is system dependent. For any SCC in the daisy chain, TdlAi(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain, TsIEI(RDA) for the SCC, and TdlElf(IEO) for each device separating them in the daisy chain. Figure 3: TIMING DIAGRAMS 6 - 27 # c) Read and Write Timing Note: Addresses on A/B and D/C and the status on INTACK must remain stable throughout the cycle. If CE falls after RD or WR falls, or if it rises before RD or WR rises, the effective RD or WR is shortened. Data must be valid before the falling edge of WR. ### d) Interrupt Acknowledge Timing Note: Between the time INTACK goes Loward the falling edge of RD, the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending in the SCC and IEI is tigh when RD falls, the Acknowledge cycle is intended for the SCC. In this case, the SCC may be programmed to respond to RD town by placing its interrupt vector on D<sub>0</sub>-D<sub>7</sub> and it then sets the appropriate Interrupt-Under-Service latch internally. Table 3 : AC CHARACTERISTICS, GENERAL TIMING (T<sub>A</sub> = 0° to 70°C, $V_{DO}$ = 5V $\pm$ 5%) | | | | Limits 6 MHz 8 MHz 10 MHz | | | | | | | |-------------|--------------------------------------------------|--------------------|---------------------------|----------|-------|----------|-------|-------|-------| | Symbol | Parameter | Test<br>Conditions | Min | Max | Min | Max | 10k | Max | | | | | | | Max | | Max | | Max | Units | | TcRTX | RTxC Cycle Time (RxD, TxD) | Notes 6,7 | 640 | | 500 | | 400 | | ns | | TcRTXX | Crystal Oscillator Period | Note 3 | 165 | 1000 | 125 | 1000 | 100 | 1000 | ns | | TcTRX | TRxC Cycle Time | Notes 6, 7 | 640 | | 500 | | 400 | | ns | | TdPC(REQ) | PCLK ↓ to W/REQ Valid Delay | | | 250 | | 250 | | 250 | ns | | TdPC(W) | PCLK ↓ to Wait Inactive Delay | | | 350 | | 350 | | 350 | ns | | TdTXCf(TXD) | TxC ↓ to TxD Delay (X1 Mode) | Note 2 | | 230 | | 200 | | 150 | ns | | TdTxCr(TXD) | TxC ↑ to TxD Delay (X1 Mode) | Notes 2, 5 | | 230 | elle. | 200 | | 150 | ns | | TdTXD(TRX) | TxD to TRxC Delay (Send Clock Echo) | | | 200 | | -200 | | 200 | ns | | ThRXD(RXCf) | RxD to RxC ↓ Hold Time (X1 Mode) | Notes 1, 5 | 150 | | 150 | | 150 | | ns | | ThRXD(RXCr) | RxD to RxC ↑ Hold Time (X1 Mode) | Note 1 | 150 | | 50 | <b>*</b> | 150 | | ns | | ThSY(RXC) | SYNC to RxC ↑ Hold Time | | 5TcPQ | | 5TePC | | 5TcPC | | ns | | TsRXC(PC) | RxC 1 to PCLK 1 Setup Time<br>(PCLK+4 case only) | Notes 1, 4 | 70 | TWPCL | 60 | TwPCL | 40 | TwPCL | ns | | TsRXD(RXCf) | RxD to RxC ↓ Setup Time (X1 Mode) | Notes 1, 5 | . 0 | <b>"</b> | 0 | | 0 | | ns | | TsRXD(RXCr) | RxD to RxC 1 Setup Time (X1 Mode) | Note 1 | . 0 | | 0 | | 0 | | ns | | TsSY(RXC) | SYNC to RxC ↑ Setup Time | // Note 1 | 200 | | -200 | | -200 | | ns | | TsTXC(PC) | TxC ↓ to PCLK↑ Setup Time | Notes 2, 4 | 0 | | 0 | | 0 | | ns | | TwEXT | DCD or CTS Pulse Width | | 200 | | 200 | | 200 | | ns | | TwRTXh | RTxC High Width | Note 6 | 180 | | 150 | | 150 | | ns | | Twrtxi | RTxC Low Width | Note 6 | 180 | | 150 | | 150 | | ns | | TwsY | SYNC Pulse Width | | 200 | | 200 | | 200 | | ns | | TwTRXh | TRxC High Width | Note 6 | 180 | | 150 | | 150 | | ns | | Twtrxi | TRxC Low Width | Note 6 | 180 | | 150 | | 150 | | ns | Notes: 1. RxC is RTxC or TRxC whichever is supplying the receive clock. - 2. TxC is TRxC or RTxC, whichever is supplying the transmit clock. - 3. Both RTxC and SYNC have 30pF capacitors to ground connected to them. - 4. Parameter applies only if the data rate is one-fourth the PCLK rate. In all other cases, no phase relationship between RxC and PCLK or TxC and PCLK is required. - 5. Parameter applies only to FM encoding/decoding. - Parameter applies only for transmitter and receiver; DPLL and baud rate generator timing requirements are identical to case PCLK requirements. - 7. The maximum receive or transmit data is 1/4 PCLK. Figure 4: GENERAL TIMING Table 4 : AC CHARACTERISTICS, SYSTEM TIMING (T $_{A}$ = 0° to 70°C, V $_{DD}$ = 5V $\pm$ 5%) | | | | Limits | | | | | | | |------------|------------------------------------------|------------|--------|-----|-------|------------|-----|-----|-------| | | | Test | 6 N | AHz | 8N | Hz | 10 | MHz | ] | | Symbol | Parameter | Conditions | Min | Max | Min | Max | Min | Max | Units | | TdEXT(INT) | DCD or CTS Transition to INT Valid Delay | Note 1 | 2 | 6 | 2 | 6 | 2 | 6 | TcPC | | TdRXC(INT) | RxC ↑ to INT Valid Delay | Notes 1, 2 | 10 | 16 | 10 | 16 | 10 | 16 | TcPC | | TdRXC(REQ) | FixC ↑ to W/REQ Valid Delay | Note 2 | 8 | 12 | 8 | 12 | 8 | 12 | TcPC | | TdRXC(SY) | RxC 1 to SYNC Valid Delay | Note 2 | 4 | 7 | 4 | 7 | 4 | 7 | TcPC | | TdRXC(W) | RxC 1 to Wait Inactive Delay | Notes 1, 2 | 8 | 14 | 8 | 14 | 8 | 14 | TcPC | | TdSY(INT) | SYNC Transition to INT Valid Delay | Note 1 | 2 | 6 | 2 | <u>"</u> 6 | 2 | 6 | TcPC | | TdTXC(DRQ) | TxC ↓ to DTR/REQ Valid Delay | Note 3 | 4 | 7 | 4 | * | 4 | 7 | TcPC | | TdTXC(INT) | TxC ↓ to INT Valid Delay | Notes 1, 3 | 6 | 10 | 6 | | 6 | 10 | TcPC | | TdTXC(REQ) | TxC ↓ to W/REQ Valid Delay | Note 3 | 5 | 8 | 30°00 | 8 | 5 | 8 | TcPC | | TdTXC(W) | TxC ↓ to Wait Inactive Delay | Notes 1,3 | 5 | 11 | | 211 | 5 | 11 | TcPC | Notes: 1. Open-drain output, measured with open-drain test load. 2. RxC is RTxC or TRxC, whichever is supplying the receive clock. TxC is TRxC or RTxC, whichever is supplying the receive clock TxC is TRxC or RTxC, whichever is supplying the transmit clock Figure 5: SYSTEM TIMING Figure 6: STANDARD TEST LOAD Figure 7: OPEN-DRAIN TEST LOAD Table 5 : DC CHARACTERISTICS ( $T_A = 0^{\circ}$ to $70^{\circ}$ C, $V_{DD} = 5V \pm 5\%$ ) | | | Test | Lin | | | |------------------|--------------------------------|-----------------------------|-----------------------|-----------------------|-------| | Symbol | Parameter | Conditions | Min | Max | Units | | l <sub>cc1</sub> | V <sub>cc</sub> Supply Current | CLK = 10 MHz | | 30 | mA | | 1 1 | Input Leakage | 0.4≤V <sub>IN</sub> ≤+2.4V | | ±10.0 | μА | | l <sub>or</sub> | Output Leakage | 0.4≤V <sub>QUT</sub> ≤+2.4V | <b>*</b> | ±10.0 | μА | | V <sub>H</sub> | Input High Voltage | | 2.2 | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | ٧ | | V <sub>OHI</sub> | Output High Voltage | | 2.4 | | ٧ | | V <sub>OH2</sub> | Output High Voltage | l <sub>oH</sub> #250μA | V <sub>cc</sub> - 0.8 | | ٧ | | V <sub>OL</sub> | Output Low Voltage | for = +2.0mA | | 0.4 | V | Table 6 : CAPACITANCE (TA = 25 °C, VDO = 5V±5%, VSS = 0V) | | | Test | Limits | | | |-----------------|---------------------------|-----------------------------|--------|-----|-------| | Symbol | Parameter | Conditions | Min | Max | Units | | C <sub>IN</sub> | Input capacitance | Unmeasured pins | | 10 | рF | | Cour | Output Capacitance | Returned to V <sub>ss</sub> | • | 15 | ρF | | C <sup>IO</sup> | Bidirectional Capacitance | | | 20 | pF | Frequency = 1 MHz, over specified temperature range. Table 7: RECOMMENDED OPERATING CONDITIONS | DC Supply Voltage | | +4.75V to +5.25V | |-----------------------------|------------|------------------| | Operating Temperature Range | Commercial | 0°C to 70°C | | | Industrial | -40°C to +85°C | **Table 8: ABSOLUTE MAXIMUM RATINGS** | Voltages on all pins with respect to V <sub>DO</sub> | -0.3V to +7.0V | |------------------------------------------------------|-----------------| | Power Dissipation (PD <sub>MAX</sub> ) | 165 mW | | Operating Temperature (T <sub>OPT</sub> ) | 0°C to 70°C | | Storage Temperature (T <sub>STG</sub> ) | -65°C TO +150°C | Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. #### OPERATIONAL DESCRIPTION The functional capabilities of the SCC can be described from two different points of view; as a data communications device, it transmits and receives data in a wide variety of data communications protocols; as a microprocessor peripheral, the SCC offers valuable features such as vectored interrupts, polling, and simple handshake capability. ### **Data Communications Capabilities** The SCC provides two independent full-duplex channels programmable for use in any common asynchronous or synchronous data communication protocol. Figure 8 and the following description briefly detail these protocols. ### Asynchronous Modes Transmission and reception can be accomplished independently on each channel with five to eight bits per character, plus optional even or odd parity. The transmitters can supply one, 1<sup>1</sup>/<sub>2</sub>, or two stop bits per character and can provide a break output at any time. The receiver break-detection logic interrupts the CPU at both start and end of a received break. Reception is protected from spikes by transient spike-rejection mechanism that checks the signal one-half a bit time after Low level is detected on the receive data input. If the Low does not persist (as in the case of transient), the character assembly process does not start. Framing errors and overrun errors are detected and buffered together with partial character on which they occur. Vectored interrupts allow error conditions to be quickly serviced using dedicated routines. In addition, a built-in checking process avoids interpreting a framing error as a new start bit: a framing error results in the addition of onehalf a bit time to the point at which the search for the next start bit begins. Figure 8: SOME SCC PROTOCOLS The SCC does not require symmetric transmit and receive clock signals, thus allowing use of a wide variety of clock sources. The transmitter and receiver can handle data at a rate of 1, $^{1}/_{16}$ , $^{1}/_{32}$ , or $^{1}/_{64}$ of the clock inputs. In asynchronous modes, SYNC may be programmed as an input used for functions such as monitoring a ring indicator. #### Synchronous Modes The SCC supports both byte-oriented and bit-oriented synchronous communication. Synchronous byte-oriented protocols can be handled in several modes, allowing character synchronization with a 6- or 8-bit synchronous character (Monosync), any 12-bit synchronization pattern (Bisync), or an external synchronous signal. Leading sync characters can be removed without interrupting the CPU. Five- or 7-bit synchronous characters are detected with 8or 16-bit patterns in the SCC by overlapping the larger pattern across multiple incoming synchronous characters as shown in Figure 9. CRC checking for synchronous byte-oriented modes is delayed by one character time so that the CPU may disable CRC checking on specific characters. This permits the implementation of protocols such as IBM Bysync. Both CRC-16 (X<sup>18</sup>+X<sup>15</sup>+X<sup>2</sup>+1) and CCITT (X<sup>16</sup>+X<sup>12</sup>+X<sup>5</sup>+1) error checking polynomials are supported. Either polynomial may be selected in all synchronous modes. Users may preset the CRC generator and checker to all 1s or all 0s. The SCC also provides a feature that automatically transmits CRC data when no other data is available for transmission. This allows for high speed transmissions under DMA control, with no need for CPU intervention at the end of a message. When there is no data or CRC to send in synchronous modes, the transmitter inserts 6-, 8-, or 16-bit synchronous characters, regardless of the programmed character length. The SCC supports synchronous bit-oriented protocols like SDLC and HDLC, by performing automatic flag sends, zero insertion, and CRC generation. A special command is used to abort a frame in transmission. At the end of a message, the SCC automatically transmits the CRC and trailing flag when the transmitter underruns. The transmitter may also be programmed to send an idle line consisting of continuous flag characters or a steady marking condition. Figure 9: DETECTING 5- or 7-BIT SYNCHRONOUS CHARACTERS If a transmit underrun occurs in the middle of a message, as external/status interrupt warns the CPU of this status change so that an abort may be issued. The SCC may also be programmed to send an abort itself in case of an underrun, relieving the CPU of this task. One to eight bits per character can be sent, allowing reception of a message with no prior information about the character structure in the information field of a frame. The receiver automatically acquires synchronization on the leading flag of a frame in SDLC or HDLC and provides a synchronization signal on the SYNC pin (an interrupt can also be programmed). The receiver can be programmed to search for frames addressed by a single byte (or 4 bits within a byte) of a user-selected address or to a global broadcast address. In this mode, frames not matching either the user-selected or broadcast address are ignored. The number of address bytes can be extended under software control. For receiving data, an interrupt on the first received character, or an interrupt on every character, or on special condition only (end-of-frame) can be selected. The receiver automatically deletes all 0s inserted by the transmitter during character assembly. CRC is also calculated and is automatically checked to validate frame transmission. At the end of transmission, the status of a received frame is available in the status registers. In SDLC mode, the SCC must be programmed to use the SDLC CRC polynomial, but the generator and checker may be preset to all 1s or all 0s. The CRC is inverted before transmission and the receiver checks against the bit pattern 0001110100001111. NRZ, NRZI or FM coding may be used in any 1x mode. The parity options available in Asynchronous modes are available in Synchronous modes. The SCC can be conveniently used under DMA control to provide high speed reception or transmission. In reception, for example the SCC can interrupt the CPU when the first character of a message is received. The CPU then enables the DMA to transfer the message to memory. The SCC then issues an end-of-frame interrupt and the CPU can check the status of the received message. Thus, the CPU is freed for other service while the message is being received. The CPU may also enable the DMA first and have the SCC interrupt only on end-of-frame. This procedure allows all data to be transferred via the DMA. # **SDLC Loop Mode** The SCC supports SDLC Loop mode in addition to normal SDLC. In an SDLC Loop, there is a primary controller station that manages the message traffic flow on the loop and any number of secondary stations. In SDLC Loop mode, the SCC performs the functions of a secondary station while an SCC operating in regular SDLC mode can act as a controller (Figure 10). Figure 10: AN SDLC LOOP A secondary station in an SDLC Loop is always listening to the messages being sent around the loop, and in fact must pass these messages to the rest of the loop by re-transmitting them with one-bit-time delay. The secondary station can place its own message on the loop only at specific times. The controller signals that secondary stations may transmit messages by sending the special character, EOP (End of Poll), around the loop. The EOP character is the bit pattern 11111110. Because of zero insertion during messages, this bit pattern is unique and easily recognized. When a secondary station has a message to transmit and recognizes an EOP on the line, it changes the last binary 1 of the EOP to a 0 before transmission. This has the effect of turning the EOP into a flag sequence. The secondary station now places its message on the loop and terminates the message with an EOP. Any secondary stations further down the loop with messages to transmit can then append their messages to the message of the first secondary station by the same process. Any secondary stations without messages to send merely echo the incoming messages and are prohibited from placing messages on the loop (except upon recognizing an EOP). SDLC Loop mode is a programmable option in the SCC, and NRZ, NRZI, and FM coding can all be used in this mode. #### **Baud Rate Generator** Each channel in the SCC contains a programmable baud rate generator. Each generator consists of two 8-bit time constant registers that form a 16-bit time constant, a 16-bit down counter, and a flip-flop on the output producing a square wave. On startup, the flip-flop on the output is set in a High state, the value in the time constant register is loaded into the counter, and the counter starts counting down. The output of the baud rate generator toggle upon reaching 0, the value in the time constant register is loaded into the counter, and the process is repeated. The time constant may be changed at any time, but the new value does not take effect until the next load of the counter. The output of the baud rate generator may be used as the transmit clock, the receive clock, or both. It can also drive the Digital Phase-Locked Loop (see next section). If the receive clock or transmit clock is not programmed to come from the TRxC pin, the output of the baud rate generator may be echoed out via the TRxC pin. The following formula relates the time constant to the baud rate where PCLK or RTxC is the baud rate generator input frequency in Hz. The clock mode is 1, 16, 32, or 64 as selected in Write Register 4, bits D6 and D7. Synchronous operation modes should select 1 and asynchronous should select 16, 32, or 64. $Time Constant = \frac{PCLK \text{ or RTxC Frequency}}{2(Baud Rate)(Clock Mode)} - 2$ #### **Digital Phase-Locked Loop** The SCC contains a Digital Phase-Locked Loop (DPLL) to recover clock information from a data stream with NRZI or FM encoding. The DPLL is driven by a clock that is nominally 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a clock for the data. This clock may then be used as the SCC receive clock, the transmit clock, or both. For NRZI encoding, DPLL counts the 32x clock to create nominal bit times. As the 32x clock is counted, the DPLL is searching the incoming data stream for edges (either 1 to 0 or 0 to 1). When an edge is detected, the DPLL makes a count adjustment (during the next counting cycle), to produce a terminal count closer to the center of the bit cell. For FM encoding, the DPLL still counts from 0 to 31, but with a cycle corresponding to two bit times. When the DPLL is locked, the clock edges in the data stream should occur between counts 15 and 16 and between counts 31 and 0. The DPLL looks for edges only during a time centered on the 15 and 16 counting transition. The 32x clock for the DPLL can be programmed to come from either the $\overline{\text{RTxC}}$ input or the output of the baud rate generator. The DPLL output $\underline{\text{may}}$ be programmed to be echoed out of the SCC via the $\overline{\text{TRxC}}$ pin (if this pin is not being used as an input). ### **Data Encoding** The SCC may be programmed to encode and decode the serial data in four different ways (Figure 11). In NRZ encoding, a 1 is represented by a High level and a 0 is represented by a Low level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. In FM1 (more properly, bi-phase mark), a transition occurs at the beginning of every bit cell. A 1 is represented by an additional transition at the center of the bit cell and a 0 is represented by no additional transition at the center of the bit cell. In FM0 (bi-phase space), a transition occurs at the beginning of every bit cell. A 0 is represented by an additional transition at the center of the bit cell, and a 1 is represented by no additional transition at the center of the bit cell. In addition to these four methods, the SCC can be used to decode Manchester (bi-phase level) data by using the DPLL in the FM mode and programming the receiver for NRZ data. Manchester encoding always produces a transition at the center of the bit cell. If the transition is 0 to 1, the bit is a 0. If the transition is 1 to 0, the bit is a 1. Figure 11: DATA ENCODING METHODS #### Auto Echo and Local Loopback The SCC is capable of automatically echoing everything it receives. This feature is useful mainly in Asynchronous modes, but works in Synchronous and SDLC modes as well. In Auto Echo mode, TxD is RxD. Auto Echo mode can be used with NRZI or FM encoding with no additional delay, because the data stream is not decoded before re-transmission. In Auto Echo mode, the CTS input is ignored as a transmitter enable (although transitions on this input can still cause interrupts if programmed to do so). In this mode, the transmitter is actually bypassed and the programmer is responsible for disabling transmitter interrupts and WAIT/REQUEST on transmit. The SCC is also capable of local loopback. In this mode TxD is RxD, just as in Auto Echo mode. However, in Local Loopback mode, the internal transmit data is tied to the internal receive data and RxD is ignored (except to be echoed out via TxD). The CTS and DCD inputs are also ignored as transmit and receive enables. However, transitions on these inputs can still cause interrupts. Local Loopback works in asynchronous, synchronous and SDLC modes with NRZ, NRZI or FM coding of the data stream. # I/O Interface Capabilities The SCC offers the choice of Polling, Interrupt (vectored or nonvectored), and Block Transfer modes to transfer data, status, and control information to and from the CPU. The Block Transfer mode can be implemented under CPU or DMA control. ### Polling All interrupts are disabled. Three status registers in the SCC are automatically updated whenever any function is performed. For example, end-of-frame in DSLC mode sets a bit in one of these status registers. The idea behind polling is for the CPU to periodically read a status register until the register contents indicate the need for date to be transferred. Only one register needs to be read; depending on its contents, the CPU either writes data, reads data, or continues. Two bits in the register indicate the need for data transfer. An alternative is a poll of the Interrupt Pending register to determine the source of an interrupt. The status for both channels resides in one register. #### Interrupts When an SCC responds to an Interrupt Acknowledge signal (INTACK) from the CPU, an interrupt vector may be placed on the data bus. This vector is written in WR2 and may be read in RR2A or RR2B (Figures 14 and 15). To speed interrupt response time, the SCC can modify three bits in this vector to indicate status. If the vector is read in Channel A, status is never included; if it is read in Channel B, status is always included. Each of the six sources of interrupts in the SCC (Transmit, Receive, and External/Status interrupts in both channels) has three bits associated with the interrupt source; Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE). Operation of the IE bit is straightforward. If the IE bit is set for a given interrupt source, then that source can request interrupts. The exception is when the MIE (Master Interrupt Enable) bit in WR9 is reset and no interrupts may be requested. The IE bits are write only. The other two bits are related to the interrupt priority chain (Figure 12). As a microprocessor peripheral, the SCC may request an interrupt only when no higher priority device is requesting one, e.g., when IEI is High. If the device in question requests an interrupt, it pulls down INT. The CPU then responds with INTACK, and the interrupting device places the vector on the data bus. In the SCC, the IP bit signals a need for interrupt servicing. When an IP bit is 1 and the IEI input is High, the INT output is pulled Low, requesting an interrupt. In the SCC, if the IE bit is not set by enabling interrupts, then the IP for that source can never be set. The IP bits are readable in RR3A. The IUS bits signal that an interrupt request is being serviced. If an IUS is set, all interrupt sources of lower priority in, and external to, the SCC are prevented from requesting interrupts. The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the SCC being pulled *low* and propagated to subsequent peripherals. An IUS bit is set during an Interrupt Acknowledge cycle if there are no higher priority devices requesting interrupts. There are three types of interrupts; Transmit, Receive, and External/Status. Each interrupt type is enabled under program control with Channel A having higher priority than Channel B, and with Receiver, Transmit and External/Status interrupts prioritized in that order within each channel. When the Transmit interrupt is enabled, the CPU is interrupted when the transmit buffer becomes empty, (implying that the transmitter must have had a data character written into it, so that it can become empty.) When enabled, the receiver can interrupt the CPU in one of three ways: - Interrupt on First Receive Character or Special Receive Condition. - Interrupt on All Receive Characters or Special Receive Condition. - Interrupt on Special Receive Condition Only. Interrupt on First Character or Special Condition and Interrupt on Special Condition Only are typically used with the Block Transfer mode. A Special Receive Condition is one of the following; receiver overrun, framing error in Asynchronous mode, end-of-frame in SDLC mode and, optionally, a parity error. The Special Receive Condition interrupt is different from an ordinary receive character available interrupt only in the status placed in the vector Figure 12: INTERRUPT SCHEDULE 6 during the Interrupt Acknowledge cycle. In Interrupt on First Receive Character, an interrupt can occur from Special Receive Conditions at any time following the first receive character interrupt. The main function of the External/Status interrupt is to monitor the signal transitions of the CTs, DCD, and SYNC pins. An External/Status interrupt is also caused by a Transmit Underrun condition, a zero count in the baud rate generator, or by the detection of a Break (Asynchronous mode), Abort (SDLC mode) or EOP (SDLC Loop mode) sequence in the data stream. The interrupt caused by the Abort or EOP has a feature that allows the SCC to interrupt when the Abort or EOP sequence is detected or terminated. This ensures the proper termination of the current message, correct initialization of the next message, and the accurate timing of the Abort condition in external logic in SDLC mode. In SDLC Loop mode, this feature allows secondary stations to recognize the primary station request to regain control of the loop during a poll sequence. #### CPU/DMA Block Transfer The SCC provides a Block Transfer mode to accommodate CPU block transfer functions and DMA controllers. The Block Transfer mode uses the WAIT/REQUEST output in conjunction with the Wait/Request bits in WR1. The WAIT/REQUEST output can be defined under software control as a WAIT line in the CPU Block Transfer mode or as a REQUEST line in the DMA Block Transfer mode. To a DMA controller, the SCC REQUEST output indicates that the SCC is not ready to transfer data to or from memory. To the CPU, the WAIT line indicates that the SCC is not ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The DTR/REQUEST line allows full-duplex operation under DMA control. ### **ARCHITECTURE** The SCC internal structure includes two full-duplex channels, two baud rate generators, internal control and interrupt logic and a bus interface to a nonmultiplexed bus. Associated with each channel are a number of read and write registers for mode control and status information, plus the logic necessary to interface to modems or other external devices (Figure 1). The logic for both channels provides formats, synchronization, and validation for data transferred to and from the channel interface. The modem control inputs are monitored by the control logic under program control. All of the modem control signals are general-purpose in nature. The register set for each channel includes 10 control (write) registers, 2 sync-character (write) registers, and 4 status (read) registers. In addition, each baud rate generator has 2 (read/write) registers for holding the time constant that determines the baud rate. Finally, associated with the interrupt logic is a write register for the interrupt vector accessible through either channel, a write only Master Interrupt Control register and 3 read registers: one containing the vector with status information (Channel B only), one containing the vector without status (Channel A only), and one containing the Interrupt Pending bits (Channel A only). The registers for each channel are designated as follows: WRO-WR15 — Write Registers 0 through 15. RR0-RR3, RR10, RR12, RR15 — Read Registers 0 through 3, 10, 12, 13, 15. Table 9 lists the functions assigned to each read or write register. The SCC contains only one WR2 and WR9, but they can be accessed by either channel. All other registers are paired (one for each channel). # Data Path The transmit and receive data path illustrated in Figure 13 is identical for both channels. The receiver has three 8-bit buffer registers in a FIFO arrangement, in addition to the 8-bit receive shift register. This scheme creates additional time for the CPU to service an interrupt at the beginning of a block of high speed data. Incoming data is routed through one of several paths (data or CRC) depending on the selected mode (the character length in Asynchronous modes also determines the data path). The transmitter has an 8-bit Transmit Data buffer register loaded from the internal data bus and a 20 bit Transmit Shift register that can be loaded either from the synchronous character registers or from the Transmit Data register. Depending on the operational mode, outgoing data is routed through one of four main paths before it is transmitted from the Transmit Data output (TxD). Table 9: READ AND WRITE REGISTER FUNCTIONS | Register | Function | |----------|-----------------------------------------------------------------------------------------| | Read | | | RR0 | Transmit/Receive buffer status and External status | | RR1 | Special Receive Condition status | | RR2 | Modified Interrupt vector (Channel B only) Unmodified Interrupt vector (Channel A only) | | RR3 | Interrupt Pending bits (Channel A only) | | RR8 | Receive Buffer | | RR10 | Miscellaneous status | | RR12 | Lower byte of baud rate generator time constant | | RR13 | Upper byte of baud rate generator time constant | | RR15 | External/Status Interrupt information | | Write | | | WRo | CRC initialize, initialization commands for the various modes, Register Pointers | | WR1 | Transmit/Receive interrupt and data transfer mode definition | | WR2 | Interrupt vector (accessed through either channel) | | WR3 | Receive parameters and control | | WR4 | Transmit/Receive miscellaneous parameters and modes | | WR5 | Transmit parameters and controls | | WR6 | Sync characters or SDLC address field | | WR7 | Sync characters or SDLC flag | | WR8 | Transmit buffer | | WR9 | Master interrupt control and reset (accessed through either channel) | | WR10 | Miscellaneous transmitter/receiver control bits | | WR11 | Clock mode control | | WR12 | Lower byte of baud rate generator time constant | | WR13 | Upper byte of baud rate generator time constant | | WR14 | Miscellaneous control bits | | WR15 | External/Status interrupt control | 6 - 41 #### **PROGRAMMING** The SCC contains write registers in each channel that are programmed by the system separately to configure the functional personality of the channels. In the SCC, register addressing is direct for the data registers only, which are selected by a High on the D/C pin. In all other cases (with the exception of WR0 and RR0), programming the write registers requires two write operations and reading the read registers requires both a write and read operation. The first write is to WR0 and contains three bits that point to the selected register. The second write is the actual control word for the selected register, and if the second operation is read, the selected read register is accessed. All of the registers in the SCC, including the data registers, may be accessed in this fashion. The pointer bits are automatically cleared after the read or write operation so that WR0 (or RR0) is addressed again. The system program first issues a series of commands to initialize the basic mode of operation. This is followed by other commands to qualify conditions within the selected mode. For example, the Asynchronous mode, character length, clock rate, number of stop bits, even or odd parity might be set first. Then the interrupt mode would be set, and finally, receiver or transmitter enable. #### Read Registers The SCC contains eight read registers (actually nine, counting the receive buffer (RR8) in each channel). Four of these may be read to obtain status information (RR0, RR1, RR10 and RR15). Two registers (RR12 and RR13) may be read to learn the baud rate generator time constant. RR2 contains either the unmodified interrupt vector (Channel A) or the vector modified by status information (Channel B). RR3 contains the Interrupt Pending (IP) bits (Channel A). Figure 14 shows the format of each read register. The status bits of RR0 and RR1 are grouped to simplify status monitoring; that is, when the interrupt vector indicates a Special Receive Condition interrupt, all the appropriate error bits can be read from a single register (RR1). ### Write Registers The SCC contains 13 write registers (14 counting WR8, the transmit buffer) in each channel. These write registers are programmed separately to configure the functional "personality" of the channels. In addition, there are two registers (WR2 and WR9) shared by the two channels that may be accessed through either of them. WR2 contains the interrupt vector for both channels, while WR9 contains the interrupt control bits. Figure 15 shows the format of each write register. Figure 14: READ REGISTER BIT FUNCTIONS Figure 15: WRITE REGISTER BIT FUNCTIONS #### FIFO ### FIFO Enhancements Used with a DMA controller, the enhanced CA85C30 FIFO maximizes the ability of the SCC to receive high speed back-to-back SDLC messages while minimizing frame overruns due to CPU latencies inresponding to interrupts. Additional logic was added to the industry standard NMOS SCC, including a 10 deep by 19 bit status FIFO, 14-bit receive byte counter, and control logic. Note that the 10 x 19 bit status FIFO is separate from the existing three byte receive data FIFO. When the enhancement is enabled, the status in read register 1 (RR1) and byte count for the SDLC frame will be stored in the 10 x 19 bit status FIFO. This allows the DMA controller to transfer the next frame into memory while the CPU verifies that the message was properly received. Summarizing the operation, data is received, assembled, loaded into the three byte receive FIFO before being transferred to memory by the DMA controller. When a flag is received at the end of an SDLC frame, the frame byte count from the 14-bit counter and five status bits are loaded into the status FIFO for verification by the CPU. The CRC checker is automatically reset in preparation for the next frame which can begin immediately. Since the byte count and status are saved for each frame, the message integrity can be verified at a later time. Status information for up to 10 frames can be stored before a status FIFO overrun could occur. Refer to the block diagram in Figure 16. Figure 16: SCC STATUS REGISTER MODIFICATIONS #### Enable/Disable The FIFO is enabled when WR15 bit 2 is set and the SCC is in SDLC/HDLC mode. Otherwise the status register contents bypass the FIFO and go directly to the bus interface (FIFO pointer logic is reset when disabled or via a channel or power-on reset). When the FIFO mode is disabled, the SCC is completely downwards-compatible with the NMOS 8530. The FIFO mode is disabled on power-up (WR15bit 2 is set to 0 on reset). The effects of backward compatibility on the register set are that RR4 is an image of RR0, RR5 is an image of RR1, RR6 is an image of RR2 and RR7 is an image of RR3. For details of the added registers, refer to Figure 18. The status of the FIFO Enable signal can be obtained by reading RR15 bit 2. If the FIFO is enabled, the bit will be set to 1, otherwise it will be reset. #### **Read Operation** When WR15 bit 2 is set and the FIFO is not empty, the next read to any of status register RR1 or the additional registers RR6 and RR7 will actually be from the FIFO. Reading status register RR1 causes one location of the FIFO to be emptied, so status should be read after reading the byte count, otherwise the count will be incorrect. Before the FIFO underflows, it is disabled. In this case, the multiplexer is switched to allow status to read directly from the status register, and reads from RR7 and RR6 will contain bits that are undefined. Bit 6 of RR7 (FIFO Data Available) can be used to determine if status data is coming from the FIFO or the FIFO is not empty. Since not all status bits must be stored in the FIFO, the All Sent, Parity, and EOF bits will bypass the FIFO. The status bits sent through the FIFO will be Residue Bits (3), Overrun, and CRC Error. The sequence for proper operation of the byte count and FIFO logic is to read the registers in the following order; RR7, RR6 and RR1 (reading RR6 is optional). Additional logic prevents the FIFO from being emptied by multiple reads from RR1. The read from RR7 latches trhe FIFO empty/full status bit (bit 6) and steers the status multiplexer Figure 17: SDLC BYTE COUNTING DETAIL to read from the SCC megacell instead of the status FIFO (since the status FIFO is empty). The read from RR1 allows an entry to be read from the FIFO (if the FIFO was empty, logic is added to prevent a FIFO underflow condition). #### Write Operation When the end of an SDLC frame (EOF) has been received and the FIFO is enabled, the contents of the status and byte-count registers are loaded into the FIFO. The EOF signal is used to increment the FIFO. If the FIFO overflows, the MSB of RR7 (FIFO Overflow) is set to indicate the overflow. This bit and the FIFO control logic is reset by disabling and re-enabling the FIFO control bit (WR15 bit 2). Details of FIFO control timing during an SDLC frame are shown in Figure 17. # **Byte Counter Detail** The 14-bit byte counter allows for packets up to 16K bytes to be received, (see Figures 16 and 17). #### Enable The byte counter is enabled in the SDLC/HDLC mode. #### Reset The byte counter is reset whenever an SDLC flag character is received. The reset is timed so that the contents of the byte counter are successfully written into the FIFO. #### Increment The byte counter is incremented by writes to the data FIFO. The counter represents the number of bytes received by the SCC, rather than the number of bytes transferred from the SCC. (These counts may differ by up to the number of bytes in the receive data FIFO contained in the SCC). Figure 18: SCC ADDITIONAL REGISTERS · - NO CHANGE FROM NMOS SCC DFN