# **DDR SDRAM** # 1M x 32 Bit x 4 Banks Double Data Rate SDRAM #### **Features** - JEDEC Standard - Internal pipelined double-data-rate architecture, two data access per clock cycle - Bi-directional data strobe (DQS) - On-chip DLL - Differential clock inputs (CLK and CLK) - DLL aligns DQ and DQS transition with CLK transition - Quad bank operation - CAS Latency: 2; 2.5; 3;4 - Burst Type : Sequential and Interleave - Burst Length: 2, 4, 8 - All inputs except data & DM are sampled at the rising edge of the system clock(CLK) - Data I/O transitions on both edges of data strobe (DQS) - DQS is edge-aligned with data for reads; center-aligned with data for WRITE - Data mask (DM) for write masking only - V<sub>DD</sub> = 2.375V ~ 2.625V, V<sub>DDQ</sub> = 2.375V ~ 2.625V - $V_{DD} = 2.5 \text{V} \sim 2.7 \text{V}, V_{DDQ} = 2.5 \text{V} \sim 2.7 \text{V}$ [for speed -3.6] - Auto & Self refresh - 32ms refresh period (4K cycle) - SSTL-2 I/O interface - 144Ball FBGA and 100 pin LQFP package #### **Ordering Information:** | PRODUCT NO. | MAX FREQ | VDD | PACKAGE | COMMENTS | |--------------------|----------|------|---------------|----------| | M13S128324A -3.6BG | 275MHz | 2.6V | 144 Ball FBGA | Pb-free | | M13S128324A -4BG | 250MHz | 2.5V | 144 Ball FBGA | Pb-free | | M13S128324A -5BG | 200MHz | 2.5V | 144 Ball FBGA | Pb-free | | M13S128324A -6BG | 166MHz | 2.5V | 144 Ball FBGA | Pb-free | | M13S128324A -4LG | 250MHz | 2.5V | 100 pin LQFP | Pb-free | | M13S128324A -5LG | 200MHz | 2.5V | 100 pin LQFP | Pb-free | | M13S128324A -6LG | 166MHz | 2.5V | 100 pin LQFP | Pb-free | Publication Date: Jul. 2009 Revision: 2.3 1/50 ESMT M13S128324A # **Functional Block Diagram** # **Pin Arrangement** # 144(12x12) FBGA | / | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |---|------|------|------|------|----------------|----------------|----------------|----------------|------|-------|------|------| | В | DQS0 | DM0 | VSSQ | DQ3 | DQ2 | DQ0 | DQ31 | DQ29 | DQ28 | VSSQ | DM3 | DQS3 | | С | DQ4 | VDDQ | NC | VDDQ | DQ1 | VDDQ | VDDQ | DQ30 | VDDQ | NC | VDDQ | DQ27 | | D | DQ6 | DQ5 | VSSQ | VSSQ | VSSQ | VDD | VDD | VSSQ | VSSQ | VSSQ | DQ26 | DQ25 | | Е | DQ7 | VDDQ | VDD | VSS | VSSQ | VSS | VSS | VSSQ | VSS | VDD | VDDQ | DQ24 | | F | DQ17 | DQ16 | VDDQ | VSSQ | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSSQ | VDDQ | DQ15 | DQ14 | | G | DQ19 | DQ18 | VDDQ | VSSQ | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSSQ | VDDQ | DQ13 | DQ12 | | Н | DQS2 | DM2 | NC | VSSQ | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSSQ | NC | DM1 | DQS1 | | J | DQ21 | DQ20 | VDDQ | VSSQ | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSSQ | VDDQ | DQ11 | DQ10 | | K | DQ22 | DQ23 | VDDQ | VSSQ | VSS | VSS | VSS | VSS | VSSQ | VDDQ | DQ9 | DQ8 | | L | CAS | WE | VDD | VSS | A10 | VDD | VDD | NC | VSS | VDD | NC | NC | | М | RAS | NC | NC | BA1 | A2 | A11 | A9 | A5 | NC | CLK | CLK | NC | | N | CS | NC | BA0 | A0 | A1 | А3 | A4 | A6 | A7 | A8/AP | CKE | VREF | | | | | | | | | | | | | | | Publication Date: Jul. 2009 Revision: 2.3 2/50 #### **Pin Arrangement** # **Pin Description** (M13S128324A) | Pin Name | Function | Pin Name | Function | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------| | A0~A11,<br>BA0,BA1 | Address inputs - Row address A0~A11 - Column address A0~A7 A8/AP: AUTO Precharge BA0, BA1: Bank selects (4 Banks) | DM0~DM3 | DQ Mask enable in write cycle. | | DQ0~DQ31 | Data-in/Data-out | CLK, CLK | Clock input | | RAS | Row address strobe | CKE | Clock enable | | CAS | Column address strobe | cs | Chip select | | WE | Write enable | $V_{DDQ}$ | Supply Voltage for GDQ | | $V_{SS}$ | Ground | V <sub>SSQ</sub> | Ground for DQ | | $V_{DD}$ | Power | $V_{REF}$ | Reference Voltage for SSTL | | DQS0~DQS3<br>(for FBGA) | Bi- directional Data Strobe. DQS0 correspond to the data on DQ0~DQ7. DQS1 correspond to the data on DQ8~DQ15. DQS2 correspond to the data on DQ16~DQ23. DQS3 correspond to the data on DQ24~DQ31. | NC | No connection | | DQS<br>(for LQFP) | Bi- directional Data Strobe. | - | - | Publication Date: Jul. 2009 Revision: 2.3 3/50 #### **Absolute Maximum Rating** | Parameter | Symbol | Value | Unit | |----------------------------------------------------------------|------------------------------------|------------|------| | Voltage on any pin relative to V <sub>SS</sub> | V <sub>IN</sub> , V <sub>OUT</sub> | -0.5 ~ 3.6 | V | | Voltage on V <sub>DD</sub> supply relative to V <sub>SS</sub> | $V_{DD}$ | -1.0 ~ 3.6 | V | | Voltage on V <sub>DDQ</sub> supply relative to V <sub>SS</sub> | $V_{DDQ}$ | -0.5 ~ 3.6 | V | | Storage temperature | T <sub>STG</sub> | -55 ~ +150 | °C | | Power dissipation | P <sub>D</sub> | 2 | W | | Short circuit current | I <sub>OS</sub> | 50 | mA | Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to recommend operation condition. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. # **DC Operation Condition & Specifications** ## **DC Operation Condition** Recommended operating conditions (Voltage reference to $V_{SS} = 0V$ , $T_A = 0$ to $70 \,^{\circ}\text{C}$ ) | Parameter | Symbol | М | in | М | ax | Unit | Note | |------------------------------------------------------------------------------------------------------------|----------------------|--------------------|-------------------|------------------------|-----------|-------|------| | r di dilletei | Syllibol | -3.6 | -4/5/6 | -3.6 | -4/5/6 | Oilit | Note | | Supply voltage | $V_{DD}$ | 2.5 | 2.375 | 2.7 | 2.625 | V | | | I/O Supply voltage | $V_{DDQ}$ | 2.5 | 2.375 | 2.7 | 2.625 | V | | | I/O Reference voltage | $V_{REF}$ | 0.49 | *V <sub>DDQ</sub> | 0.51 | $V_{DDQ}$ | V | 1 | | I/O Termination voltage (system) | $V_{TT}$ | $V_{REF}$ | - 0.04 | V <sub>REF</sub> - | + 0.04 | V | 2 | | Input logic high voltage | V <sub>IH</sub> (DC) | V <sub>REF</sub> · | + 0.15 | $V_{DDQ}$ | + 0.3 | V | | | Input logic low voltage | V <sub>IL</sub> (DC) | -0 | ).3 | $V_{REF}$ | - 0.15 | V | | | Input Voltage Level, CLK and CLK inputs | V <sub>IN</sub> (DC) | -0.3 | | V <sub>DDQ</sub> + 0.3 | | V | | | Input Differential Voltage, CLK and CLK inputs | V <sub>ID</sub> (DC) | 0. | 36 | V <sub>DDQ</sub> + 0.6 | | V | 3 | | Input leakage current | I <sub>I</sub> | - | 2 | 2 | | μΑ | 4 | | Output leakage current | l <sub>OZ</sub> | - | 5 | | 5 | μΑ | | | Output High Current (Normal strength driver) ( $V_{OUT} = V_{DDQ}$ -0.373V, min $V_{REF}$ , min $V_{TT}$ ) | l <sub>OH</sub> | -1 | 6.8 | | | mA | | | Output Low Current (Normal strength driver) (V <sub>OUT</sub> = 0.373V) | I <sub>OL</sub> | +16.8 | | | | mA | | | Output High Current (Weak strength driver) ( $V_{OUT} = V_{DDQ}$ -0.763V, min $V_{REF}$ , min $V_{TT}$ ) | I <sub>OH</sub> | -9 | | | | mA | | | Output Low Current (Weak strength driver) (V <sub>OUT</sub> = 0.763V) | I <sub>OL</sub> | + | -9 | | | mA | | #### Notes: - 1. $V_{REF}$ is expected to be equal to 0.5\* $V_{DDQ}$ of the transmitting device, and to track variations in the DC level of the same. Peak-to-peak noise on $V_{REF}$ may not exceed 2% of the DC value. - 2. $V_{TT}$ is not applied directly to the device. $V_{TT}$ is system supply for signal termination resistors, is expected to be set equal to $V_{REF}$ , and must track variations in the DC level of $V_{REF}$ . - 3. VID is the magnitude of the difference between the input level on CLK and the input level on $\overline{\text{CLK}}$ . - 4. $V_{IN} = 0V$ to $V_{DD}$ , All other pins are not tested under $V_{IN} = 0V$ . Publication Date: Jul. 2009 Revision: 2.3 4/50 # **DC Specifications** | | | <b>-</b> | | Vers | sion | | | | |-----------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----|------|------| | Parameter | Symbol | Test Condition | -3.6 | -4 | -5 | -6 | Unit | Note | | Operation Current<br>(One Bank Active) | IDD0 | $t_{RC} = t_{RC} \text{ (min) } t_{CK} = t_{CK} \text{ (min)}$<br>Active – Precharge | 235 | 210 | 175 | 145 | mA | - | | Operation Current<br>(One Bank Active) | IDD1 | Burst Length = $2 t_{RC} = t_{RC}$ (min),<br>CL= $2.5 l_{OUT} = 0 mA$ ,<br>Active-Read- Precharge | 245 | 220 | 190 | 180 | mA | - | | Precharge Power-down<br>Standby Current | IDD2P | $\label{eq:cke} \begin{split} \text{CKE} &\leq V_{\text{IL}}(\text{max}), \ t_{\text{CK}} = t_{\text{CK}} \ (\text{min}), \\ \text{All banks idle} \end{split}$ | 40 | 40 | 40 | 40 | mA | 1 | | Idle Standby Current | IDD2N | $ \begin{aligned} & CKE \geq V_{IH}(min), \ \ \overline{CS} \geq \\ & V_{IH}(min), \ t_{CK} = t_{CK} \ (min) \end{aligned} $ | 135 | 120 | 115 | 95 | mA | | | Active Power-down Standby Current | IDD3P | All banks ACT, CKE $\leq$ V <sub>IL</sub> (max), $t_{CK} = t_{CK}$ (min) | 60 | 55 | 50 | 45 | mA | 1 | | Active Standby Current | IDD3N | One bank; Active-Precharge, $t_{RC} = t_{RAS}(max), t_{CK} = t_{CK} (min)$ | 150 | 130 | 120 | 110 | mA | - | | Operation Current (Read) | IDD4R | $\begin{aligned} & \text{Burst Length} = 2\text{, CL= }2.5\text{ ,} \\ & t_{\text{CK}} = t_{\text{CK}} \text{ (min), } l_{\text{OUT}} = 0\text{mA} \end{aligned}$ | 440 | 400 | 350 | 300 | mA | - | | Operation Current (Write) | IDD4W | Burst Length = 2, CL= 2.5,<br>$t_{CK} = t_{CK}$ (min) | 470 | 430 | 380 | 330 | mA | - | | Auto Refresh Current | IDD5 | $t_{RC} \ge t_{RFC}(min)$ | 320 | 290 | 270 | 250 | mA | - | | Self Refresh Current | IDD6 | CKE≤0.2V | 3 | 3 | 3 | 3 | mA | 1 | Note: 1. Enable on-chip refresh and address counters. # **AC Operation Conditions & Timing Specification** **AC Operation Conditions** | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------------|----------------------|---------------------------|---------------------------|------|------| | Input High (Logic 1) Voltage, DQ, DQS and DM signals | V <sub>IH</sub> (AC) | V <sub>REF</sub> + 0.35 | - | V | - | | Input Low (Logic 0) Voltage, DQ, DQS and DM signals | V <sub>IL</sub> (AC) | - | V <sub>REF</sub> - 0.35 | V | 1 | | Input Different Voltage, CLK and CLK inputs | V <sub>ID</sub> (AC) | 0.7 | V <sub>DDQ</sub> +0.6 | V | 1 | | Input Crossing Point Voltage, CLK and CLK inputs | V <sub>IX</sub> (AC) | 0.5*V <sub>DDQ</sub> -0.2 | 0.5*V <sub>DDQ</sub> +0.2 | V | 2 | Note: 1. $V_{ID}$ is the magnitude of the difference between the input level on CLK and the input on $\overline{\text{CLK}}$ . #### Input / Output Capacitance $(V_{DD} = 2.375V \sim 2.625V, V_{DDQ} = 2.375V \sim 2.625V, T_A = 25 °C, f = 1MHz)$ $(V_{DD} = 2.5V-2.7V, V_{DDQ} = 2.5V-2.7V, T_A = 25 \,^{\circ}\text{C}$ , f = 1MHz (for speed -3.6)) | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|------| | Input capacitance(A0~A11, BA0~BA1, CKE, $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ ) | C <sub>IN1</sub> | 1 | 4 | pF | | Input capacitance (CLK, CLK) | C <sub>IN2</sub> | 1 | 5 | pF | | Data & DQS input/output capacitance | C <sub>OUT</sub> | 1 | 6.5 | pF | | Input capacitance (DM) | C <sub>IN3</sub> | 1 | 6.5 | pF | Publication Date : Jul. 2009 Revision : 2.3 5/50 <sup>2.</sup> The value of $V_{IX}$ is expected to equal $0.5*V_{DDQ}$ of the transmitting device and must track variations in the DC level of the same. # **AC Operating Test Conditions** | Parameter | Value | Unit | |-------------------------------------------------------|-----------------------------------------------|------| | Input reference voltage for clock (V <sub>REF</sub> ) | 0.5*V <sub>DDQ</sub> | V | | Input signal maximum peak swing | 1.5 | V | | Input signal minimum slew rate | 1.0 | V/ns | | Input levels (V <sub>IH</sub> /V <sub>IL</sub> ) | V <sub>REF</sub> +0.35/V <sub>REF</sub> -0.35 | V | | Input timing measurement reference level | $V_{REF}$ | V | | Output timing reference level | V <sub>TT</sub> | V | # **AC Timing Parameter & Specifications** ( $V_{DD} = 2.375V \sim 2.625V$ , $V_{DDQ} = 2.375V \sim 2.625V$ , $T_A = 0 \, ^{\circ}C$ to $70 \, ^{\circ}C$ ) $(V_{DD} = 2.5V \sim 2.7V, V_{DDQ} = 2.5V \sim 2.7V, T_A = 0 \,^{\circ}C$ to $70 \,^{\circ}C$ (for speed -3.6)) | Paramete | , pr | Symbol | -3 | 3.6 | - | 4 | - | 5 | -6 | | Unit | |----------------------------------------------|----------------------------------------------|--------------------|------|------|------|------|------|------|------|------|-----------------| | Paramete | er | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | CL2 | | 7.5 | 12 | 7.5 | 12 | 7.5 | 12 | 7.5 | 12 | | | Clask Paris d | CL2.5 | | 6.0 | 12 | 6.0 | 12 | 6.0 | 12 | 6.0 | 12 | | | Clock Period | CL3 | t <sub>CK</sub> | 5.0 | 12 | 5.0 | 12 | 5.0 | 12 | 6.0 | 12 | ns | | | CL4 | | 3.6 | 12 | 4.0 | 12 | 5.0 | 12 | 6.0 | 12 | | | Access time from CLK/ CLK | | t <sub>AC</sub> | -0.6 | +0.6 | -0.7 | +0.7 | -0.7 | +0.7 | -0.7 | +0.7 | ns | | CLK high-level width | | t <sub>CH</sub> | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | | CLK low-level width | | t <sub>CL</sub> | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | | Data strobe edge to clock e | edge | t <sub>DQSCK</sub> | -0.6 | +0.6 | -0.7 | +0.7 | -0.7 | +0.7 | -0.7 | +0.7 | ns | | Clock to first rising edge of | DQS delay | t <sub>DQSS</sub> | 0.8 | 1.2 | 0.8 | 1.2 | 0.8 | 1.2 | 0.8 | 1.2 | t <sub>CK</sub> | | Data-in and DM setup time (to DQS) | | t <sub>DS</sub> | 0.4 | - | 0.45 | - | 0.45 | - | 0.45 | - | ns | | Data-in and DM hold time ( | to DQS) | t <sub>DH</sub> | 0.4 | - | 0.45 | - | 0.45 | - | 0.45 | - | ns | | DQ and DM input pulse wid input) | DQ and DM input pulse width (for each input) | | 1.75 | - | 1.75 | - | 1.75 | - | 1.75 | - | ns | | Input setup time (fast slew | rate) | t <sub>IS</sub> | 0.9 | - | 0.9 | - | 1.0 | - | 1.0 | - | ns | | Input hold time (fast slew ra | ate) | t <sub>IH</sub> | 0.9 | - | 0.9 | - | 1.0 | - | 1.0 | - | ns | | Control and Address input | oulse width | t <sub>IPW</sub> | 2.2 | - | 2.2 | - | 2.2 | - | 2.2 | - | ns | | DQS input high pulse width | l | t <sub>DQSH</sub> | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> | | DQS input low pulse width | | t <sub>DQSL</sub> | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> | | DQS falling edge to CLK ris | sing-setup time | t <sub>DSS</sub> | 0.2 | - | 0.2 | - | 0.2 | - | 0.2 | - | t <sub>CK</sub> | | DQS falling edge from CLK | DQS falling edge from CLK rising-hold time | | 0.2 | - | 0.2 | - | 0.2 | - | 0.2 | - | t <sub>CK</sub> | | Data strobe edge to output data edge | | t <sub>DQSQ</sub> | - | 0.4 | - | 0.4 | - | 0.45 | - | 0.45 | ns | | Data-out high-impedance window from CLK/ CLK | | t <sub>HZ</sub> | -0.7 | +0.7 | -0.7 | +0.7 | -0.7 | +0.7 | -0.7 | +0.7 | ns | | Data-out low-impedance wi | indow from | t <sub>LZ</sub> | -0.7 | +0.7 | -0.7 | +0.7 | -0.7 | +0.7 | -0.7 | +0.7 | ns | Publication Date: Jul. 2009 Revision: 2.3 6/50 # **AC Timing Parameter & Specifications - continued** | Domenator | 0 | -3.6 | 6 | -4 | | -5 | | -6 | | 11!4 | |-----------------------------------------------------------|--------------------|--------------------------------------------------|------------|--------------------------------------------------|------------|--------------------------------------------------|------------|--------------------------------------------------|------------|-----------------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Half Clock Period | t <sub>HP</sub> | t <sub>CL</sub> min<br>or<br>t <sub>CH</sub> min | ı | t <sub>CL</sub> min<br>or<br>t <sub>CH</sub> min | 1 | t <sub>CL</sub> min<br>or<br>t <sub>CH</sub> min | ı | t <sub>CL</sub> min<br>or<br>t <sub>CH</sub> min | 1 | ns | | DQ-DQS output hold time | t <sub>QH</sub> | t <sub>HP</sub> -0.4 | - | t <sub>HP</sub> -0.45 | - | t <sub>HP</sub> -0.45 | - | t <sub>HP</sub> -0.5 | - | ns | | ACTIVE to PRECHARGE command | t <sub>RAS</sub> | 11 | 120K<br>ns | 10 | 120K<br>ns | 8 | 120K<br>ns | 7 | 120K<br>ns | t <sub>CK</sub> | | Row Cycle Time | t <sub>RC</sub> | 16 | ı | 15 | ı | 12 | ı | 10 | ı | t <sub>CK</sub> | | AUTO REFRESH Row Cycle Time | t <sub>RFC</sub> | 18 | - | 17 | - | 14 | - | 12 | - | t <sub>CK</sub> | | ACTIVE to READ,WRITE delay | t <sub>RCD</sub> | 5 | - | 5 | - | 4 | - | 3 | - | t <sub>CK</sub> | | PRECHARGE command period | t <sub>RP</sub> | 4 | - | 4 | - | 4 | - | 3 | - | t <sub>CK</sub> | | ACTIVE to READ with AUTOPRECHARGE command | t <sub>RAP</sub> | 4 | - | 4 | - | 4 | - | 3 | - | tcĸ | | ACTIVE bank A to ACTIVE bank B command | t <sub>RRD</sub> | 3 | 1 | 3 | ı | 2 | 1 | 2 | ı | t <sub>CK</sub> | | Write recovery time | t <sub>WR</sub> | 15 | ı | 15 | ı | 15 | ı | 15 | ı | ns | | Write data in to READ command delay | t <sub>WTR</sub> | 2 | - | 2 | - | 2 | - | 2 | - | t <sub>CK</sub> | | Col. Address to Col. Address delay | t <sub>CCD</sub> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ı | t <sub>CK</sub> | | Average periodic refresh interval | t <sub>REFI</sub> | - | 7.8 | - | 7.8 | - | 7.8 | - | 7.8 | us | | Write preamble | t <sub>WPRE</sub> | 0.25 | 1 | 0.25 | ı | 0.25 | 1 | 0.25 | ı | t <sub>CK</sub> | | Write postamble | t <sub>WPST</sub> | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> | | DQS read preamble | t <sub>RPRE</sub> | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | t <sub>CK</sub> | | DQS read postamble | t <sub>RPST</sub> | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> | | Clock to DQS write preamble setup time | t <sub>WPRES</sub> | 0 | ı | 0 | ı | 0 | ı | 0 | ı | ns | | Load Mode Register / Extended<br>Mode register cycle time | t <sub>MRD</sub> | 2 | 1 | 2 | ı | 2 | 1 | 2 | 1 | t <sub>CK</sub> | | Exit self refresh to READ command | t <sub>XSRD</sub> | 200 | - | 200 | - | 200 | - | 200 | - | t <sub>CK</sub> | | Exit self refresh to non-READ command | t <sub>XSNR</sub> | 75 | - | 75 | - | 75 | - | 75 | - | ns | | Autoprecharge write recovery+Precharge time | t <sub>DAL</sub> | $(t_{WR}/t_{CK})$<br>+ $(t_{RP}/t_{CK})$ | - | $(t_{WR}/t_{CK})$<br>+ $(t_{RP}/t_{CK})$ | - | $(t_{WR}/t_{CK})$<br>+ $(t_{RP}/t_{CK})$ | - | $(t_{WR}/t_{CK})$<br>+ $(t_{RP}/t_{CK})$ | - | t <sub>CK</sub> | Publication Date : Jul. 2009 Revision : 2.3 7/50 #### **Command Truth Table** | | COMMAND | ) | CKEn-1 | CKEn | cs | RAS | CAS | WE | DM | BA0,1 | A8/AP | A11~A9,<br>A7~A0 | Note | | |-------------------|-------------------------|---------------|--------|------|--------|--------|--------|--------|----|-------|-----------|-----------------------------------------|---------|---| | Register | Extend | ded MRS | Н | Х | L | L | L | L | Х | | OP CODI | E | 1,2 | | | Register | Mode R | egister Set | Н | Х | L | L | L | L | Х | | OP CODI | E | 1,2 | | | | Auto | Refresh | | Н | | | | | V | | X | | 3 | | | Refresh | | Entry | H | L | L | L | L | Н | Х | | Х | | 3 | | | Reliesii | Self<br>Refresh | Exit | L | Н | L | Н | Н | Н | Х | | Х | | 3 | | | | | EXIL | _ | '' | Н | Х | Х | Х | ^ | | ^ | | 3 | | | Bank | Bank Active & Row Addr. | | Н | Х | L | L | Н | Н | Х | V | Row A | ddress | | | | Read & | Auto Prech | narge Disable | | X | | Н | | Н | X | ., | V L Colur | | 4 | | | Column<br>Address | Auto Prec | narge Enable | H | ^ | L | П | L | П | ^ | Н | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Address | 4 | | Write &<br>Column | Auto Prech | narge Disable | | Х | - | | | | х | V L | | Column | 4 | | | Address | Auto Prec | narge Enable | H | ^ | L | Н | L | L | ^ | V | Н | Address | 4,6 | | | | Burst Stop | | Н | Х | L | Н | Н | L | Х | | Х | • | 7 | | | Drochorgo | Bank | Selection | Н | Х | | | Н | L | Х | V | L | Х | | | | Precharge | All | Banks | 1 " | ^ | L | L | | _ | ^ | Х | Н | | 5 | | | | | Entry | Н | L | Н | Х | Х | Х | Х | | | | | | | Active Po | wer Down | Entry | | - | L | V | V | V | ^ | | Χ | | | | | | | Exit | L | Н | Χ | Χ | Χ | Х | Х | | | | | | | | | Entry | Н | L | Н | Χ | Χ | Х | Χ | | | | | | | Precharge F | | Littiy | 11 | | L | Н | Н | Н | ^ | | X | | | | | Mo | Mode Exit | | L | Н | Н | Χ | Χ | Х | X | | ^ | | | | | EXIL | | _ | 11 | L | V | V | V | ^ | | | | | | | | | DM | | | | | Х | | | V | | Χ | | 8 | | | No O | peration Cor | nmand | Н | Х | H<br>L | X<br>H | X<br>H | X<br>H | X | | Х | | | | (V = Valid, X = Don't Care, H = Logic High, L = Logic Low) #### Note: - 1. OP Code: Operand Code. A0~A11 & BA0~BA1: Program keys. (@EMRS/MRS) - 2. EMRS/MRS can be issued only at all banks precharge state. A new command can be issued 1 clock cycles after EMRS or MRS. - 3. Auto refresh functions are same as the CBR refresh of DRAM. - The automatical precharge without row precharge command is meant by "Auto". Auto/self refresh can be issued only at all banks precharge state. - 4. BA0~BA1: Bank select addresses. - If both BA0 and BA1 are "Low" at read, write, row active and precharge, bank A is selected. - If BA0 is "High" and BA1 is "Low" at read, write, row active and precharge, bank B is selected. - If BA0 is "Low" and BA1 is "High" at read, write, row active and precharge, bank C is selected. - If both BA0 and BA1 are "High" at read, write, row active and precharge, bank D is selected. - 5. If A8/AP is "High" at row precharge, BA0 and BA1 are ignored and all banks are selected. - 6. During burst write with auto precharge, new read/write command can not be issued. - Another bank read/write command can be issued after the end of burst. New row active of the associated bank can be issued at $t_{RP}$ after end of burst. - 7. Burst stop command is valid at every burst length. - 8. DM sampling at the rising and falling edges of the DQS and Data-in are masked at the both edges (Write DM latency is 0). Publication Date : Jul. 2009 Revision : 2.3 8/50 ESMT M13S128324A ## **Basic Functionality** # **Power-Up and Initialization Sequence** The following sequence is required for POWER UP and Initialization. - 1. Apply power and attempt to maintain CKE at a low state (all other inputs may be undefined.) - Apply VDD before or at the same time as VDDQ. - Apply VDDQ before or at the same time as V<sub>TT</sub> & V<sub>REF</sub>). - 2. Start clock and maintain stable condition for a minimun of 200us. - 3. The minimun of 200us after stable power and clock (CLK, CLK), apply NOP & take CKE high. - 4. Issue precharge commands for all banks of the device. - \*1 5. Issue EMRS to enable DLL. (To issue "DLL Enable" command, provide "Low" to A0, "High" to BA0 and "Low" to all of the rest address pins, A1~A11 and BA1) - \*1 6. Issue a mode register set command for "DLL reset". The additional 200 cycles of clock input is required to lock the DLL. (To issue DLL reset command, provide "High" to A8 and "Low" to BA0) - \*2 7. Issue precharge commands for all banks of the device. - 8. Issue 2 or more auto-refresh commands. - 9. Issue a mode register set command with low to A8 to initialize device operation. - \*1 Every "DLL enable" command resets DLL. Therefore sequence 6 can be skipped during power up. Instead of it, the additional 200 cycles of clock input is required to lock the DLL after enabling DLL. - \*2 Sequence of 6 & 7 is regardless of the order. <sup>\*</sup> When the operating frequency is changed, DLL reset should be required again. After DLL reset again, the minimum 200 cycles of clock input is needed to lock the DLL. Publication Date : Jul. 2009 Revision : 2.3 9/50 ESMT M13S128324A ## **Mode Register Definition** ## Mode Register Set (MRS) The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs $\overline{\text{CAS}}$ latency, addressing mode, burst length, test mode, DLL reset and various vendor specific options to make DDR SDRAM useful for variety of different applications. The default value of the register is not defined, therefore the mode register must be written after EMRS setting for proper DDR SDRAM operation. The mode register is written by asserting low on $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ and BA0 (The DDR SDRAM should be in all bank precharge with CKE already high prior to writing into the mode register). The state of address pins A0~A11 in the same cycle as $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ and BA0 going low is written in the mode register. Two clock cycles are requested to complete the write operation in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst length uses A0~A2, addressing mode uses A3, $\overline{\text{CAS}}$ latency (read latency from column address) uses A4~A6. A7 is used for test mode. A8 is used for DLL reset. A7 must be set to low for normal MRS operation. Refer to the table for specific codes for various burst length, addressing modes and $\overline{\text{CAS}}$ latencies. Note: RFU (Reserved for future use) must stay "0" during MRS cycle. Publication Date : Jul. 2009 Revision : 2.3 10/50 | <b>Burst Address Or</b> | dering for | Burst | Length | |-------------------------|------------|-------|--------| |-------------------------|------------|-------|--------| | Burst | Starting | Sequential Mode | Interleave Mode | |--------|---------------------|------------------------|------------------------| | Length | Address (A2, A1,A0) | ooquomaa mouo | moneuve meae | | 2 | xx0 | 0, 1 | 0, 1 | | | xx1 | 1, 0 | 1, 0 | | | x00 | 0, 1, 2, 3 | 0, 1, 2, 3 | | 4 | x01 | 1, 2, 3, 0 | 1, 0, 3, 2 | | 4 | x10 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | x11 | 3, 0, 1, 2 | 3, 2, 1, 0 | | | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | 001 | 1, 2, 3, 4, 5, 6, 7, 0 | 1, 0, 3, 2, 5, 4, 7, 6 | | | 010 | 2, 3, 4, 5, 6, 7, 0, 1 | 2, 3, 0, 1, 6, 7, 4, 5 | | 8 | 011 | 3, 4, 5, 6, 7, 0, 1, 2 | 3, 2, 1, 0, 7, 6, 5, 4 | | 0 | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | 101 | 5, 6, 7, 0, 1, 2, 3, 4 | 5, 4, 7, 6, 1, 0, 3, 2 | | | 110 | 6, 7, 0, 1, 2, 3, 4, 5 | 6, 7, 4, 5, 2, 3, 0, 1 | | | 111 | 7, 0, 1, 2, 3, 4, 5, 6 | 7, 6, 5, 4, 3, 2, 1, 0 | #### **DLL Enable / Disable** The DLL must be enabled for normal operation. DLL enable is required during power-up initialization, and upon returning to normal operation after having disabled the DLL for the purpose of debug or evaluation (upon exiting Self Refresh Mode, the DLL is enable automatically). Any time the DLL is enabled, 200 clock cycles must occur before a READ command can be issued. #### **Output Drive Strength** The normal drive strength for all outputs is specified to be SSTL\_2, Class II. M13S32321A also support a weak drive strength option, intended for lighter load and/or point-to-point environments. # **Mode Register Set** \*2 : Minimum t<sub>RP</sub> is required to issue MRS command. Publication Date: Jul. 2009 Revision: 2.3 11/50 ESMT M13S128324A ## **Extended Mode Register Set (EMRS)** The extended mode register stores the data enabling or disabling DLL. The default value of the extended mode register is not defined, therefore the extended mode register must be written after power up for enabling or disabling DLL. The extended mode register is written by asserting low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and high on BA0 (The DDR SDRAM should be in all bank precharge with CKE already high prior to writing into the extended mode register). The state of address pins A0, A2~A5, A7~A11 and BA1 in the same cycle as $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ going low is written in the extended mode register. A1 and A6 are used for setting driver strength to weak or matched impedance. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. A0 is used for DLL enable or disable. "High" on BA0 is used for EMRS. All the other address pins except A0 and BA0 must be set to low for proper EMRS operation. Refer to the table for specific codes. Publication Date: Jul. 2009 Revision: 2.3 12/50 #### **Precharge** The precharge command is used to precharge or close a bank that has activated. The precharge command is issued when $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ and $\overline{\text{WE}}$ are low and $\overline{\text{CAS}}$ is high at the rising edge of the clock. The precharge command can be used to precharge each bank respectively or all banks simultaneously. The bank select addresses (BA0, BA1) are used to define which bank is precharged when the command is initiated. For write cycle, $t_{\text{WR}}$ (min.) must be satisfied until the precharge command can be issued. After $t_{\text{RP}}$ from the precharge, an active command to the same bank can be initiated. Burst Selection for Precharge by Bank address bits | A8/AP | BA1 | BA0 | Precharge | |-------|-----|-----|-------------| | 0 | 0 | 0 | Bank A Only | | 0 | 0 | 1 | Bank B Only | | 0 | 1 | 0 | Bank C Only | | 0 | 1 | 1 | Bank D Only | | 1 | Х | Х | All Banks | #### **NOP & Device Deselect** The device should be deselected by deactivating the $\overline{CS}$ signal. In this mode DDR SDRAM should ignore all the control inputs. The DDR SDRAMs are put in NOP mode when $\overline{CS}$ is active and by deactivating $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ . For both Deselect and NOP the device should finish the current operation when this command is issued. Publication Date: Jul. 2009 Revision: 2.3 13/50 #### **Row Active** The Bank Activation command is issued by holding $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ high with $\overline{\text{CS}}$ and $\overline{\text{RAS}}$ low at the rising edge of the clock (CLK). The DDR SDRAM has four independent banks, so two Bank Select addresses (BA0, BA1) are required. The Bank Activation command to the first read or write command must meet or exceed the minimum of $\overline{\text{RAS}}$ to $\overline{\text{CAS}}$ delay time ( $t_{\text{RCD}}$ min). Once a bank has been activated, it must be precharged before another Bank Activation command can be applied to the same bank. The minimum time interval between interleaved Bank Activation command (Bank A to Bank B and vice versa) is the Bank to Bank delay time ( $t_{\text{RRD}}$ min). #### **Read Bank** This command is used after the row activate command to initiate the burst read of data. The read command is initiated by activating $\overline{\text{CS}}$ , $\overline{\text{CAS}}$ , and deasserting $\overline{\text{WE}}$ at the same clock sampling (rising) edge as described in the command truth table. The length of the burst and the CAS latency time will be determined by the values programmed during the MRS command. #### **Write Bank** This command is used after the row activate command to initiate the burst write of data. The write command is initiated by activating $\overline{\text{CS}}$ , $\overline{\text{CAS}}$ , and $\overline{\text{WE}}$ at the same clock sampling (rising) edge as describe in the command truth table. The length of the burst will be determined by the values programmed during the MRS command. Publication Date : Jul. 2009 Revision : 2.3 14/50 ## **Essential Functionality for DDR SDRAM** # **Burst Read Operation** Burst Read operation in DDR SDRAM is in the same manner as the current SDRAM such that the Burst read command is issued by asserting $\overline{\text{CS}}$ and $\overline{\text{CAS}}$ low while holding $\overline{\text{RAS}}$ and $\overline{\text{WE}}$ high at the rising edge of the clock (CLK) after $t_{\text{RCD}}$ from the bank activation. The address inputs determine the starting address for the Burst, The Mode Register sets type of burst (Sequential or interleave) and burst length (2, 4, 8). The first output data is available after the $\overline{\text{CAS}}$ Latency from the READ command, and the consecutive data are presented on the falling and rising edge of Data Strobe (DQS) adopted by DDR SDRAM until the burst length is completed. Publication Date: Jul. 2009 Revision: 2.3 15/50 #### **Burst Write Operation** The Burst Write command is issued by having $\overline{CS}$ , $\overline{CAS}$ and $\overline{WE}$ low while holding $\overline{RAS}$ high at the rising edge of the clock (CLK). The address inputs determine the starting column address. There is no write latency relative to DQS required for burst write cycle. The first data of a burst write cycle must be applied on the DQ pins $t_{DS}$ (Data-in setup time) prior to data strobe edge enabled after $t_{DQSS}$ from the rising edge of the clock (CLK) that the write command is issued. The remaining data inputs must be supplied on each subsequent falling and rising edge of Data Strobe until the burst length is completed. When the burst has been finished, any additional data supplied to the DQ pins will be ignored. Publication Date : Jul. 2009 Revision : 2.3 16/50 #### Read Interrupted by a Read A Burst Read can be interrupted before completion of the burst by new Read command of any bank. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. The data from the first Read command continues to appear on the outputs until the $\overline{\text{CAS}}$ latency from the interrupting Read command is satisfied. At this point the data from the interrupting Read command appears. Read to Read interval is minimum 1 Clock. # Read Interrupted by a Write & Burst Stop To interrupt a burst read with a write command, Burst Stop command must be asserted to avoid data contention on the I/O bus by placing the DQ's(Output drivers) in a high impedance state. To insure the DQ's are tri-stated one cycle before the beginning the write operation, Burt stop command must be applied at least RU(CL) clocks [RU means round up to the nearest integer] before the Write command. Publication Date: Jul. 2009 Revision: 2.3 17/50 #### Read Interrupted by a Precharge A Burst Read operation can be interrupted by precharge of the same bank. The minimum 1 clock is required for the read to precharge intervals. A precharge command to output disable latency is equivalent to the $\overline{CAS}$ latency. When a burst Read command is issued to a DDR SDRAM, a Precharge command may be issued to the same bank before the Read burst is complete. The following functionality determines when a Precharge command may be given during a Read burst and when a new Bank Activate command may be issued to the same bank. - 1. For the earliest possible Precharge command without interrupting a Read burst, the Precharge command may be given on the rising clock edge which is CL clock cycles before the end of the Read burst where CL is the $\overline{\text{CAS}}$ Latency. A new Bank Activate command may be issued to the same bank after t<sub>RP</sub> (RAS precharge time). - 2. When a Precharge command interrupts a Read burst operation, the Precharge command may be given on the rising clock edge which is CL clock cycles before the last data from the interrupted Read burst where CL is the CAS Latency. Once the last data word has been output, the output buffers are tristated. A new Bank Activate command may be issued to the same bank after t<sub>RP</sub>. - 3. For a Read with autoprecharge command, a new Bank Activate command may be issued to the same bank after t<sub>RP</sub> where t<sub>RP</sub> begins on the rising clock edge which is CL clock cycles before the end of the Read burst where CL is the CAS Latency. During Read with autoprecharge, the initiation of the internal precharge occurs at the same time as the earliest possible external Precharge command would initiate a precharge operation without interrupting the Read burst as described in 1 above. - 4. For all cases above, $t_{RP}$ is an analog delay that needs to be converted into clock cycles. The number of clock cycles between a Precharge command and a new Bank Activate command to the same bank equals $t_{RP}$ / $t_{CK}$ (where $t_{CK}$ is the clock cycle time) with the result rounded up to the nearest integer number of clock cycles. In all cases, a Precharge operation cannot be initiated unless $t_{RAS}(min)$ [minimum Bank Activate to Precharge time] has been satisfied. This includes Read with autoprecharge commands where $t_{RAS}(min)$ must still be satisfied such that a Read with autoprecharge command has the same timing as a Read command followed by the earliest possible Precharge command which does not interrupt the burst. Publication Date : Jul. 2009 Revision : 2.3 18/50 #### Write Interrupted by a Write A Burst Write can be interrupted before completion of the burst by a new Write command, with the only restriction that the interval that separates the commands must be at least one clock cycle. When the previous burst is interrupted, the remaining addresses are overridden by the new address and data will be written into the device until the programmed burst length is satisfied. The following functionality establishes how a Write command may interrupt a Read burst. - 1. For Write commands interrupting a Read burst, a Read burst, a Burst Terminate command is required to stop the read burst and tristate the DQ bus prior to valid input write data. Once the Burst Terminate command has been issued, the minimum delay to a Write command = RU(CL) [CL is the CAS Latency and RU means round up to the nearest integer]. - 2. It is illegal for a Write command to interrupt a Read with autoprecharge command. Publication Date: Jul. 2009 Revision: 2.3 19/50 ESMT M13S128324A #### Write Interrupted by a Read & DM A burst write can be interrupted by a read command of any bank. The DQ's must be in the high impedance state at least one clock cycle before the interrupting read data appear on the outputs to avoid data contention. When the read command is registered, any residual data from the burst write cycle must be masked by DM. The delay from the last data to read command (twtr) is required to avoid the data contention DRAM inside. Data that are presented on the DQ pins before the read command is initiated will actually be written to the memory. Read command interrupting write can not be issued at the next clock edge of that of write command. The following functionality established how a Read command may interrupt a Write burst and which input data is not written into the memory. - 1. For Read commands interrupting a Write burst, the minimum Write to Read command delay is 2 clock cycles. The case where the Write to Read delay is 1 clock cycle is disallowed. - 2. For read commands interrupting a Write burst, the DM pin must be used to mask the input data words which immediately precede the interrupting Read operation and the input data word which immediately follows the interrupting Read operation. - 3. For all cases of a Read interrupting a Write, the DQ and DQS buses must be released by the driving chip (i.e., the memory controller) in time to allow the buses to turn around before the SDRAM drives them during a read operation. - 4. If input Write data is masked by the Read command, the DQS inputs are ignored by the SDRAM. - 5. It is illegal for a Read command interrupt a Write with autoprecharge command. Publication Date: Jul. 2009 Revision: 2.3 20/50 #### Write Interrupted by a Precharge & DM A burst write operation can be interrupted before completion of the burst by a precharge of the same bank. Random column access is allowed. A write recovery time ( $t_{WR}$ ) is required from the last data to precharge command. When precharge command is asserted, any residual data from the burst write cycle must be masked by DM. Precharge timing for Write operations in DRAMs requires enough time to allow "Write recovery" which is the time required by a DRAM core to properly store a full "0" or "1" level before a Precharge operation. For DDR SDRAM, a timing parameter, twr, is used to indicate the required of time between the last valid write operation and a Precharge command to the same bank. The precharge timing for writes is a complex definition since the write data is sampled by the data strobe and the address is sampled by the input clock. Inside the SDRAM, the data path is eventually synchronizes with the address path by switching clock domains from the data strobe clock domain to the input clock domain. This makes the definition of when a precharge operation can be initiated after a write very complex since the write recovery parameter must reference only the clock domain that is used to time the internal write operation i.e., the input clock domain. $t_{WR}$ starts on the rising clock edge after the last possible DQS edge that strobed in the last valid and ends on the rising clock edge that strobes in the precharge command. - 1. For the earliest possible Precharge command following a Write burst without interrupting the burst, the minimum time for write recovery is defined by t<sub>WR</sub>. - 2. When a precharge command interrupts a Write burst operation, the data mask pin, DQ, is used to mask input data during the time between the last valid write data and the rising clock edge in which the Precharge command is given. During this time, the DQS input is still required to strobe in the state of DM. The minimum time for write recovery is defined by tw... - 3. For a Write with autoprecharge command, a new Bank Activate command may be issued to the same bank after $t_{WR}$ + $t_{RP}$ where $t_{WR}$ + $t_{RP}$ starts on the falling DQS edge that strobed in the last valid data and ends on the rising clock edge that strobes in the Bank Activate commands. During write with autoprecharge, the initiation of the internal precharge occurs at the same time as the earliest possible external Precharge command without interrupting the Write burst as described in 1 above. - 4. In all cases, a Precharge operation cannot be initiated unless t<sub>RAS</sub>(min) [minimum Bank Activate to Precharge time] has been satisfied. This includes Write with autoprecharge commands where t<sub>RAS</sub>(min) must still be satisfied such that a Write with autoprecharge command has the same timing as a Write command followed by the earliest possible Precharge command which does not interrupt the burst. Publication Date: Jul. 2009 Revision: 2.3 21/50 #### **Burst Stop** The burst stop command is initiated by having $\overline{RAS}$ and $\overline{CAS}$ high with $\overline{CS}$ and $\overline{WE}$ low at the rising edge of the clock (CLK). The burst stop command has the fewest restriction making it the easiest method to use when terminating a burst read operation before it has been completed. When the burst stop command is issued during a burst read cycle, the pair of data and DQS (Data Strobe) go to a high impedance state after a delay which is equal to the $\overline{CAS}$ latency set in the mode register. The burst stop command, however, is not supported during a write burst operation. The Burst Stop command is a mandatory feature for DDR SDRAMs. The following functionality is required. - 1. The BST command may only be issued on the rising edge of the input clock, CLK. - 2. BST is only a valid command during Read burst. - 3. BST during a Write burst is undefined and shall not be used. - 4. BST applies to all burst lengths. - 5. BST is an undefined command during Read with autoprecharge and shall not be used. - 6. When terminating a burst Read command, the BST command must be issued $L_{BST}$ ("BST Latency") clock cycles before the clock edge at which the output buffers are tristated, where $L_{BST}$ equals the $\overline{CAS}$ latency for read operations. - 7. When the burst terminates, the DQ and DQS pins are tristated. The BST command is not byte controllable and applies to all bits in the DQ data word and the (all) DQS pin(s). Publication Date: Jul. 2009 Revision: 2.3 22/50 # **DM** masking The DDR SDRAM has a data mask function that can be used in conjunction with data write cycle. Not read cycle. When the data mask is activated (DM high) during write operation, DDR SDRAM does not accept the corresponding data. (DM to data-mask latency is zero) DM must be issued at the rising or falling edge of data strobe. Publication Date: Jul. 2009 Revision: 2.3 23/50 # **Read With Auto Precharge** If a read with auto-precharge command is initiated, the DDR SDRAM automatically enters the precharge operation BL/2 clock later from a read with auto-precharge command when $t_{RAS}(min)$ is satisfied. If not, the start point of precharge operation will be delayed until $t_{RAS}(min)$ is satisfied. Once the precharge operation has started the bank cannot be reactivated and the new command can not be asserted until the precharge time $(t_{RP})$ has been satisfied At burst read / write with auto precharge, CAS interrupt of the same bank is illegal. #### Write with Auto Precharge If A8 is high when write command is issued, the write with auto-precharge function is performed. Any new command to the same bank should not be issued until the internal precharge is completed. The internal precharge begins after keeping $t_{WR}(min)$ . Publication Date: Jul. 2009 Revision: 2.3 24/50 #### **Auto Refresh & Self Refresh** #### **Auto Refresh** An auto refresh command is issued by having $\overline{CS}$ , $\overline{RAS}$ and $\overline{CAS}$ held low with CKE and $\overline{WE}$ high at the rising edge of the clock(CLK). All banks must be precharged and idle for $t_{RP}(min)$ before the auto refresh command is applied. No control of the external address pins is requires once this cycle has started because of the internal address counter. When the refresh cycle has completed, all banks will be in the idle state. A delay between the auto refresh command and the next activate command or subsequent auto refresh command must be greater than or equal to the $t_{RFC}(min)$ . #### Self Refresh A self refresh command is defines by having $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and CKE held low with $\overline{\text{WE}}$ high at the rising edge of the clock (CLK). Once the self refresh command is initiated, CKE must be held low to keep the device in self refresh mode. During the self refresh operation, all inputs except CKE are ignored. The clock is internally disabled during self refresh operation to reduce power consumption. The self refresh is exited by supplying stable clock input before returning CKE high, asserting deselect or NOP command and then asserting CKE high for longer than $t_{\text{XSRD}}$ for locking of DLL. Note: After self refresh exit, input an auto refresh command immediately. Publication Date: Jul. 2009 Revision: 2.3 25/50 #### **Power Down** Power down is entered when CKE is registered low (no accesses can be in progress). If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CLK, CLK and CKE. For maximum power savings, the user has the option of disabling the DLL prior to entering power-down. In that case, the DLL must be enabled after exiting power-down, and 200 clock cycles must occur before a READ command can be issued. However, power-down duration is limited by the refresh requirements of the device, so in most applications, the self-refresh mode is preferred over the DLL disable power-down mode. In the power-down, CKE LOW and a stable clock signal must be maintained at the inputs of the DDR SDRAM, and all other input signals are "Don't Care". The power-down state is synchronously exited when CKE is registered HIGH (along with a NOP or DESELECT command). A valid executable command may be applied one clock cycle later. Publication Date: Jul. 2009 Revision: 2.3 26/50 # **Functional Truth Table.** | Current | cs | RAS | CAS | WE | Address | Command | Action | |------------|----|-----|-----|----|------------------|----------------|-----------------------------------------------------------------------------| | | Н | Х | Х | Х | Х | DESEL | NOP | | | L | Н | Н | Н | Х | NOP | NOP | | | L | Н | Н | L | BA | Burst Stop | ILLEGAL*2 | | IDLE | L | Н | L | Х | BA, CA, A8 | READ / WRITE | ILLEGAL*2 | | IDLE | L | L | Н | Н | BA, RA | Active | Bank Active, Latch RA | | | L | L | Н | L | BA, A8 | PRE / PREA | NOP*4 | | | L | L | L | Ι | X | Refresh | AUTO-Refresh*5 | | | L | L | L | L | Op-Code Mode-Add | MRS | Mode Register Set*5 | | | Н | Х | Х | Х | X | DESEL | NOP | | | L | Н | Н | Ι | X | NOP | NOP | | | L | Н | Н | L | ВА | Burst Stop | NOP | | | L | Н | L | Н | BA, CA, A8 | READ / READA | Begin Read, Latch CA,<br>Determine Auto -precharge | | ROW ACTIVE | L | Н | L | L | BA, CA, A8 | WRITE / WRITEA | Begin Write, Latch CA,<br>Determine Auto -precharge | | | L | L | Н | Н | BA, RA | Active | Bank Active/ILLEGAL*2 | | | L | L | Н | L | BA, A8 | PRE / PREA | Precharge/Precharge All | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | | | Н | Х | Х | Χ | X | DESEL | NOP (Continue Burst to END) | | | L | Н | Н | Ι | X | NOP | NOP (Continue Burst to END) | | | L | Н | Н | L | ВА | Burst Stop | Terminate Burst | | READ | L | Н | L | Н | BA, CA, A8 | READ / READA | Terminate Burst, Latch CA,<br>Begin New Read, Determine<br>Auto-Precharge*3 | | NE/18 | L | Н | L | L | BA, CA, A8 | WRITE / WRITEA | ILLEGAL | | | L | L | Н | Н | BA, RA | Active | Bank Active/ILLEGAL*2 | | | L | L | Н | L | BA, A8 | PRE / PREA | Terminate Burst, Precharge | | | L | L | L | Н | X | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | Publication Date: Jul. 2009 Revision: 2.3 27/50 | Current State | cs | RAS | CAS | WE | Address | Command | Action | | | |---------------|----|-----|-----|----|------------------|--------------|--------------------------------------------------------------------------------------|--|--| | | Н | Х | Х | Х | Х | DESEL | NOP (Continue Burst to end) | | | | | L | Н | Н | Н | Х | NOP | NOP (Continue Burst to end) | | | | | L | Н | Н | L | BA | Burst Stop | ILLEGAL | | | | | L | н | L | Н | BA, CA, A8 | READ/READA | Terminate Burst With DM=High,<br>Latch CA, Begin Read, Determine<br>Auto-Precharge*3 | | | | WRITE | L | Н | L | L | BA, CA, A8 | WRITE/WRITEA | Terminate Burst, Latch CA,<br>Begin new Write, Determine<br>Auto-Precharge*3 | | | | | L | L | Н | Н | BA, RA | Active | Bank Active/ILLEGAL*2 | | | | | L | L | Н | L | BA, A8 | PRE / PREA | Terminal Burst With DM=High, Precharge | | | | | L | L | L | Н | X | Refresh | ILLEGAL | | | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | | | | | Н | Х | Х | Х | Х | DESEL | NOP (Continue Burst to end) | | | | | L | Н | Н | Н | X | NOP | NOP (Continue Burst to end) | | | | | L | Н | Н | L | ВА | Burst Stop | ILLEGAL | | | | READ with | L | Н | L | Ι | BA, CA, A8 | READ | READ*7 | | | | AUTO | L | H L | | L | BA, CA, A8 | WRITE | ILLEGAL | | | | PRECHARGE | L | L | Н | Н | BA, RA | Active | Bank Active/ILLEGAL*2 | | | | | L | L | Н | L | BA, A8 | PRE / PREA | ILLEGAL*2 | | | | | L | L | L | Н | X | Refresh | ILLEGAL | | | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | | | | | Ι | Х | Х | Χ | X | DESEL | NOP (Continue Burst to END) | | | | | L | Н | Н | Н | X | NOP | NOP (Continue Burst to END) | | | | | L | Н | Н | L | ВА | Burst Stop | ILLEGAL | | | | WRITE with | L | Н | L | Н | BA, CA, A8 | READ | ILLEGAL | | | | AUTO | L | Н | L | L | BA, CA, A8 | WRITE | Write | | | | PRECHARGE | L | L | Н | Н | BA, RA | Active | Bank Active/ILLEGAL*2 | | | | | L | L | Н | L | BA, A8 | PRE / PREA | ILLEGAL*2 | | | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | | | Publication Date : Jul. 2009 Revision : 2.3 28/50 | Current State | cs | RAS | CAS | WE | Address | Command | Action | | |---------------------|-------------|-----|-----|----|------------------|--------------|------------------------------------------|--| | | Н | Х | Х | Х | Х | DESEL | NOP (Idle after t <sub>RP</sub> ) | | | | L | Н | Н | Н | Х | NOP | NOP (Idle after t <sub>RP</sub> ) | | | | L | Н | Н | L | BA | Burst Stop | ILLEGAL*2 | | | PRE-CHARGIN | L | Н | L | Х | BA, CA, A8 | READ/WRITE | ILLEGAL*2 | | | G | L | L | Н | Н | BA, RA | Active | ILLEGAL*2 | | | | L | L | Н | L | BA, A8 | PRE / PREA | NOP*4 (Idle after t <sub>RP</sub> ) | | | | L | L | L | Н | X | Refresh | ILLEGAL | | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | | | | Н | Х | Х | Х | Х | DESEL | NOP (ROW Active after t <sub>RCD</sub> ) | | | | L | Н | Н | Н | Х | NOP | NOP (ROW Active after t <sub>RCD</sub> ) | | | | L | Н | Н | L | ВА | Burst Stop | ILLEGAL*2 ILLEGAL*2 | | | ROW | L | Н | L | Х | BA, CA, A8 | READ / WRITE | | | | ACTIVATING | ATING L L F | | Н | Н | BA, RA | Active | ILLEGAL*2 | | | | L | L | Н | L | BA, A8 | PRE / PREA | ILLEGAL*2 | | | | L | L | L | Н | X | Refresh | ILLEGAL | | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | | | | Н | Х | Х | Х | X | DESEL | NOP | | | | L | Н | Н | Н | X | NOP | NOP | | | | L | Н | Н | L | ВА | Burst Stop | ILLEGAL*2 | | | | L | Н | L | Н | BA, CA, A8 | READ | ILLEGAL*2 | | | WRITE<br>RECOVERING | L | Н | L | L | BA, CA, A8 | WRITE | WRITE | | | | L | L | Н | Н | BA, RA | Active | ILLEGAL*2 | | | | L | L | Н | L | BA, A8 | PRE / PREA | ILLEGAL*2 | | | | L | L | L | Н | X | Refresh | ILLEGAL | | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | | Publication Date: Jul. 2009 Revision: 2.3 29/50 | Current State | cs | RAS | CAS | WE | Address | Command | Action | |------------------|----|-----|-----|----|------------------|--------------|-----------------------------------| | | Н | Х | Х | Х | Х | DESEL | NOP (Idle after t <sub>RP</sub> ) | | | L | Н | Н | Н | Х | NOP | NOP (Idle after t <sub>RP</sub> ) | | | L | Н | Н | L | ВА | Burst Stop | ILLEGAL | | RE-FRESHING | L | Н | L | Х | BA, CA, A8 | READ/WRITE | ILLEGAL | | RE-FRESHING | L | L | Н | Н | BA, RA | Active | ILLEGAL | | | L | L | Н | L | BA, A8 | PRE / PREA | ILLEGAL | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | | | Н | Х | Х | Х | Х | DESEL | NOP (Idle after t <sub>RP</sub> ) | | | L | Н | Н | Н | Х | NOP | NOP (Idle after t <sub>RP</sub> ) | | | L | Н | Н | L | ВА | Burst Stop | ILLEGAL | | MODE<br>REGISTER | L | Н | L | Χ | BA, CA, A8 | READ / WRITE | ILLEGAL | | SETTING | L | L | Н | Τ | BA, RA | Active | ILLEGAL | | | L | L | Н | L | BA, A8 | PRE / PREA | ILLEGAL | | | L | L | L | Η | X | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS | ILLEGAL | #### ABBREVIATIONS: H = High Level, L = Low level, V = Valid, X = Don't Care BA = Bank Address, RA =Row Address, CA = Column Address, NOP = No Operation #### Note: - 1. All entries assume that CKE was High during the preceding clock cycle and the current clock cycle. - 2. ILLEGAL to bank in specified state; function may be legal in the bank indicated by BA, depending on the state of the bank. - 3. Must satisfy bus contention, bus turn around and write recovery requirements. - 4. NOP to bank precharging or in idle state. May precharge bank indicated by BA. - 5. ILLEGAL of any bank is not idle. - 6. Same bank's previous auto precharg will not be performed. But if the bank is different, previous auto precharge will be performed. - 7. Refer to "Read with Auto Precharge: for more detailed information. ILLEGAL = Device operation and / or data integrity are not guaranteed. Publication Date: Jul. 2009 Revision: 2.3 30/50 | Current State | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | Add | Action | |-----------------------------------|------------|----------|----|-----|-----|----|-----|-------------------------------------------------| | | Н | Х | Х | Х | Х | Х | Х | INVALID | | | L | Н | Η | Х | Х | Х | Х | Exit Self-Refresh | | | L | Н | L | Н | Н | Η | Х | Exit Self-Refresh | | SELF-REFRESHING*1 | L | Н | L | Н | Н | L | Х | ILLEGAL | | | L | Н | L | Н | L | Χ | Х | ILLEGAL | | | L | Н | L | L | Х | Χ | Х | ILLEGAL | | | L | L | Χ | Х | Х | Χ | Х | NOP (Maintain Self-Refresh) | | | Η | Х | Х | Х | Х | Х | Х | INVALID | | POWER DOWN | L | Н | Х | Х | Х | Х | Х | Exit Power Down (Idle after t <sub>PDEX</sub> ) | | | L | L | Х | Х | Х | Х | Х | NOP (Maintain Power Down) | | | Η | Н | Х | Х | Х | Х | Х | Refer to Function True Table | | | Η | L | L | L | L | Η | Х | Enter Self-Refresh | | | Η | L | Η | Х | Х | Х | Х | Exit Power Down | | ALL BANKS IDLE*2 | Η | L | L | Н | Н | Η | Х | Exit Power Down | | ALL BAINNS IDLE 2 | Н | L | L | Н | Н | L | Х | ILLEGAL | | | Н | L | L | Н | L | Х | Х | ILLEGAL | | | Н | L | L | L | Х | Х | Х | ILLEGAL | | | L | L | L | Х | Х | Х | Х | Refer to Current State = Power Down | | | Н | Н | Х | Х | Х | Х | Х | Refer to Function True Table | | ANY STATE other than listed above | | | | | | | | | | ADDDE WATIONS | | | | | | | | | #### **ABBREVIATIONS:** H = High Level, L = Low level, V = Valid, X = Don't Care #### Note: - 1. CKE Low to High transition will re-enable CLK, $\overline{\text{CLK}}$ and other inputs asynchronously. A minimum setup time must be satisfied before issuing any command other than EXIT. - 2. Power-Down and Self-Refresh can be entered only from All Bank Idle state. Publication Date: Jul. 2009 Revision: 2.3 31/50 # Basic Timing (Setup, Hold and Access Time @ BL=4, CL=3) Note: 1. thp is lesser of tcl or tch clock transition collectively when a bank is active. Publication Date: Jul. 2009 Revision: 2.3 32/50 # Multi Bank Interleaving READ (@ BL=4, CL=3) # Multi Bank Interleaving WRITE (@ BL=4) # Read with Auto Precharge (@ BL=8) Note: 1. The row active command of the precharge bank can be issued after t<sub>RP</sub> from this point. The new read/write command of another activated bank can be issued from this point. At burst read/write with auto precharge, CAS interrupt of the same bank is illegal. Publication Date : Jul. 2009 Revision : 2.3 35/50 # Write with Auto Precharge (@ BL=8) Note: 1. The row active command of the precharge bank can be issued after $t_{RP}$ from this point. The new read/write command of another activated bank can be issued from this point. At burst read/write with auto precharge, $\overline{\text{CAS}}$ interrupt of the same/another bank is illegal. Publication Date: Jul. 2009 Revision: 2.3 36/50 ### Read Interrupted by Precharge (@ BL=8) ### Read Interrupted by a Read (@ BL=8, CL=3) # Read Interrupted by a Write & Burst stop (@ BL=8, CL=3) ### Write followed by Precharge (@ BL=4) #### Write Interrupted by Precharge & DM (@ BL=8) ### Write Interrupted by a Read (@ BL=8, CL=3) ### DM Function (@ BL=8) only for write ESMT #### Power up & Initialization Sequence ## **Mode Register Set** ESMT M13S128324A #### **Simplified State Diagram** PREALL = Precharge All Banks MRS = Mode Register Set EMRS = Extended Mode Register Set REFS = Enter Self Refresh REFSX = Exit Self Refresh REFA = Auto Refresh CKEL = Enter Power Down CKEH = Exit Power Down ACT = Active Write A = Write with Autoprecharge Read A = Read with Autoprecharge PRE = Precharge #### **PACKING DIMENSIONS** #### **144-BALL** FBGA DDR DRAM (12x12mm) #### NOTE : - 1. CONTROLLING DIMENSION: MILLIMETER. - 2. PRIMARY DATUM C AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. - 3. DIMENSION 6 IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C. - 4. THERE SHALL BE A MINIMUM CLEARANCE OF 0.25mm BETWEEN THE EDGE OF THE SOLDER BALL AND THE BODY EDGE. - 5. REFERANCE DOCUMENT : JEDEC MO-205 . - 6. THE PATTERN OF PIN 1 FIDUCIAL IS FOR REFERENCE ONLY . | Symbol | Dimension in mm | | | Dimension in inch | | | |--------|-----------------|-------|-------|-------------------|-------|-------| | | Min | Norm | Max | Min | Norm | Max | | Α | 1.14 | | 1.40 | 0.049 | | 0.055 | | A1 | 0.30 | 0.35 | 0.40 | 0.012 | 0.014 | 0.016 | | Фb | 0.40 | 0.45 | 0.50 | 0.016 | 0.018 | 0.020 | | D | 11.90 | 12.00 | 12.10 | 0.469 | 0.472 | 0.476 | | E | 11.90 | 12.00 | 12.10 | 0.469 | 0.472 | 0.476 | | D1 | | 8.80 | | | 0.346 | | | E1 | | 8.80 | | | 0.346 | | | е | | 0.80 | | | 0.031 | | | aaa | 0.10 | | | 0.004 | | | | bbb | | 0.10 | | 0.004 | | | | ddd | | 0.12 | | 0.005 | | | | eee | | 0.15 | | 0.004 | | | | fff | 0.08 | | | 0.006 | | | | MD/ME | 12/12 | | | 12/12 | | | Publication Date: Jul. 2009 Revision: 2.3 47/50 ESMT M13S128324A PACKING DIMENSIONS 100-LEAD LQFP DDR SDRAM(14x20mm) | Symbol | Dimension in inch | | | Dimension in mm | | | |--------|-------------------|-------|----------------|-----------------|-------|----------------| | | Min | Norm | Max | Min | Norm | Max | | Α | | | 0.063 | | | 1.60 | | A1 | 0.002 | | 0.006 | 0.05 | | 0.15 | | A2 | 0.053 | 0.055 | 0.057 | 1.35 | 1.40 | 1.45 | | b | 0.009 | 0.013 | 0.015 | 0.22 | 0.32 | 0.38 | | b1 | 0.009 | 0.012 | 0.013 | 0.22 | 0.30 | 0.33 | | С | 0.004 | | 0.008 | 0.09 | | 0.20 | | с1 | 0.004 | | 0.006 | 0.09 | | 0.16 | | D | 0.860 | 0.866 | 0.872 | 21.85 | 22.00 | 22.15 | | D1 | 0.783 | 0.787 | 0.791 | 19.90 | 20.00 | 20.10 | | E | 0.624 | 0.630 | 0.636 | 15.85 | 16.00 | 16.15 | | E1 | 0.547 | 0.551 | 0.555 | 13.90 | 14.00 | 14.10 | | е | 0.026 BSC | | | 0.65 BSC | | | | У | | | 0.004 | | | 0.10 | | L | 0.018 | 0.024 | 0.030 | 0.45 | 0.60 | 0.75 | | L1 | 0.039 REF | | | 1.00 REF | | | | θ° | 00 | 3.5° | 7 <sup>0</sup> | 00 | 3.5° | 7 <sup>0</sup> | Publication Date: Jul. 2009 Revision: 2.3 48/50 ## **Revision History** | Revision | Date | Description | |----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | 2005.05.13 | Original | | 0.2 | 2005.08.08 | Delete Non-Pb-free of ordering information Modify typing error of Pin Arrangement | | 1.0 | 2006.03.08 | <ol> <li>Delete "Preliminary" at every page</li> <li>Modify t<sub>WR</sub> from 2clk to 15ns</li> <li>Modify t<sub>WTR</sub> from 1clk to 2clk</li> </ol> | | 1.1 | 2006.10.25 | Add -4BG spec (only for CL4) | | 1.2 | 2006.11.16 | Add 100 pin LQFP package | | 1.3 | 2007.03.02 | Delete BGA ball name of packing dimensions | | 1.4 | 2007.03.12 | Add -3.6 speed grade | | 1.5 | 2007.03.22 | Add -4(CL3) specification | | 1.6 | 2007.03.29 | Modify A10 to A8 on P26 Modify the figure on P37 | | 1.7 | 2007.04.17 | Modify -4(CL3) V <sub>DD</sub> ; V <sub>DDQ</sub> spec | | 1.8 | 2007.05.02 | Modify P <sub>D</sub> spec | | 1.9 | 2007.06.22 | Modify the description about EMRS | | 2.0 | 2007.08.30 | Modify 100 Lead LQFP packing dimension | | 2.1 | 2008.01.09 | Correct some type errors | | 2.2 | 2008.04.07 | Add Simplified State Diagram | | 2.3 | 2009.07.02 | Move Revision History to the last Add the specification of V <sub>IN</sub> and V <sub>ID</sub> Modify the specification of I <sub>I</sub> Add a note of self refresh operation Correct Burst Length | Publication Date : Jul. 2009 Revision : 2.3 49/50 ESMT M13S128324A ## **Important Notice** All rights reserved. No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT. The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice. The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others. Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs. ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications. Publication Date: Jul. 2009 Revision: 2.3 50/50