# 38K0 Group User's Manual RENESAS 8-BIT SINGLE-CHIP MICROCOMPUTER 740 FAMILY / 38000 SERIES All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Technology Corp. without notice. Please review the latest information published by Renesas Technology Corp. through various means, including the Renesas Technology Rev. 2.00 Revision date: Oct 05, 2006 Corp. website (http://www.renesas.com). Renesas Technology www.renesas.com ### Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. ### Notes regarding these materials - 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. - 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/ or the country of destination is prohibited. - 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. ### General Precautions in the Handling of MPU/MCU Products The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence. ### 1. Handling of Unused Pins Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual. — The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual. ### 2. Processing at Power-on The state of the product is undefined at the moment when power is supplied. - The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. - In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified. - 3. Prohibition of Access to Reserved Addresses Access to reserved addresses is prohibited. — The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed. ### 4. Clock Signals After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized. — When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable. ### 5. Differences between Products Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems. — The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products. ### **BEFORE USING THIS MANUAL** This user's manual consists of the following three chapters. Refer to the chapter appropriate to your conditions, such as hardware design or software development. Chapter 3 also includes necessary information for systems development. You must refer to that chapter. ### 1. Organization ### CHAPTER 1 HARDWARE This chapter describes features of the microcomputer and operation of each peripheral function. #### CHAPTER 2 APPLICATION This chapter describes usage and application examples of peripheral functions, based mainly on setting examples of relevant registers. ### CHAPTER 3 APPENDIX This chapter includes necessary information for systems development using the microcomputer, such as the electrical characteristics, the list of registers. ### 2. Structure of register The figure of each register structure describes its functions, contents at reset, and attributes as follows: ### 3. Supplementation For details of software, refer to the "740 FAMILY SOFTWARE MANUAL." For details of development support tools, refer to the "Renesas Technology" Homepage (http://www.renesas.com). ### **Table of contents** | CHAPTER 1 HARDWARE | | |--------------------------------------|-----| | DESCRIPTION | • | | FEATURES | | | PIN CONFIGURATION | | | | | | FUNCTIONAL BLOCK | | | PIN DESCRIPTION | | | PART NUMBERING | | | GROUP EXPANSION | | | Memory Type | | | Memory Size | | | Packages | | | FUNCTIONAL DESCRIPTION | 7 | | Central Processing Unit (CPU) | 7 | | Memory | 11 | | I/O Ports | | | Interrupts | 17 | | Timers | | | Serial Interface | | | USB Function | | | External Bus Interface (EXB) | | | Multichannel RAM | | | A/D Converter | | | Watchdog Timer | | | Reset Circuit | | | PLL Circuit (Frequency Synthesizer) | | | , , , | | | Clock Generating Circuit | | | Flash Memory Mode | | | NOTES ON PROGRAMMING | | | NOTES ON USAGE | | | DATA REQUIRED FOR MASK ORDERS | | | FUNCTIONAL DESCRIPTION SUPPLEMENT | 111 | | CHAPTER 2 APPLICATION | | | 2.1 I/O port | | | 2.1.1 Memory map | | | 2.1.2 Related registers | | | 2.1.3 Handling of unused pins | | | 2.1.4 Notes on input and output pins | | | 2.1.5 Termination of unused pins | | | 2.2 Interrupt | | | 2.2.1 Memory map | | | · | | | 2.2.2 Related registers | | | 2.2.3 Interrupt source | | | 2.2.4 Interrupt operation | | | 2.2.5 Interrupt control | | | 2.2.6 INT interrupt | | | 2.2.7 Key input interrupt | | | 2.2.8 Notes on interrupts | 21 | | 2.3 | Timer | . 23 | |--------------|--------------------------------------------------|------| | | 2.3.1 Memory map | . 23 | | | 2.3.2 Related registers | . 23 | | | 2.3.3 Timer application examples | . 28 | | | 2.3.4 Notes on timer | . 39 | | 2.4 | Serial I/O | . 40 | | | 2.4.1 Memory map | . 40 | | | 2.4.2 Related registers | . 41 | | | 2.4.3 Serial I/O connection examples | | | | 2.4.4 Setting of serial I/O transfer data format | | | | 2.4.5 Serial I/O application examples | | | | 2.4.6 Notes on serial I/O | | | | USB function | | | | External bus interface(EXB) | | | 2.7 | A/D converter | | | | 2.7.1 Memory map | | | | 2.7.2 Related registers | | | | 2.7.3 A/D converter application examples | | | | 2.7.4 Notes on A/D converter | | | 2.8 | Watchdog timer | | | | 2.8.1 Memory map | | | | 2.8.2 Related registers | | | | 2.8.3 Watchdog timer application examples | | | | 2.8.4 Notes on watchdog timer | | | 2.9 | Reset | | | | 2.9.1 Connection example of reset IC | | | | 2.9.2 Notes on RESET pin | | | 2.1 | 0 Frequency synthesizer (PLL) | | | | 2.10.1 Memory map | | | | 2.10.2 Related registers | | | | 2.10.3 Functional description | | | 2 4 | 1 Clock generating circuit | | | <b>Z</b> . I | 2.11.1 Memory map | | | | 2.11.2 Related registers | | | | 2.11.3 Oscillation control | | | 2 1 | 2 Standby function | | | ۷. ۱ | 2.12.1 Memory map | | | | 2.12.2 Related registers | | | | 2.12.3 Stop mode | | | | 2.12.4 Wait mode | | | | 2.12.5 Notes on stand-by function | | | 2.1 | 3 Flash memory | | | | 2.13.1 Overview | | | | 2.13.2 Memory map | | | | 2.13.3 Related registers | | | | 2.13.4 Parallel I/O mode | | | | 2.13.5 Standard serial I/O mode | | | | 2.13.6 CPU rewrite mode | | | | 2.13.7 Flash memory mode application examples | | | | | 111 | ### **CHAPTER 3 APPENDIX** ■ | 3.1 Electrical characteristics | 2 | |----------------------------------------------------------------------------|------------| | 3.1.1 Absolute maximum ratings | | | 3.1.2 Recommended operating conditions | 3 | | 3.1.3 Electrical characteristics | | | 3.1.4 A/D converter characteristics | | | 3.1.5 Timing requirements | 8 | | 3.1.6 Switching characteristics | 11 | | 3.2 Notes on use | 20 | | 3.2.1 Notes on input and output ports | 20 | | 3.2.2 Termination of unused pins | 21 | | 3.2.3 Notes on interrupts | 22 | | 3.2.4 Notes on timer | 23 | | 3.2.5 Notes on serial I/O | 24 | | 3.2.6 Notes on USB function | 26 | | 3.2.7 Notes on A/°D converter | 27 | | 3.2.8 Notes on watchdog timer | 27 | | 3.2.9 Notes on RESET pin | 27 | | 3.2.10 Notes onPLL | 27 | | 3.2.11 Notes on stand-by function | 28 | | 3.2.12 Notes on CPU rewrite mode | 28 | | 3.2.13 Notes on programming | 29 | | 3.2.14 Notes on flash memory version | 31 | | 3.2.15 Electric Characteristic Differences Between Mask ROM and Flash Memo | ry Versior | | MCUs | 31 | | 3.3 Countermeasures against noise | 32 | | 3.3.1 Shortest wiring length | 32 | | 3.3.2 Connection of bypass capacitor across Vss line and Vcc line | | | 3.3.3 Wiring to analog input pins | 35 | | 3.3.4 Oscillator concerns | 36 | | 3.3.5 Setup for I/O ports | 37 | | 3.3.6 Providing of watchdog timer function by software | 38 | | 3.4 List of registers | 39 | | 3.5 Package outline | 73 | | 3.6 Machine instructions | 75 | | 3.7 List of instruction code | | | 3.8 SFR memory map | 88 | | 3.9 Pin configurations | 89 | ## List of figures ### **CHAPTER 1 HARDWARE** | | Pin configuration of 38K0 group | | |---------|---------------------------------------------------------------------------------------------|------| | Fig. 2 | Functional block diagram | 3 | | - | Part numbering | | | Fig. 4 | Memory expansion plan | 6 | | | 740 Family CPU register structure | | | Fig. 6 | Register push and pop at interrupt generation and subroutine call | 8 | | Fig. 7 | Structure of CPU mode register | 10 | | | Memory map diagram | | | Fig. 9 | Memory map of special function register (SFR) | . 12 | | Fig. 10 | Port block diagram (1) | . 14 | | Fig. 11 | Port block diagram (2) | | | Fig. 12 | Structure of port I/O-related registers | 16 | | Fig. 13 | Interrupt control | | | Fig. 14 | Structure of interrupt-related registers | . 18 | | Fig. 15 | Connection example when using key input interrupt and port P0 block diagram | 19 | | Fig. 16 | Structure of timer X mode register | 20 | | Fig. 17 | Timer block diagram | 21 | | Fig. 18 | Block diagram of clock synchronous serial I/O | 22 | | Fig. 19 | Operation of clock synchronous serial I/O function | 22 | | Fig. 20 | Block diagram of UART serial I/O | 23 | | Fig. 21 | Operation of UART serial I/O function | 23 | | Fig. 22 | Structure of serial I/O control registers | 25 | | Fig. 23 | USB function overview | 26 | | Fig. 24 | USB Function Control Circuit (USBFCC) block diagram | 27 | | Fig. 25 | USB port external circuit (D0+, D0-, USBV <sub>REF</sub> , TrON) block diagram ( $4.0V \le$ | Vcc | | | ≤ 5.25V) | 28 | | Fig. 26 | USB port external circuit (D0+, D0-, USBV <sub>REF</sub> , TrON) block diagram (3.0V $\leq$ | Vcc | | | ≤ 4.0V) | 28 | | Fig. 27 | Example setting of buffer area beginning address | | | Fig. 28 | Examples of interrupt source dependant buffer area offset address | 29 | | Fig. 29 | USB device interrupt control | 31 | | Fig. 30 | USB related registers | 32 | | Fig. 31 | Structure of USB control register | 33 | | Fig. 32 | Structure of USB function enable register | 33 | | Fig. 33 | Structure of USB function address register | 34 | | Fig. 34 | Structure of Frame number register Low | 34 | | Fig. 35 | Structure of Frame number register High | 34 | | Fig. 36 | Structure of USB interrupt source enable register | 35 | | Fig. 37 | Structure of USB interrupt source register | 36 | | Fig. 38 | Structure of Endpoint index register | 36 | | Fig. 39 | Structure of EP00 stage register | 37 | | Fig. 40 | Structure of EP00 control register 1 | | | Fig. 41 | Structure of EP00 control register 2 | 37 | | Fig. 42 | Structure of EP00 control register 3 | 38 | | Fig. 43 | Structure of EP00 interrupt source register | 38 | | Fig. | 44 | Structure of EP00 byte number register | 39 | |------|----|-------------------------------------------------------------------|----| | Fig. | 45 | Structure of EP00 buffer area set register | 39 | | Fig. | 46 | Structure of EP01 set register | 40 | | Fig. | 47 | Structure of EP01 control register 1 | 40 | | Fig. | 48 | Structure of EP01 control register 2 | 41 | | _ | | Structure of EP01 control register 3 | | | _ | | Structure of EP01 interrupt source register | | | - | 51 | · · · · · · · · · · · · · · · · · · · | | | _ | | Structure of EP01 byte number register 1 | | | | | Structure of EP01 MAX. packet size register | | | | | Structure of EP01 buffer area set register | | | _ | | Structure of EP02 set register | | | _ | | Structure of EP02 control register 1 | | | _ | | Structure of EP02 control register 2 | | | _ | | Structure of EP02 control register 3 | | | | | Structure of EP02 interrupt source register | | | | | Structure of EP02 byte number register 0 | | | _ | | Structure of EP02 byte number register 1 | | | _ | | Structure of EP02 MAX. packet size register | | | _ | | Structure of EP02 buffer area set register | | | _ | | Structure of EP03 set register | | | _ | | Structure of EP03 control register 1 | | | _ | | Structure of EP03 control register 2 | | | _ | | Structure of EP03 control register 3 | | | | | Structure of EP03 interrupt source register | | | | | Structure of EP03 byte number register 0 | | | _ | | Structure of EP03 byte number register 1 | | | | | Structure of EP03 MAX. packet size register | | | _ | | Structure of EP03 buffer area set register | | | _ | | External bus interface | | | _ | | Data transfer timing of memory channel | | | _ | | External bus interface (EXB) pin assignment | | | _ | | Block diagram of external bus interface (EXB) | | | _ | | EXB related registers (1) | | | Fig. | 78 | EXB related registers (2) | 58 | | | | Structure of EXB interrupt source enable register | | | _ | | Structure of EXB interrupt source register | | | | | Structure of EXB index register | | | _ | | Structure of Register window 1 | | | _ | | Structure of Register window 2 | | | Fig. | | Index00[low]; Structure of External I/O configuration register | | | Fig. | | Index00[high]; Structure of External I/O configuration register | | | Fig. | | Index01[low]; Structure of Transmit/Receive buffer register | | | Fig. | | Index02[low]; Structure of Memory channel operation mode register | | | Fig. | | Index03[low]; Structure of Memory address counter | | | Fig. | | Index03[high]; Structure of Memory address counter | | | Fig. | | Index04[low]; Structure of End address register | | | Fig. | | Index04[high]; Structure of End address register | | | Fig. | | CPU channel receiving operation | | | _ | | CPU channel tranmitting operation | | | | | Memory channel receiving operation (1) | | | | | Memory channel receiving operation (2) | | | _ | | - · · · · · · · · · · · · · · · · · · · | | | Fig. 97 Memory channel tranmitting operation (1) | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | Fig. 99 Multichannel RAM timing diagram (no wait) Fig. 100 Multichannel RAM timing diagram (one wait) Fig. 101 Multichannel RAM operation example Fig. 102 Structure of AD control register Fig. 103 10-bit A/D mode reading Fig. 104 A/D converter block diagram Fig. 105 Block diagram of Watchdog timer Fig. 106 Structure of Watchdog timer control register Fig. 108 Reset sequence Fig. 107 Example of reset circuit Fig. 109 Block diagram of PLL circuit Fig. 110 Structure of PLL control register Fig. 111 Ceramic resonator or quartz-crystal oscilltor circuit Fig. 112 External clock input circuit Fig. 114 System clock generating circuit block diagram (single-chip mode) Fig. 115 State transitions of clock Fig. 116 Block diagram of built-in flash memory | | | Fig. 100 Multichannel RAM timing diagram (one wait) | 717273747576767678808080 | | Fig. 101 Multichannel RAM operation example | | | Fig. 102 Structure of AD control register | | | Fig. 103 10-bit A/D mode reading Fig. 104 A/D converter block diagram Fig. 105 Block diagram of Watchdog timer Fig. 106 Structure of Watchdog timer control register Fig. 108 Reset sequence Fig. 107 Example of reset circuit Fig. 109 Block diagram of PLL circuit Fig. 110 Structure of PLL control register Fig. 111 Ceramic resonator or quartz-crystal oscilltor circuit Fig. 112 External clock input circuit Fig. 114 System clock generating circuit block diagram (single-chip mode) Fig. 115 State transitions of clock Fig. 116 Block diagram of built-in flash memory | | | Fig. 104 A/D converter block diagram | | | Fig. 105 Block diagram of Watchdog timer Fig. 106 Structure of Watchdog timer control register Fig. 108 Reset sequence Fig. 107 Example of reset circuit Fig. 109 Block diagram of PLL circuit Fig. 110 Structure of PLL control register Fig. 111 Ceramic resonator or quartz-crystal oscilltor circuit Fig. 112 External clock input circuit Fig. 114 System clock generating circuit block diagram (single-chip mode) Fig. 113 Structure of MISRG Fig. 115 State transitions of clock Fig. 116 Block diagram of built-in flash memory | | | Fig. 106 Structure of Watchdog timer control register | | | Fig. 108 Reset sequence | | | Fig. 107 Example of reset circuit | | | Fig. 109 Block diagram of PLL circuit | | | Fig. 110 Structure of PLL control register | | | Fig. 111 Ceramic resonator or quartz-crystal oscilltor circuit | 80<br>80<br>80 | | Fig. 112 External clock input circuit | 80<br>80<br>80 | | Fig. 114 System clock generating circuit block diagram (single-chip mode) | 80<br>80 | | Fig. 113 Structure of MISRG | 80 | | Fig. 115 State transitions of clock | | | Fig. 116 Block diagram of built-in flash memory | 81 | | , | 0 1 | | Fig. 117 Structure of flash memory control register | 83 | | · · · · · · · · · · · · · · · · · · · | 84 | | Fig. 118 CPU rewrite mode set/release flowchart | 85 | | Fig. 119 Program flowchart | 87 | | Fig. 120 Erase flowchart | 88 | | Fig. 121 Full status check flowchart and remedial procedure for errors | 90 | | Fig. 122 Structure of ROM code protect control register | 91 | | Fig. 123 ID code store addresses | 92 | | Fig. 124 Pin connection diagram in standard serial I/O mode (1) | 96 | | Fig. 125 Timing for page read | 98 | | Fig. 126 Timing for reading status register | 98 | | Fig. 127 Timing for clear status register | 99 | | Fig. 128 Timing for page program | 99 | | Fig. 129 Timing for erase all blocks | 100 | | Fig. 130 Timing for download | 101 | | Fig. 131 Timing for version information output | 102 | | Fig. 132 Timing for Boot ROM area output | 102 | | Fig. 133 Timing for ID check | 103 | | Fig. 134 ID code storage addresses | 103 | | Fig. 135 Full status check flowchart and remedial procedure for errors | 106 | | Fig. 136 Example circuit application for standard serial I/O mode | 107 | | | | | Fig. 137 Definition of A/D conversion accuracy | | | Fig. 137 Definition of A/D conversion accuracy | 112 | ### **CHAPTER 2 APPLICATION** | Fig. 2.1.1 Memory man of registers related to I/O port | 2 | |--------------------------------------------------------------------------------------------|------| | Fig. 2.1.1 Memory map of registers related to I/O port | | | Fig. 2.1.2 Structure of Port Pi (i = 0 to 6) | | | Fig. 2.1.3 Structure of Port Pi direction register (i = 0 to 6) | | | Fig. 2.1.4 Structure of Port P0 pull-up control register | | | Fig. 2.1.5 Structure of Port P5 pull-up control register | | | Fig. 2.2.1 Memory map of registers related to interrupt | | | Fig. 2.2.2 Structure of Interrupt request register 1 | | | Fig. 2.2.3 Structure of Interrupt request register 2 | | | Fig. 2.2.4 Structure of Interrupt control register 1 | | | Fig. 2.2.5 Structure of Interrupt control register 2 | | | Fig. 2.2.6 Structure of Interrupt edge selection register | | | Fig. 2.2.7 Interrupt operation diagram | | | Fig. 2.2.8 Changes of stack pointer and program counter upon acceptance of interrupt red | ques | | | | | Fig. 2.2.9 Time up to execution of interrupt processing routine | 14 | | Fig. 2.2.10 Timing chart after acceptance of interrupt request | 14 | | Fig. 2.2.11 Interrupt control diagram | 15 | | Fig. 2.2.12 Example of multiple interrupts | 17 | | Fig. 2.2.13 Connection example and port P0 block diagram when using key input interr | upt. | | | - | | Fig. 2.2.14 Registers setting related to key input interrupt (corresponding to Figure 2.2. | | | | | | Fig. 2.2.15 Sequence of changing relevant register | 21 | | Fig. 2.2.16 Sequence of check of interrupt request bit | | | Fig. 2.3.1 Memory map of registers related to timers | | | Fig. 2.3.2 Structure of Prescaler 12, Prescaler X | | | Fig. 2.3.3 Structure of Timer 1 | | | Fig. 2.3.4 Structure of Timer 2, Timer X | | | Fig. 2.3.5 Structure of Timer X mode register | | | Fig. 2.3.6 Structure of Interrupt request register 1 | | | Fig. 2.3.7 Structure of Interrupt request register 2 | | | Fig. 2.3.8 Structure of Interrupt control register 1 | | | Fig. 2.3.9 Structure of Interrupt control register 2 | | | Fig. 2.3.10 Timers connection and setting of division ratios | | | Fig. 2.3.11 Related registers setting | | | | | | Fig. 2.3.12 Control procedure | | | Fig. 2.3.13 Peripheral circuit example | | | Fig. 2.3.14 Timers connection and setting of division ratios | | | Fig. 2.3.15 Related registers setting | | | Fig. 2.3.16 Control procedure | | | Fig. 2.3.17 Judgment method of valid/invalid of input pulses | | | Fig. 2.3.18 Related registers setting | | | Fig. 2.3.19 Control procedure | | | Fig. 2.3.20 Timers connection and setting of division ratios | | | Fig. 2.3.21 Related registers setting | | | Fig. 2.3.22 Control procedure | | | Fig. 2.4.1 Memory map of registers related to Serial I/O | | | Fig. 2.4.2 Structure of Transmit/Receive buffer register | | | Fig. 2.4.3 Structure of Serial I/O status register | | | Fig. 2.4.4 Structure of Serial I/O control register | | | Fig. 2.4.5 Structure of UART control register | 42 | | Fig. | 2.4.6 Structure of Baud rate generator | 43 | |------|--------------------------------------------------------------|----| | Fig. | 2.4.7 Structure of Interrupt edge selection register | 43 | | Fig. | 2.4.8 Structure of Interrupt request register 2 | 44 | | Fig. | 2.4.9 Structure of Interrupt control register 2 | 44 | | Fig. | 2.4.10 Serial I/O connection examples (1) | 45 | | _ | 2.4.11 Serial I/O connection examples (2) | | | | 2.4.12 Serial I/O transfer data format | | | _ | 2.4.13 Connection diagram | | | - | 2.4.14 Timing chart | | | _ | 2.4.15 Registers setting related to transmitting side | | | - | 2.4.16 Registers setting related to receiving side | | | _ | 2.4.17 Control procedure of transmitting side | | | | 2.4.18 Control procedure of receiving side | | | | 2.4.19 Connection diagram | | | _ | 2.4.20 Timing chart | | | | 2.4.22 Setting of serial I/O transmission data | | | | 2.4.21 Registers setting related to Serial I/O | | | | 2.4.23 Control procedure of Serial I/O | | | _ | 2.4.24 Connection diagram | | | _ | 2.4.25 Timing chart | | | _ | 2.4.26 Related registers setting | | | | 2.4.27 Control procedure of master unit | | | Fig. | 2.4.28 Control procedure of slave unit | 59 | | | 2.4.29 Connection diagram (Communication using UART) | | | | 2.4.30 Timing chart (using UART) | | | _ | 2.4.31 Registers setting related to transmitting side | | | _ | 2.4.32 Registers setting related to transmitting side | | | | 2.4.33 Control procedure of transmitting side | | | | 2.4.34 Control procedure of transmitting side | | | _ | 2.4.35 Sequence of setting serial I/O control register again | | | | 2.7.1 Memory map of registers related to A/D converter | | | | 2.7.2 Structure of AD control register | | | _ | 2.7.3 Structure of AD conversion register 1 | | | _ | 2.7.4 Structure of AD conversion register 2 | | | _ | · · · · · · · · · · · · · · · · · · · | | | _ | 2.7.5 Structure of Interrupt request register 2 | | | _ | 2.7.6 Structure of Interrupt control register 2 | | | _ | 2.7.7 Connection diagram | | | _ | 2.7.8 Related registers setting | | | _ | 2.7.9 Control procedure for 8-bit read | | | _ | 2.7.10 Control procedure for 10-bit read | | | _ | 2.8.1 Memory map of registers related to watchdog timer | | | _ | 2.8.2 Structure of Watchdog timer control register | | | _ | 2.8.3 Structure of CPU mode register | | | _ | 2.8.4 Watchdog timer connection and division ratio setting | | | _ | 2.8.5 Related registers setting | | | | 2.8.6 Control procedure | | | | 2.9.1 Example of poweron reset circuit | | | _ | 2.9.2 RAM backup system | | | _ | 2.10.1 Memory map of registers related to PLL | | | _ | 2.10.2 Structure of USB control register | | | _ | 2.10.3 Structure of CPU mode register | | | Fig. | 2.10.4 Structure of PLL control register | 84 | | | Fig. 2.10.5 Block diagram for frequency synthesizer circuit | 85 | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | Fig. 2.10.6 Related registers setting when hardware reset | 86 | | | Fig. 2.10.7 Related registers setting when stop mode | 87 | | | Fig. 2.10.8 Related registers setting when recovery from stop mode | 88 | | | Fig. 2.11.1 Memory map of registers related to clock generating circuit | 89 | | | Fig. 2.11.2 Structure of USB control register | 89 | | | Fig. 2.11.3 Structure of CPU mode register | 90 | | | Fig. 2.11.4 Structure of PLL control register | 90 | | | Fig. 2.11.5 Related registers setting | 91 | | | Fig. 2.11.6 Related registers setting | | | | Fig. 2.12.1 Memory map of registers related to standby function | 94 | | | Fig. 2.12.2 Structure of MISRG | 94 | | | Fig. 2.12.3 Oscillation stabilizing time at restoration by reset input | 96 | | | Fig. 2.12.4 Execution sequence example at restoration by occurrence of INTO interrupt re- | - | | | | | | | Fig. 2.12.5 Reset input time | | | | Fig. 2.13.1 Memory map of flash memory version for 38K0 Group | | | | Fig. 2.13.2 Memory map of registers related to flash memory | | | | Fig. 2.13.3 Structure of Flash memory control register | | | | Fig. 2.13.4 Rewrite example of built-in flash memory in standard serial I/O mode | | | | Fig. 2.13.5 Connection example in standard serial I/O mode (1) | | | | Fig. 2.13.6 Connection example in standard serial I/O mode (2) | | | | Fig. 2.13.7 Connection example in standard serial I/O mode (3) | | | | Fig. 2.13.8 Example of rewrite system for built-in flash memory in CPU rewrite mode. | | | | Fig. 2.13.9 CPU rewrite mode beginning/release flowchart | 110 | | С | HAPTER 3 APPENDIX | | | | Fig. 2.4.4. Output and tables about attained an account of the second | 4.4 | | | Fig. 3.1.1 Output switching characteristics measurement circuit | | | | Fig. 3.1.2 USB output switching characteristics measurement circuit (1) for D0 | | | | Fig. 3.1.3 USB output switching characteristics measurement circuit (2) for D0+ | | | | Fig. 3.1.4 Timing chart (1) | | | | Fig. 3.1.5 Timing chart (2) | | | | Fig. 3.1.6 Timing chart (3) | | | | Fig. 3.1.7 Timing chart (4) | | | | Fig. 3.1.8 Timing chart (5) | | | | Fig. 3.1.9 Timing chart (6) | | | | Fig. 3.2.1 Sequence of changing relevant register | | | | Fig. 3.2.2 Sequence of check of interrupt request bit | | | | Fig. 3.2.3 Sequence of setting serial I/O control register again | | | | Fig. 3.2.4 Initialization of processor status register | | | | Fig. 3.2.5 Sequence of PLP instruction execution | | | | Fig. 3.2.6 Stack memory contents after PHP instruction execution | | | | Fig. 3.2.7 Status flag at decimal calculations | | | | Fig. 3.3.1 Selection of packages | | | | Fig. 3.3.3 Wiring for clock I/O pins | | | | Fig. 3.3.4 Wiring for CNVss pin | | | | Fig. 3.3.5 Wiring for the VPP pin of the flash memory version | | | | Fig. 3.3.6 Bypass capacitor across the Vss line and the Vcc line | | | | Fig. 3.3.7 Analog signal line and a resistor and a capacitor | | | | Fig. 3.3.8 Wiring for a large current signal line | | | | Fig. 3.3.9 Wiring of RESET pinFig. 3.3.10 Vss pattern on the underside of an oscillator | | | | riu, J.J. iv vss dalleiti oti the underside of an oscillator | చ/ | | Fig. | 3.3.11 Setup for I/O ports | 37 | |------|--------------------------------------------------------------------------|----| | Fig. | 3.3.12 Watchdog timer by software | 38 | | Fig. | 3.4.1 Structure of Port Pi | 39 | | Fig. | 3.4.2 Structure of Port Pi direction register | 39 | | Fig. | 3.4.3 Structure of USB control register | 40 | | Fig. | 3.4.4 Structure of USB function enable register | 40 | | Fig. | 3.4.5 Structure of USB function address register | 40 | | Fig. | 3.4.6 Structure of Frame number register Low | 41 | | Fig. | 3.4.7 Structure of Frame number register High | 41 | | Fig. | 3.4.8 Structure of USB interrupt source enable register | 41 | | Fig. | 3.4.9 Structure of USB interrupt source register | 42 | | Fig. | 3.4.10 Structure of Endpoint index register | 42 | | Fig. | 3.4.11 Structure of EP00 stage register | 43 | | Fig. | 3.4.12 Structure of EP01 set register | 43 | | Fig. | 3.4.13 Structure of EP02 set register | 44 | | Fig. | 3.4.14 Structure of EP03 set register | 44 | | Fig. | 3.4.15 Structure of EP00 control register 1 | 45 | | | 3.4.16 Structure of EP01 control register 1 | | | | 3.4.17 Structure of EP02 control register 1 | | | | 3.4.18 Structure of EP03 control register 1 | | | Fig. | 3.4.19 Structure of EP00 control register 2 | 46 | | | 3.4.20 Structure of EP01 control register 2 | | | _ | 3.4.21 Structure of EP02 control register 2 | | | _ | 3.4.22 Structure of EP03 control register 2 | | | _ | 3.4.23 Structure of EP00 control register 3 | | | | 3.4.24 Structure of EP01 control register 3 | | | _ | 3.4.25 Structure of EP02 control register 3 | | | _ | 3.4.26 Structure of EP03 control register 3 | | | - | 3.4.27 Structure of EP00 interrupt source register | | | | 3.4.28 Structure of EP01 interrupt source register | | | | 3.4.29 Structure of EP02 interrupt source register | | | | 3.4.30 Structure of EP03 interrupt source register | | | _ | 3.4.31 Structure of EP00 byte number register | | | _ | 3.4.32 Structure of EP01 byte number register 0 | | | _ | 3.4.33 Structure of EP02 byte number register 0 | | | _ | 3.4.34 Structure of EP03 byte number register 0 | | | _ | 3.4.35 Structure of EP01 byte number register 1 | | | _ | 3.4.36 Structure of EP02 byte number register 1 | | | _ | 3.4.37 Structure of EP03 byte number register 1 | | | _ | 3.4.38 Structure of Prescaler12, Prescaler X | | | _ | 3.4.39 Structure of Timer 1 | | | | 3.4.40 Structure of Timer 2, Timer X | | | | 3.4.41 Structure of Timer X mode register | | | _ | 3.4.42 Structure of Transmit/Receive buffer register | | | _ | 3.4.43 Structure of Serial I/O status register | | | _ | 3.4.44 Structure of EXB interrupt source enable register | | | _ | 3.4.45 Structure of EXB interrupt source register | | | | 3.4.46 Structure of EXB index register | | | | 3.4.47 Structure of Register window 1 | | | _ | 3.4.48 Index00[low]; Structure of External I/O configuration register | | | _ | 3.4.49 Index01[low]; Structure of Transmit/Receive buffer register | | | _ | 3.4.50 Index02[low]: Structure of Memory channel operation mode register | | | Fig. | 3.4.51 | Index03[low]; Structure of Memory address counter | 59 | |------|--------|-----------------------------------------------------------------|----| | Fig. | 3.4.52 | Index04[low]; Structure of End address register | 60 | | Fig. | 3.4.53 | Structure of Register window 2 | 60 | | Fig. | 3.4.54 | Index00[high]; Structure of External I/O configuration register | 60 | | | | Index03[high]; Structure of Memory address counter | | | Fig. | 3.4.56 | Index04[high]; Structure of End address register | 61 | | Fig. | 3.4.57 | Structure of AD control register | 61 | | Fig. | 3.4.58 | Structure of AD conversion register 1 | 62 | | Fig. | 3.4.59 | Structure of AD conversion register 2 | 62 | | Fig. | 3.4.60 | Structure of Watchdog timer control register | 63 | | Fig. | 3.4.61 | Structure of CPU mode register | 63 | | Fig. | 3.4.62 | Structure of Interrupt request register 1 | 64 | | _ | | Structure of Interrupt request register 2 | | | Fig. | 3.4.64 | Structure of Interrupt control register 1 | 65 | | Fig. | 3.4.65 | Structure of Interrupt control register 2 | 65 | | Fig. | 3.4.66 | Structure of Serial I/O control register | 66 | | Fig. | 3.4.67 | Structure of UART control register | 66 | | Fig. | 3.4.68 | Structure of Baud rate generator | 67 | | Fig. | 3.4.69 | Structure of EP01 MAX. packet size register | 67 | | | | Structure of EP02 MAX. packet size register | | | Fig. | 3.4.71 | Structure of EP03 MAX. packet size register | 68 | | _ | | Structure of EP00 buffer area set register | | | Fig. | 3.4.73 | Structure of EP01 buffer area set register | 68 | | _ | | Structure of EP02 buffer area set register | | | Fig. | 3.4.75 | Structure of EP03 buffer area set register | 69 | | Fig. | 3.4.76 | Structure of Port P0 pull-up control register | 70 | | Fig. | 3.4.77 | Structure of Port P5 pull-up control register | 70 | | _ | | Structure of Interrupt edge selection register | | | Fig. | 3.4.79 | Structure of PLL control register | 71 | | Fig. | 3.4.80 | Structure of MISRG | 72 | | Fia | 3 4 81 | Structure of Flash memory control register | 72 | ### List of tables | CHAPTER 1 HARDWARE | | |---------------------------------------------------------------------------------------------|----------| | Table 1 Pin description | | | Table 11 Description of pin function (Standard Serial I/O Mode) | | | Table 12 Software commands (Standard serial I/O mode) | | | Table 13 Status register (SRD) | 104 | | Table 14 Status register 1 (SRD1) | | | Table 15 Relative formula for a reference voltage VREF of A/D converter and Vref | | | Table 16 Change of AD conversion register during A/D conversion | 111 | | CHAPTER 2 APPLICATION | | | Table 2.1.1 Handling of unused pins | 5 | | Table 2.2.1 Interrupt sources, vector addresses and priority of 38K0 group | 11<br>16 | | Table 2.4.1 Setting examples of Baud rate generator values and transfer bit rate values | | | Table 2.10.1 PLL operation mode selection bits setting example | | | Table 2.10.2 USB clock division ratio selection bits setting example | | | Table 2.11.1 Example of internal clock f(f) generation using main clock f(X <sub>IN</sub> ) | | | Table 2.11.2 Example of internal clock f(f) generation using fSYN | | | Table 2.12.1 State in stop mode | | | Table 2.12.2 State in wait mode | 99 | | Table 2.13.1 Setting of programmers when parallel programming | | | Table 2.13.2 Connection example to flash programmer when serial programming (4 v | , | | Table 2.13.3 Setting condition in serial I/O mode | | ### **CHAPTER 3 APPENDIX** | Table 3.1.1 Absolute maximum ratings | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Table 3.1.2 Recommended operating conditions (Vcc = $3.00$ to $5.25$ V, Vss = $0$ V, Ta = $-20$ to $85$ °C, unless otherwise noted) | | Table 3.1.3 Recommended operating conditions (Vcc = $3.00$ to $5.25$ V, Vss = $0$ V, Ta = $-20$ to $85^{\circ}$ C, unless otherwise noted) | | Table 3.1.4 Electrical characteristics (1) (Vcc = 3.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85°C unless otherwise noted) | | Table 3.1.5 Electrical characteristics (2) (Vcc = 3.00 to 5.25 V, Vss = 0 V, Ta = −20 to 85°C unless otherwise noted) | | Table 3.1.6 AD Converter characteristics (Vcc = 3.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85°C unless otherwise noted) | | Table 3.1.7 Timing requirements (1) (Vcc = 4.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | | Table 3.1.8 Timing requirements (2) (Vcc = 3.00 to 4.00 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | | Table 3.1.9 Timing requirements of external bus interface (EXB) (1) ( $Vcc = 4.00 \text{ to } 5.25 \text{ V}$ , $Vsc = 0 \text{ V}$ , $Ta = -20 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted) | | Table 3.1.10 Timing requirements of external bus interface (EXB) (2) ( $Vcc = 3.00 \text{ to } 4.00 \text{ V}$ , $Vsc = 0 \text{ V}$ , $Ta = -20 \text{ to } 85 \text{ °C}$ , unless otherwise noted) | | Table 3.1.11 Switching characteristics (1) (Vcc = 4.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85 °C unless otherwise noted) | | Table 3.1.12 Switching characteristics (2) (Vcc = 3.00 to 4.00 V, Vss = 0 V, Ta = -20 to 85 °C unless otherwise noted) | | Table 3.1.13 Switching characteristics of external bus interface (EXB) (1) ( $Vcc = 4.00$ to 5.25 V, $Vss = 0$ V, $Ta = -20$ to 85 °C, unless otherwise noted) | | Table 3.1.14 Switching characteristics of external bus interface (EXB) (2) ( $V_{cc} = 3.00$ to 4.00 V, $V_{ss} = 0$ V, $T_{a} = -20$ to 85 °C, unless otherwise noted) | | Table 3.1.15 Switching characteristics (USB ports) ( $V_{cc} = 3.00 \text{ to } 5.25 \text{ V}$ , $V_{ss} = 0 \text{ V}$ , $T_a = -20 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted) | ### **CHAPTER 1** ### **HARDWARE** DESCRIPTION FEATURES PIN CONFIGURATION FUNCTIONAL BLOCK PIN DESCRIPTION PART NUMBERING GROUP EXPANSION FUNCTIONAL DESCRIPTION NOTES ON PROGRAMMING NOTES ON USAGE DATA REQUIRED FOR MASK ORDERS FUNCTIONAL DESCRIPTION SUPPLEMENT ### **DESCRIPTION** The 38K0 group is the 8-bit microcomputer based on the 740 family core technology. The 38K0 group has the USB function, an 8-bit bus interface, a Serial Interface, three 8-bit timers, and an 8-channel 10-bit A/D converter, which are available for the PC peripheral I/O device. The various microcomputers in the 38K0 group include variations of internal memory size and packaging. For details, refer to the section on part numbering. ### **FEATURES** | Basic machine-language instructions | |---------------------------------------------------------------| | | | • The minimum instruction execution time 0.25 µs | | (at 8 MHz system clock*) | | System clock*: Reference frequency to internal circuit except | | USB function | | <ul><li>Memory size</li></ul> | | ROM 16 K to 32 K bytes | | RAM 1024 to 2048 bytes | | ● Programmable input/output ports | | ● Software pull-up resistors | | ●Interrupts | | ●USB function (Full-Speed USB2.0 specification) 4 endpoints | | ●External bus interface 8-bit X 1 channel | | ●Timers | |----------------------------------------------------------------------| | ●Watchdog timer 16-bit X 1 | | ● Serial Interface | | Serial I/O (UART or Clock-synchronized) 8-bit X 1 | | ● A/D converter | | (8-bit reading available) | | ●LED direct drive port | | ●Clock generating circuit | | (connect to external ceramic resonator or quartz-crystal oscillator) | | <ul><li>Power source voltage (L version)</li></ul> | | System clock/Internal clock division mode | | At 12 MHz/2-divide mode( $\phi$ = 6 MHz) 4.00 to 5.25 V | | At 8 MHz/Through mode ( $\phi$ = 8 MHz) 4.00 to 5.25 V | | At 6 MHz/Through mode ( $\phi$ = 6 MHz) 3.00 to 5.25 V | | ● Power dissipation | | At 5 V power source voltage 125 mW (typ.) | | (at 8 MHz system clock, in through mode) | | At 3.3 V power source voltage 30 mW (typ.) | | (at 6 MHz system clock, in through mode) | | ●Operating temperature range20 to 85°C | | ● Packages | | FP PLQP0064GA-A (64-pin 14 X 14 mm LQFP) | | HP PLQP0064KB-A (64-pin 10 X 10 mm LQFP) | Fig. 1 Pin configuration of 38K0 group 38K0 Group FUNCTIONAL BLOCK ### **FUNCTIONAL BLOCK** Fig. 2 Functional block diagram 38K0 Group PIN DESCRIPTION ### **PIN DESCRIPTION** ### Table 1. Pin description | Pin | Name | Function | Function except a port function | | | | |-----------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--| | Vcc, Vss | Power source | • Apply voltage of 3.0 V – 5.25 V (L version) to Vcc, and 0 V to Vss. | | | | | | VccE | Analog power source | Power source pin for ports P1, P3, P4 and analog circuit. Connect this pin to Vcc. | | | | | | CNVss | CNVss | This pin controls the operation mode of the chip. Connect this pin to Vss. In the flash memory mode, this pin becoems VPP power source input pin. | | | | | | CNVss2 | CNVss2 | This pin controls the operation mode of the chip. Connection | et this pin to Vss. | | | | | VREF | Analog reference voltage input | Reference voltage input pin for A/D converter. | | | | | | DVcc<br>PVcc, PVss | Analog power source | <ul><li>Power source pin for analog circuit.</li><li>Connect the DVcc and PVcc pins to Vcc, and the PVss</li></ul> | pin to Vss. | | | | | RESET | Reset input | Reset input pin for active "L" | | | | | | XIN | Clock input | Input and output pins for the main clock generating circu Connect a ceramic resonator or a quartz-crystal oscillator | | | | | | Xout | Clock output | the oscillation frequency. •If an external clock is used, connect the clock source to | he XIN pin and leave the XOUT pin open. | | | | | USBVREF | USB reference<br>power source | <ul> <li>Power source pin for USB port circuit.</li> <li>In Vcc = 4.00 to 5.25 V use the built-in USB reference vows 3.3 V power supply from the external because use of the prohibited in this voltage range. In Vcc = 3.00 to 3.60 V ows built-in USB reference voltage circuit is prohibited in this</li> </ul> | e built-in USB reference voltage circuit is connect this pin to VCC because use of the | | | | | TrON | USB reference voltage output | • Output pin to pull-up D0+ by 1.5 k $\Omega$ external resistor. | | | | | | D0+, D0- | USB upstream<br>I/O | USB upstream I/O port USB input level USB output level output structure | | | | | | P00–P07 | I/O port P0 | 8-bit I/O port I/O direction register allows each pin to be individually programmed as either input or output. CMOS compatible input level CMOS 3-state output structure Pull-up control is enabled. | Key input pins (key-on wake up interrupt) | | | | | P10/DQ0/AN0—<br>P17/DQ7/AN7 | I/O port P1 | 8-bit I/O port I/O direction register allows each pin to be individually programmed as either input or output. CMOS compatible input level CMOS 3-state output structure | • A/D converter input pins • External bus interface function pins | | | | | P20-P27 | I/O port P2 | 8-bit I/O port I/O direction register allows each pin to be individually pr CMOS compatible input level CMOS 3-state output structure | rogrammed as either input or output. | | | | | P30-P32 | I/O port P3 | 8-bit I/O port | | | | | | P33/ExINT<br>P34/ExCS<br>P35/ExWR<br>P36/ExRD<br>P37/ExA0 | | <ul> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> <li>CMOS compatible input level</li> <li>CMOS 3-state output structure</li> </ul> | External bus interface function pins | | | | | P40/ExDREQ/RxD<br>P41/ExDACK/TxD<br>P42/ExT <u>C/S</u> CLK<br>P43/ExA1/SRDY | I/O port P4 | 4-bit I/O port I/O direction register allows each pin to be individually programmed as either input or output. CMOS compatible input level CMOS 3-state output structure | Serial I/O function pins External bus interface function pins | | | | | P50/INT0 | I/O port P5 | 8-bit I/O port | Interrupt input pin | | | | | P51/CNTR0 | | I/O direction register allows each pin to be individually programmed as either input or output. | Timer X funciton pin | | | | | P52/INT1 | | programmed as either input or output. • CMOS compatible input level | Interrupt input pin | | | | | P53–P57 | | CMOS 3-state output structure | | | | | | P60-P63 | I/O port P6 | 4-bit I/O port 1/O direction register allows each pin to be individually programmed as either input or outpu CMOS compatible input level CMOS 3-state output structure Output large current for LED drive is enabled. | | | | | 38K0 Group PART NUMBERING ### **PART NUMBERING** Fig. 3 Part numbering 38K0 Group GROUP EXPANSION ### **GROUP EXPANSION** Mitsubishi plans to expand the 38K0 group as follows. ### **Memory Type** Support for mask ROM and flash memory versions. ### **Memory Size** | Flash memory size | . 32 Kbytes | |-------------------|-------------| | Mask ROM size | . 16 Kbytes | | RAM size 1024 to | 2048 bytes | ### **Packages** | PLQP( | 0064GA-A | 0.8 mm-pitch plast | ic molded LQFP | |-------|----------|----------------------|----------------| | PLQP | 0064KB-A | 0.5 mm-pitch plast | ic molded LQFP | | 100D0 | M0.6 | 55 mm-pitch metal se | al PIGGY BACK | Fig. 4 Memory expansion plan Currently products are listed below. Table 2. List of 38K0 group products (L version) As of October 2006 | Product | ROM size (bytes)<br>ROM size for User in ( ) | RAM size (bytes) | Package | Remarks | | |-----------------|----------------------------------------------|------------------|--------------|----------------------|--| | M38K07M4L-XXXFP | 16384 | 1024 | PLQP0064GA-A | Mark DOM warning | | | M38K07M4L-XXXHP | (16254) | 1024 | PLQP0064KB-A | Mask ROM version | | | M38K09F8LFP | 32768 | 2040 | PLQP0064GA-A | Floor momentureries | | | M38K09F8LHP | (32638) | 2048 | PLQP0064KB-A | Flash memory version | | | M38K09RFS | _ | 2048 | 100D0M | | | ### FUNCTIONAL DESCRIPTION CENTRAL PROCESSING UNIT (CPU) The 38K0 group uses the standard 740 family instruction set. Refer to the table of 740 family addressing modes and machine instructions or the 740 Family Software Manual for details on the instruction set. Machine-resident 740 family instructions are as follows: The FST and SLW instruction cannot be used. The STP, WIT, MUL, and DIV instruction can be used. The CPU has the 6 registers. The register structure is shown in Figure 5. ### [Accumulator (A)] The accumulator is an 8-bit register. Data operations such as data transfer, etc., are executed mainly through the accumulator. ### [Index Register X (X)] The index register X is an 8-bit register. In the index addressing modes, the value of the OPERAND is added to the contents of register X and specifies the real address. ### [Index Register Y (Y)] The index register Y is an 8-bit register. In partial instruction, the value of the OPERAND is added to the contents of register Y and specifies the real address. ### [Stack Pointer (S)] The stack pointer is an 8-bit register used during subroutine calls and interrupts. This register indicates start address of stored area (stack) for storing registers during subroutine calls and interrupts. The low-order 8 bits of the stack address are determined by the contents of the stack pointer. The high-order 8 bits of the stack address are determined by the stack page selection bit. If the stack page selection bit is "0", the high-order 8 bits becomes "0016". If the stack page selection bit is "1", the high-order 8 bits becomes "0116". Figure 6 shows the store and the return movement into the stack. If there are registers other than those described in Figure 5, the users need to store them with the program. ### [Program Counter (PC)] The program counter is a 16-bit counter consisting of two 8-bit registers PCH and PCL. It is used to indicate the address of the next instruction to be executed. Fig. 5 740 Family CPU register structure Fig. 6 Register push and pop at interrupt generation and subroutine call Table 3 Push and pop instructions of accumulator or processor status register | | Push instruction to stack | Pop instruction from stack | | | |---------------------------|---------------------------|----------------------------|--|--| | Accumulator | PHA | PLA | | | | Processor status register | PHP | PLP | | | ### [Processor status register (PS)] The processor status register is an 8-bit register consisting of 5 flags which indicate the status of the processor after an arithmetic operation and 3 flags which decide MCU operation. Branch operations can be performed by testing the Carry (C) flag , Zero (Z) flag, Overflow (V) flag, or the Negative (N) flag. In decimal mode, the Z, V, N flags are not valid. ### •Bit 0: Carry flag (C) The C flag contains a carry or borrow generated by the arithmetic logic unit (ALU) immediately after an arithmetic operation. It can also be changed by a shift or rotate instruction. #### •Bit 1: Zero flag (Z) The Z flag is set if the result of an immediate arithmetic operation or a data transfer is "0", and cleared if the result is anything other than "0". ### •Bit 2: Interrupt disable flag (I) The I flag disables all interrupts except for the interrupt generated by the BRK instruction. Interrupts are disabled when the I flag is "1". #### •Bit 3: Decimal mode flag (D) The D flag determines whether additions and subtractions are executed in binary or decimal. Binary arithmetic is executed when this flag is "0"; decimal arithmetic is executed when it is "1". Decimal correction is automatic in decimal mode. Only the ADC #### •Bit 4: Break flag (B) The B flag is used to indicate that the current interrupt was generated by the BRK instruction. The BRK flag in the processor status register is always "0". When the BRK instruction is used to generate an interrupt, the processor status register is pushed onto the stack with the break flag set to "1". ### •Bit 5: Index X mode flag (T) When the T flag is "0", arithmetic operations are performed between accumulator and memory. When the T flag is "1", direct arithmetic operations and direct data transfers are enabled between memory locations. #### •Bit 6: Overflow flag (V) The V flag is used during the addition or subtraction of one byte of signed data. It is set if the result exceeds +127 to -128. When the BIT instruction is executed, bit 6 of the memory location operated on by the BIT instruction is stored in the overflow flag. ### •Bit 7: Negative flag (N) The N flag is set if the result of an arithmetic operation or data transfer is negative. When the BIT instruction is executed, bit 7 of the memory location operated on by the BIT instruction is stored in the negative flag. Table 4 Set and clear instructions of each bit of processor status register | | C flag | Z flag | I flag | D flag | B flag | T flag | V flag | N flag | |-------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Set instruction | SEC | _ | SEI | SED | _ | SET | _ | _ | | Clear instruction | CLC | _ | CLI | CLD | _ | CLT | CLV | _ | ### [CPU Mode Register (CPUM)] 003B16 The CPU mode register contains the stack page selection bit and the internal system clock selection bit. The CPU mode register is allocated at address 003B16. Fig. 7 Structure of CPU mode register ### MEMORY ### Special Function Register (SFR) Area The Special Function Register area in the zero page contains control registers such as I/O ports and timers. ### **RAM** RAM is used for data storage and for stack area of subroutine calls and interrupts. ### **ROM** The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the rest is user area for storing programs. In the flash memory version, program and erase can be performed in the reserved area. ### **Interrupt Vector Area** The interrupt vector area contains reset and interrupt vectors. ### **Zero Page** The 256 bytes from addresses 000016 to 00FF16 are called the zero page area. The internal RAM and the special function registers (SFR) are allocated to this area. The zero page addressing mode can be used to specify memory and register addresses in the zero page area. Access to this area with only 2 bytes is possible in the zero page addressing mode. ### Special Page The 256 bytes from addresses FF0016 to FFFF16 are called the special page area. The special page addressing mode can be used to specify memory addresses in the special page area. Access to this area with only 2 bytes is possible in the special page addressing mode. Fig. 8 Memory map diagram Fig. 9 Memory map of special function register (SFR) ### I/O PORTS The I/O ports have direction registers which determine the input/output direction of each individual pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input port or output port. When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that bit, that pin becomes an output pin. If data is read from a pin set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to input are floating. If a pin set to input is written to, only the port output latch is written to and the pin remains floating. Table 5 I/O ports functions | Pin | Name | Input/Output | I/O Format | Non-Port Function | Related SFRs | Diagram No. | |----------------------------------------------|---------|-------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------|-------------| | P00-P07 | Port P0 | Input/output, individual bits | CMOS compatible input level CMOS 3-state output | Key-on wake up | Port P0 pull-up control register | (1) | | P10-P17 | Port P1 | | CMOS compatible input level CMOS 3-state output (Power source is VccE) | A/D conversion input<br>External bus interface<br>funciton I/O | AD control register<br>EXB control register | (2) | | P20-P27 | Port P2 | | CMOS compatible input level CMOS 3-state output | | | (3) | | P30-P32 | Port P3 | | CMOS compatible | | | (4) | | P33/ExINT | | | input level CMOS 3-state output (Power source is | External bus interface funciton output | EXB control register | (5) | | P34/ExCS<br>P35/ExWR<br>P36/ExRD<br>P37/ExA0 | | | VccE) | External bus interface funciton input | EXB control register | (6) | | P40/RxD/<br>ExDREQ | Port P4 | | | Serial I/O input External bus interface funciton output | Serial I/O control<br>register<br>EXB control register | (7) | | P41/TxD/<br>ExDACK | | | | Serial I/O output External bus interface funciton input | Serial I/O control<br>register<br>EXB control register | (8) | | P42/SCLK/<br>ExTC | | | | Serial I/O I/O External bus interface funciton input | Serial I/O control<br>register<br>EXB control register | (9) | | P43/SRDY/<br>ExA1 | | | | Serial I/O output<br>External bus interface<br>funciton input | Serial I/O control<br>register<br>EXB control register | (10) | | P50/INT0<br>P52/INT1 | Port P5 | | CMOS compatible input level CMOS 3-state output | External interrupt input | Port P5 pull-up control register Interrupt edge selection register | (11) | | P51/CNTR0 | | | | Timer X function I/O | Timer X mode register | (12) | | P53-P57 | | ] | | | | (13) | | P60-P63 | Port P6 | | | | | (14) | Note: Make sure that the input level at each pin is either 0 V or Vcc during execution of the STP instruction. When an input level is at an intermediate potential, a current will flow from Vcc to Vss through the input-stage gate. Fig. 10 Port block diagram (1) Fig. 11 Port block diagram (2) Fig. 12 Structure of port I/O-related registers ### **INTERRUPTS** Interrupts occur by fifteen sources: four external, ten internal, and one software. ### **Interrupt Control** Each interrupt is controlled by an interrupt request bit, an interrupt enable bit, and the interrupt disable flag except for the software interrupt set by the BRK instruction. An interrupt occurs if the corresponding interrupt request and enable bits are "1" and the interrupt disable flag is "0". Interrupt enable bits can be set or cleared by software. Interrupt request bits can be cleared by software, but cannot be set by software. The BRK instruction cannot be disabled with any flag or bit. The I flag disables all interrupts except the BRK instruction interrupt. When several interrupts occur at the same time, the interrupts are received according to priority. ### **Interrupt Operation** By acceptance of an interrupt, the following operations are automatically performed: - The contents of the program counter and the processor status register are automatically pushed onto the stack. - The interrupt disable flag is set and the corresponding interrupt request bit is cleared. - The interrupt jump destination address is read from the vector table into the program counter. ### ■Notes on interrupts When setting the followings, the interrupt request bit may be set to "1" •When switching external interrupt active edge Related register: Interrupt edge selection register (address 0FF316), Timer X mode register (address When not requiring for the interrupt occurrence synchronized with these setting, take the following sequence. - ①Set the corresponding interrupt enable bit to "0" (disabled). - ②Set the interrupt edge select bit (active edge switch bit). - Set the corresponding interrupt request bit to "0" after 1 or more instructions have been executed. - Set the corresponding interrupt enable bit to "1" (enabled). Table 6 Interrupt vector addresses and priority | | | Vector Addresses (Note 1) | | Interrupt Request | |-------------------------|----------|---------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------| | Interrupt Source | Priority | High | Low | Generating Conditions | | Reset (Note 2) | 1 | FFFD16 | FFFC16 | At reset | | USB bus reset | 2 | FFFB16 | FFFA16 | At detection of USB bus reset signal (2.5 μs interval SE0) | | USB SOF | 3 | FFF916 | FFF816 | At detection of USB SOF signal | | USB device | 4 | FFF716 | FFF616 | At detection of resume signal (K state or SE0) or suspend signal (3 ms interval bus idle), or at completion of transaction | | External bus | 5 | FFF516 | FFF416 | At completion of reception or transmission or at completion of DMA transmission | | INT <sub>0</sub> | 6 | FFF316 | FFF216 | At detection of either rising or falling edge of INTo input | | Timer X | 7 | FFF116 | FFF016 | At timer X underflow | | Timer 1 | 8 | FFEF16 | FFEE16 | At timer 1 underflow | | Timer 2 | 9 | FFED16 | FFEC16 | At timer 2 underflow | | INT1 | 10 | FFEB16 | FFEA <sub>16</sub> | At detection of either rising or falling edge of INT1 input | | (Note 3) | _ | FFE916 | FFE816 | (Note 4) | | Serial I/O reception | 11 | FFE716 | FFE616 | At completion of serial I/O data reception | | Serial I/O transmission | 12 | FFE516 | FFE416 | At completion of serial I/O data transmission | | CNTR <sub>0</sub> | 13 | FFE316 | FFE216 | At detection of either rising or falling edge of CNTRo input | | Key-on wake up | 14 | FFE116 | FFE016 | At falling of conjunction of input level for port P0 (at input mode) | | A/D conversion | 15 | FFDF16 | FFDE16 | At completion of A/D conversion | | BRK instruction | 16 | FFDD16 | FFDC16 | At BRK instruction execution | Notes 1: Vector addresses contain interrupt jump destination addresses. - 2: Reset function in the same way as an interrupt with the highest priority. - 3: Nothing is arranged in these vector addresses. - 4: Fix bit 1 of interrupt control register 2 (address 003F16) to "0". Fig. 13 Interrupt control Fig. 14 Structure of interrupt-related registers ### **Key Input Interrupt (Key-on Wake Up)** A Key-on wake up interrupt request is generated by applying a falling edge to any pin of port P0 that have been set to input mode. In other words, it is generated when AND of input level goes from "1" to "0". An example of using a key input interrupt is shown in Figure 15, where an interrupt request is generated by pressing one of the keys consisted as an active-low key matrix which inputs to ports P00–P03. Fig. 15 Connection example when using key input interrupt and port P0 block diagram ## **TIMERS** The 38K0 group has three timers: timer X, timer 1, and timer 2. The division ratio of each timer or prescaler is given by 1/(n + 1), where n is the value in the corresponding timer or prescaler latch. All timers are down count timers. When the timer reaches "0016", an underflow occurs at the next count pulse and the corresponding timer latch is reloaded into the timer and the count is continued. When a timer underflows, the interrupt request bit corresponding to that timer is set to "1". Fig. 16 Structure of timer X mode register ## **Timer 1 and Timer 2** The count source of prescaler 12 is the system clock divided by 16. The output of prescaler 12 is counted by timer 1 and timer 2, and a timer underflow periodically sets the interrupt request bit. ## Timer X Timer X can each select in one of four operating modes by setting the timer X mode register. # (1) Timer Mode The timer counts the count source selected by timer count source selection bit. # (2) Pulse Output Mode The timer counts the system clock divided by 16. Whenever the contents of the timer reach "0016", the signal output from the CNTRo pin is inverted. If the CNTRo active edge selection bit is "0", output begins at "H". If it is "1", output starts at "L". When using a timer in this mode, set the corresponding port P51 direction register to output mode. ## (3) Event Counter Mode Operation in event counter mode is the same as in timer mode, except that the timer counts signals input through the CNTRo pin. When the CNTRo active edge selection bit is "0", the rising edge of the CNTRo pin is counted. When the CNTRo active edge selection bit is "1", the falling edge of the CNTRo pin is counted. ## (4) Pulse Width Measurement Mode If the CNTRo active edge selection bit is "0", the timer counts the system clock divided by 16 while the CNTRo pin is at "H". If the CNTRo active edge selection bit is "1", the timer counts it while the CNTRo pin is at "L". The count can be stopped by setting "1" to the timer X count stop bit in any mode. The corresponding interrupt request bit is set each time a timer underflows. Fig. 17 Timer block diagram # SERIAL INTERFACE SERIAL I/O Serial I/O can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer (baud rate generator) is also provided for baud rate generation. # (1) Clock Synchronous Serial I/O Mode Clock synchronous serial I/O mode can be selected by setting the mode selection bit of the serial I/O control register (bit 6 of address 0FE016) to "1". For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the Trancemit/Receive buffer register. Fig. 18 Block diagram of clock synchronous serial I/O Fig. 19 Operation of clock synchronous serial I/O function # (2) Asynchronous Serial I/O (UART) Mode Clock asynchronous serial I/O mode (UART) can be selected by setting the serial I/O mode selection bit of the serial I/O control register to "0". Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical. The transmit and receive shift registers each have a buffer regis- ter, but the two buffers have the same address in memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer, and receive data is read from the receive buffer. The transmit buffer can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received. Fig. 20 Block diagram of UART serial I/O Fig. 21 Operation of UART serial I/O function # [Serial I/O Control Register (SIOCON)] 0FE016 The serial I/O control register contains eight control bits for the serial I/O function. ## [UART Control Register (UARTCON)] 0FE116 The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer. ## [Serial I/O Status Register (SIOSTS)] 002716 The read-only serial I/O status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O function and various errors. Three of the flags (bits 4 to 6) are valid only in UART mode. The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer is read. If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O enable bit SIOE (bit 7 of the serial I/O control register) also clears all the status flags, including the error flags. All bits of the serial I/O status register are initialized to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O control register has been set to "1", the transmit shift register shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1". # [Transmit Buffer/Receive Buffer Register (TB/RB)] 002616 The transmit buffer register and the receive buffer register are located at the same address. The transmit buffer register is write-only and the receive buffer register is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer register is "0". ## [Baud Rate Generator (BRG)] 0FE216 The baud rate generator determines the baud rate for serial transfer. The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator. ## ■Notes on serial I/O When setting the transmit enable bit to "1", the serial I/O transmit interrupt request bit is automatically set to "1". When not requiring the interrupt occurrence synchronized with the transmission enalbed, take the following sequence. - ①Set the serial I/O transmit interrupt enable bit to "0" (disabled). - ②Set the transmit enable bit to "1". - Set the serial I/O transmit interrupt enable bit to "1" (enabled). Fig. 22 Structure of serial I/O control registers ## **USB FUNCTION** 38K0 Group is equipped with a USB function control circuit (USBFCC) that enables effective interfacing with the host-PC. This circuit is in compliance with USB2.0's Full-Speed Transfer Mode (12 Mbps, equivalent to USB1.1). This circuit also supports all four transfer-types specified in the standard USB specification. The USBFCC has four endpoints that can select its transfer type. Although Endpoint 0 is fixed to Control Transfer, the Endpoints 1 to 3 can be set to Interrupt Transfer, Bulk Transfer, or Isochronous Transfer. A dedicated circuit automatically performs stage management for Control Transfer and packet management for transactions, which are necessary for matching of data transmit/receive timing, error detection, and retry after error. This dedicated control circuit enables the user to develop a program or timing design very easily. Each endpoint can be programmed for data transfer conditions so that the endpoints are adaptive for all USB device class transfer systems. The data buffer of each endpoint can be assigned to any area in the multi-channel RAM. This feature offers highly efficient memory usage by avoiding re-buffering and enabling simple data modification The transmit/receive data is directly transferred to the data buffer via the control circuit (direct RAM access type) without disturbing the CPU operation. This mechanism enables the CPU to transfer data smoothly with no drop in performance. In addition to this buffer function, a double-buffer setting will keep a re-buffering stall at a minimum and increase the overall data throughput (max. 64 bytes X 2 channels). As other special signals control, the endpoints have detection functions for the USB bus reset signal, resume signal, suspend signal, and SOF signal, and also have a remote wake-up signal transmit function. When completing data transfer or receiving a special signal, the endpoint generates the corresponding interrupt to the CPU (3 vectors/18 factors). With all this essential yet comprehensive built-in hardware, your system using the 38K0 group will be ready for any USB application that comes its way. Fig. 23 USB function overview ## **USB Data Transfer** The USB specification promises 12 Mbps data transfer in the full-speed mode, that is equivalent to 1.5 M bytes per second of data transactions. However, in USB data transfer, bit-stuffing may be executed depending on the bit patterns of the transfer data, possibly resulting in 1-byte data (normally 8 bits) handled as up to 10 bits. Because USB uses asynchronous transfers, the clock cycle of the USB internal reference clock may change to adjust to the clock phase. Therefore, the access timing of the USBFCC for the multichannel RAM will change owing to the frequency of internal clock $\phi$ : When the USBFCC is operating at $\phi$ =8 MHZ, access for a normal transfer is performed every 5 to 6 cycles and access for a bit-stuffing transfer is performed in up to 7 cycles. If the EXB function is enabled in the above conditions, this function generates a maximum wait of 1 clock cycle, so that the access is performed every 4 to 8 cycles. When operating at $\phi$ = 6MHZ, a normal access is performed every 4 cycles. If the clock-phase correction of the reference clock occurs, access is performed every 3 to 5 cycles. If bit stuffing occurs at this clock rate, the access cycle will be extended to up to 6 cycles. When the EXB function that generates a maximum 1-wait cycle is used in this condition, the access cycle will be 2 (min.) to 7 (max.) cycles. # **USB Function Control Circuit (USBFCC) Block Diagram** The following diagram shows the USBFCC block diagram. The circuit comprises: - (1) Serial Interface Engine (SIE) - (2) Device Control Unit (DCU) - (3) Internal Memory Interface (MIF) - (4) CPU Interface (CIF) Fig. 24 USB Function Control Circuit (USBFCC) block diagram ## (1) Serial Interface Engine (SIE) The SIE performs the following USB lower-layer protocols (packets, transactions): - •Sampling of receive data and clock, generation of transmit clock - •Serial-to-parallel conversion of transmit/receive data - •NRZI (Non Return Zero Invert) encode/decode - •Bit stuffing/unstuffing - •SYNC (Synchronization Pattern) detection, EOP (End of Packet) detection - •USB address detection, endpoint detection - •CRC (Cyclic Redundancy Check) generation and checking ## (2) Device Control Unit (DCU) The DCU manages the following USB upper-layer protocols (address/endpoint and control-transfer sequence): - •Status control for each endpoint - •Control-transfer sequence control - •Memory interface status control ## (3) Memory Interface (MIF) The MIF controls the flow of data transfer between the SIE and the multi-channel RAM under the management of the DCU. ## (4) CPU Interface (CIF) The CIF performs the following functions: - Mode setting via registers, DCU control signal generation, DCU status signal reading - •Interrupt signal generation - •Internal bus interface control. # **USB Port External Circuit Configuration** The operation mode of the USB port driver circuit can be configured by USB control register (address 001016). Figure 25 and Figure 26 show the USB port external circuit block diagram. Fig. 25 USB port external circuit (D0+, D0-, USBVREF, TrON) block diagram (4.0V ≤ Vcc ≤ 5.25V) Fig. 26 USB port external circuit (D0+, D0-, USBVREF, TrON) block diagram (3.0V ≤ Vcc ≤ 4.0V) # **Endpoint Buffer Area Setting** The buffer area used in data transfer can be assigned to any area of the multi-channel RAM for each endpoint. #### Buffer area beginning address The buffer area configuration register (address 0FED<sub>16</sub>) defines the beginning address of the buffer area (every 32 bytes) for each Endpoint. However, the only RAM area is configurable. - •00h [Address 000016], 01h [Address 002016]: Not configurable - •02h [Address 004016] to 1Fh [Address 03E016]: Configurable #### ●Interrupt-source dependant buffer area offset address An offset value is added to the beginning address of each source, which is specified by the interrupt source register (address 001D<sub>16</sub>), for each endpoint. This section describes in detail the beginning address specified by the buffer area set register as offset address 00h, according to each endpoint. #### (1) Endpoint 00 Endpoint 00 has two kinds of interrupt sources for accessing the buffer. The respective address offsets are: •BSRDY00 (SETUP Buffer Ready Interrupt): Offset address = 00h •BRDY00 (OUT or IN Buffer Ready Interrupt): Offset address = 08h #### (2) Endpoint 01 The buffer area offset address for each interrupt source for of Endpoint 01 varies according to the contents of the EP01 set register (address 001916). •In single buffer mode (DBLB01 = "0"): Endpoint 01 has only one interrupt source for accessing the buffer. B0RDY01 (Buffer 0 Ready Interrupt): Offset address = 00h Fig. 27 Example setting of buffer area beginning address •In double buffer mode (DBLB01 = "1"): Endpoint 01 has two kinds of interrupt sources for accessing the buffer. B0RDY01 (Buffer 0 Ready Interrupt): Offset address = 00h B1RDY01 (Buffer 1 Ready Interrupt): The offset address varies according to the double buffer beginning address set bit (BSIZ01). - -Offset address = 08h when BSIZ01 = 00 - -Offset address = 10h when BSIZ01 = 01 - -Offset address = 40h when BSIZ01 = 10 - -Offset address = 80h when BSIZ01 = 11 #### (3) Endpoints 02 and 03 Same as Endpoint 01. #### **Notes** The selected RAM area must be within addresses 004016 to 03FF16. Make sure the buffer area beginning address is set in agreement with the offset address and the number of transmit/receive data This is particularly important when in the double buffer mode or when handling 64-byte data. Fig. 28 Examples of interrupt source dependant buffer area offset address # **USB Interrupt Function** USB Interrupt Control Circuit (USBINTCON) has 3 requests and 16 USB-device interrupt request sources. Each interrupt source register enables the user to easily determine which interrupt has occurred. Table 7 shows the list of USB interrupt sources. Table 7 USB interrupt sources | Interrupt request bit | USB interrupt bit | Interrupt source | | | | | | | |-------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | (IREQ1: Address 003C16) | (USBIREQ: Address 001716) | | | | | | | | | USB bus reset | _ | At USB bus reset signal detection: | | | | | | | | | | After enabling the USB module (USBE = "1"), an interrupt request occurs when 2.5 μs SE0 state is detected in D0+/D0- port. (Equivalent to 120-clock length when fUSB = 48 MHz) | | | | | | | | USB SOF | _ | At SOF packet receive: | | | | | | | | | | After enabling the USB module (USBE = "1"), an interrupt request occurs when SOF packet is detected in D0+/D0- port. Its occurrence does not depend on frame-time or CRC value after SOF packet is transferred. (Normally, SOF packet detection occurs only when fUSB = 48 MHz) | | | | | | | | USB device | EP00 | At Endpoint 00 data transfer complete: | | | | | | | | | | Buffer ready (read/write enabled state) | | | | | | | | | | Control transfer completed | | | | | | | | | | •Status stage transition | | | | | | | | | | SETUP buffer ready (read enabled state) | | | | | | | | | | Control transfer error | | | | | | | | | EP01 | At Endpoint 01 data transfer complete: | | | | | | | | | | Buffer 0 ready (read/write enabled state) | | | | | | | | | | Buffer 1 ready (read/write enabled state) | | | | | | | | | | •Transfer error | | | | | | | | | EP02 | At Endpoint 02 data transfer complete: | | | | | | | | | | Buffer 0 ready (read/write enabled state) | | | | | | | | | | Buffer 1 ready (read/write enabled state) | | | | | | | | | | •Transfer error | | | | | | | | | EP03 | At Endpoint 03 data transfer complete: | | | | | | | | | | Buffer 0 ready (read/write enabled state) | | | | | | | | | | Buffer 1 ready (read/write enabled state) | | | | | | | | | | •Transfer error | | | | | | | | | SUS | At suspend signal detection: | | | | | | | | | | After enabling the USB module (USBE = "1"), an interrupt request occurs when 3 ms J state is detected in D0+/D0- port. (Equivalent to 144,000 clock-length when fUSB = 48MHz) | | | | | | | | | RSM | At resume signal detection: | | | | | | | | | | After enabling the USB module (USBE = "1") and resume interrupt (RSME = "1"), an interrupt request occurs when a bus state change (J state to SE0 or K state) is detected in D0- port. | | | | | | | Fig. 29 USB device interrupt control # **USB Register List** The USB register list is shown below. | E | ddress | | SYMBOL | | USB SFR | | | | | | | | |------|----------------------------------------|-----------------------------------------------------------------|----------------------|-------------|----------|-------------|--------|--------------|-------------|---------------------|--------------------|--| | C | _ | Register Name | 01111502 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | | 01016 | USB control register | USBCON | USBE | UCLKCON | USBDIFE | VREFE | VREFCON | TRONE | TRONCON | WKUP | | | | 01116 | USB function enable register | USBAE | | | $\sim$ | $\sim$ | $\sim$ | $\sim$ | $\sim$ | AD0E | | | | 01216 | USB function address register | USBA0 | $\sim$ | | | | USBADD0[6:0] | | | | | | | 01316 | | | > < | > < | > < | > < | > < | > < | > < | > < | | | C | 014 <sub>16</sub> | Frame number register Low | FNUML | | <b>—</b> | _ | FNUM | И[7:0] | 1 | EN II IN 1140 01 | | | | | 01616 | Frame number register High USB interrupt source enable register | USBICON | RSME | SUSE | > | > | EP03E | EP02E | FNUM[10:8]<br>EP01E | EP00E | | | | 01716 | USB interrupt source register | USBIREQ | RSM | SUS | > | > | EP03E | EP02E | EP01 | EP00L | | | | 01816 | Endpoint index register | USBINDEX | | | > < | > < | | <u> </u> | | X[1:0] | | | | 01916 | Endpoint field register 1 | EPXXREG1 | | | | | | | | | | | | 01A16 | Endpoint field register 2 | EPXXREG2 | | | | | | | | | | | | 01B <sub>16</sub> | Endpoint field register 3 | EPXXREG3 | | | | | | | | | | | | 01C <sub>16</sub> | Endpoint field register 4 | EPXXREG4<br>EPXXREG5 | | | | | | | | | | | | 01D <sub>16</sub><br>01E <sub>16</sub> | Endpoint field register 5 Endpoint field register 6 | EPXXREG5<br>EPXXREG6 | | | | | | | | | | | | 01F16 | Endpoint field register 7 | EPXXREG6 | | | | | | | | | | | | FEC <sub>16</sub> | Endpoint field register 8 | EPXXREG8 | | | | | | | | | | | | | Endpoint field register 9 | EPXXREG9 | | | | | | | | | | | <br> | Т | | 1 | 1 | | | - | | 1 | 1 | | | | | ooint 00 | | 1 | 1 | 1 | ı | | ı | ı | ı | i. | | | | 01916 | EP00 stage register | EP00STG | > < | > < | > < | > < | > < | > < | >< | SETUP00 | | | | 01A16 | EP00 control register 1 | EP00CON1 | > < | > < | > < | > < | > < | > < | PID0 | | | | | 01B <sub>16</sub> | EP00 control register 2 | EP00CON2 | > | > < | $\gg$ | > | $\gg$ | $\gg$ | $\gg$ | BVAL00 | | | | 01C <sub>16</sub> | EP00 control register 3 | EP00CON3<br>EP00REQ | $\sim$ | $\ll$ | $\sim$ | ERR00 | BSRDY00 | CTSTS00 | CTEND00 | CTENDE00<br>BRDY00 | | | | 01D16<br>01E16 | EP00 interrupt source register EP00 byte number register | EP00REQ<br>EP00BYT | > | > | > | ERRUU | BSRDY00 | BBYTO | | BKDY00 | | | | 01F16 | EP00 byte number register | EPOUBTI | > | > | > | > | | ВВТТО | J0[3.0] | | | | | FEC <sub>16</sub> | | | > | > | > | > | > | > | > | > | | | | FED <sub>16</sub> | EP00 buffer area set register | EP00BUF | $\sim$ | > | > | | _ | BADD00[4:0] | _ | | | | C | 019 <sub>16</sub> | EP01 set register EP01 control register 1 | EP01CFG<br>EP01CON1 | | 01[1:0] | DIR01 | ITMD01 | SQCL01 | DBLB01 | BSIZ0 | 1[1:0] | | | | 01B <sub>16</sub> | EP01 control register 2 | EP01CON2<br>EP01CON3 | $\sim$ | > | $\sim$ | $\sim$ | $\sim$ | $\sim$ | $\sim$ | B0VAL01<br>B1VAL01 | | | | 01D16 | EP01 control register 3 EP01 interrupt source register | EP01CON3 | > | > | > | > | > | ERR01 | B1RDY01 | B0RDY01 | | | | 01E16 | EP01 byte number register 0 | EP01BYT0 | $\sim$ | | | | B0BYT01[6:0] | E TTTO | DINOTO: | BONDIO | | | | 01F16 | EP01 byte number register 1 | EP01BYT1 | $\sim$ | | | | B1BYT01[6:0] | | | | | | | FEC16 | EP01 MAX. packet size register | EP01MAX | > < | | | | MXPS01[6:0] | | | | | | C | FED <sub>16</sub> | EP01 buffer area set register | EP01BUF | $\sim$ | $\sim$ | $\sim$ | | 1 | BADD01[4:0] | 1 | | | | Fndr | oint 02 | | | | | | • | | • | | ı | | | | 01916 | ED02 and an electric | EDOSCEC | TVDO | 02[1:0] | DIDOS | ITMDOO | 000100 | DDI DOS | DOLZO | 1014-01 | | | | 01916<br>01A16 | EP02 set register<br>EP02 control register 1 | EP02CFG<br>EP02CON1 | 1490 | 72[1.0] | DIR02 | ITMD02 | SQCL02 | DBLB02 | BSIZ0 | | | | | 01B <sub>16</sub> | EP02 control register 2 | EP02CON1 | $\leq >$ | $\leq$ | $\leq$ | > | $\leq$ | $\leq$ | .*ID0. | B0VAL02 | | | | 01C <sub>16</sub> | EP02 control register 3 | EP02CON3 | $\geq \sim$ | > < | $\geq \sim$ | > < | $\geq \sim$ | > < | $\geq \sim$ | B1VAL02 | | | C | 01D <sub>16</sub> | EP02 interrupt source register | EP02REQ | >< | >< | >< | >< | >< | ERR02 | B1RDY02 | B0RDY02 | | | | 01E <sub>16</sub> | EP02 byte number register 0 | EP02BYT0 | $\sim$ | ļ | | | B0BYT02[6:0] | | | | | | | 01F16 | EP02 byte number register 1 | EP02BYT1 | $\sim$ | - | | | B1BYT02[6:0] | | | | | | | FEC16 | EP02 MAX. packet size register | EP02MAX<br>EP02BUF | > | | | 1 | MXPS02[6:0] | PADD03[4:0] | | | | | L | FED16 | EP02 buffer area set register | EFUZBUF | | | | + | I | BADD02[4:0] | I | I | | | - 1 | oint 03 | | i i | 1 | i | | i | | | | | | | | 01916 | EP03 set register | EP03CFG | TYP0 | 3[1:0] | DIR03 | ITMD03 | SQCL03 | DBLB03 | BSIZO | | | | | 01A <sub>16</sub> | EP03 control register 1 | EP03CON1 | > | > | $\sim \sim$ | $\sim$ | $\sim \sim$ | $\sim \sim$ | PID0: | -[] | | | | 01B <sub>16</sub> | EP03 control register 2 | EP03CON2 | $\ll$ | $\ll$ | $\sim$ | $\sim$ | $\sim$ | $\sim$ | $\sim$ | B0VAL03 | | | | 01C16 | EP03 control register 3 | EP03CON3 | > | > | > | > | > | ERR03 | B1RDY03 | B1VAL03 | | | | 01D <sub>16</sub> | EP03 interrupt source register<br>EP03 byte number register 0 | EP03REQ<br>EP03BYT0 | > | | | | B0BYT03[6:0] | EKKUS | צטועאום | B0RDY03 | | | | 01F16 | EP03 byte number register 1 | EP03BYT1 | > | 1 | | | B1BYT03[6:0] | | | | | | | FEC <sub>16</sub> | EP03 MAX. packet size register | EP03MAX | >> | | | | MXPS03[6:0] | | | | | | | | EP03 buffer area set register | EP03BUF | $\sim$ | >< | > < | | | BADD03[4:0] | | | | | | | | 1 | 1 | т — | T | 1 | I | | I | 1 | | Fig. 30 USB related registers # **USB Related Registers** The USB related registers are shown below. Fig. 31 Structure of USB control register Fig. 32 Structure of USB function enable register Fig. 33 Structure of USB function address register Fig. 34 Structure of Frame number register Low Fig. 35 Structure of Frame number register High Fig. 36 Structure of USB interrupt source enable register Fig.37 Structure of USB interrupt source register Fig. 38 Structure of Endpoint index register # (1) Endpoint 00 Fig. 39 Structure of EP00 stage register Fig. 40 Structure of EP00 control register 1 Fig. 41 Structure of EP00 control register 2 Fig. 42 Structure of EP00 control register 3 Fig. 43 Structure of EP00 interrupt source register Fig. 44 Structure of EP00 byte number register Fig. 45 Structure of EP00 buffer area set register # (2) Endpoint 01 Fig. 46 Structure of EP01 set register Fig. 47 Structure of EP01 control register 1 Fig. 48 Structure of EP01 control register 2 Fig. 49 Structure of EP01 control register 3 Fig. 50 Structure of EP01 interrupt source register Fig. 51 Structure of EP01 byte number register 0 Fig. 52 Structure of EP01 byte number register 1 Fig. 53 Structure of EP01 MAX. packet size register Fig. 54 Structure of EP01 buffer area set register # (3) Endpoint 02 Fig. 55 Structure of EP02 set register Fig. 56 Structure of EP02 control register 1 Fig. 57 Structure of EP02 control register 2 Fig. 58 Structure of EP02 control register 3 Fig. 59 Structure of EP02 interrupt source register Fig. 60 Structure of EP02 byte number register 0 Fig. 61 Structure of EP02 byte number register 1 Fig. 62 Structure of EP02 MAX. packet size register Fig. 63 Structure of EP02 buffer area set register # (4) Endpoint 03 Fig. 64 Structure of EP03 set register Fig. 65 Structure of EP03 control register 1 Fig. 66 Structure of EP03 control register 2 Fig. 67 Structure of EP03 control register 3 Fig. 68 Structure of EP03 interrupt source register Fig. 69 Structure of EP03 byte number register 0 Fig. 70 Structure of EP03 byte number register 1 Fig. 71 Structure of EP03 MAX. packet size register Fig. 72 Structure of EP03 buffer area set register # **EXTERNAL BUS INTERFACE (EXB)** The external bus interface (EXB) controls the data transfer between the external MCU and the 38K0 group's CPU or its memory (multichannel RAM). The external bus interface is shown below. Fig. 73 External bus interface #### **CPU** channel It is a data transfer course by the interrupt processing between the external MCU and the 38K0 group's CPU. ## •Memory channel It is a data transfer course by direct RAM access of the memory channel controller between the external MCU and the 38K0 group's memory (multichannel RAM) #### Data transfer of memory channel When the burst mode is selected with the burst bit of the memory channel operation mode register, data transfer can be carried out at the highest speed. After the external bus interface detects a rise of external read signal/write signal and synchronizes it with the internal clock $\phi,$ it completes the data transfer between the transmit/receive buffer and the multichannel RAM in two clocks. However, the waiting time of two clocks at a maximum is generated to access the multichannel RAM in USB being operating because the USB has priority to access. Therefore, it is necessary to set up the access interval which fills the following timing with the external MCU bus side. In $\varphi$ = 8 MHz, data transfer at about 2 Mbytes/second is possible at a maximum. When there is access simultaneously from the USB, it is about 1.3 Mbytes/second. In $\varphi$ = 6 MHz, data transfer at about 1.5 Mbytes/second is possible at a maximum. When there is access simultaneously from the USB, it is about 1 Mbytes/second. Fig. 74 Data transfer timing of memory channel # **EXB Pin Assignment** The external bus interface (EXB) pins are shown bellow. The 38K0 group can transmit/receive a data to/from an external MCU, using the following signals: - •Control input signal ...... 4 (ExCS, ExA0, ExRD, ExWR) - •Data input/output pin ...... 8 (DQ0 to DQ7) - •Interrupt output signal ...... 1 (ExINT) Additionally, the DMA interface signal and the buffer status read select signal of 38K0 group can be set up per one by the program. - •Control input signal ...... 3 (ExTC, ExDACK, ExRD, ExA1) - •Interrupt output signal ...... 1 (ExDREQ) Fig. 75 External bus interface (EXB) pin assignment # **EXB Block Diagram** The block diagram of external bus interface (EXB) is shown below. The external bus interface (EXB) consists of: - (1) External I/O interface part - (2) CPU interface part - (3) Internal memory interface part - (4) Transmit/Receive data buffer part Fig. 76 Block diagram of external bus interface (EXB) ## (1) External I/O Interface Part The external I/O interface part consists of a command decoder and an output selector. A command decoder generates the following signals to each unit. #### **●CPU** interface part - •CPU channel read (Cch\_RD) - •CPU channel write (Cch\_WR) #### ●Internal memory interface part - Memory channel read (Mch\_RD) - Memory channel write (Mch\_WR) - Memory channel terminal count (Mch\_TC) ## ●Transmit/receive data buffer part •Buffer write (Buf\_WR) #### ●External I/O interface part - Status selection (stt\_sel) - Output enable (ExOE) Access to the CPU channel can be controlled only by setup of external signals. Access to the memory channel can be controlled by the value of the external I/O configuration register and the state (mRX\_enb, mTX\_enb signals) of the internal memory interface part. The output selector has the function which selects from the state of CPU channel (TxB\_RDY and RxD\_RDY) and the state of memory channel (Mch\_req) as the signal assigned to P33/ExINT pin and P40/ExDREQ/RxD pin. ## (2) CPU Interface Part The CPU interface part consists of the decoder/data selector of the CPU channel, the CPU write register and CPU channel controller #### Decoder/data selector of CPU channel A write operation to the CPU register is performed by generating a write signal for each register with an address decode signal and a write signal. A read operation from the CPU register is performed by generating an output enable signal of the internal data bus with an module select signal and a read signal and generating a select signal for each register with an address decode signal. ## ●CPU write register There are three CPU write registers as follows: - •EXB interrupt source enable register - •Index register - •External I/O configuration register The EXB interrupt source register is a read-only register. A status signal of the CPU channel controller and a status signal of the memory channel controller in the internal memory interface part are generated. #### ●CPU channel controller The CPU channel controller generates the following signals, using bits 0 and 1 (RXB\_ENB, TXB\_ENB) of EXB interrupt source enable register. - Memory channel transmitting buffer control signal (MRD\_sel), generated in the internal memory interface part - •CPU channel command signal (Cch\_RD, Cch\_WR), generated in the external I/O interface part - •Signals RxB\_RDY/RxB\_full and TxB\_RDY/TxB\_empty, generated with read/write signals from the CPU channel ## (3) Internal Memory Interface Part The internal memory interface part consists of the CPU register and the memory channel controller. ## ●CPU register The CPU register consists of the follows: - Memory channel operation mode register - •Memory address counter - •End address register The CPU can set the beginning address into the memory address counter when the memory channel operation enable bit (MC\_ENB) of EXB interrupt source enable register is "0". When this bit is "1", the write operation from the CPU is invalid and each access from the external bus causes count-up operation. #### Memory channel controller The CPU register consists of the follows: - •Main sequencer - •Internal memory request signal generating circuit - •External memory channel request signal generating circuit - •Address end detection circuit - •Terminal end input processing circuit ## (4) Transmit/Receive Data Buffer Part The transmit/receive data buffer part consists of the 8-bit transmit buffer register (TXBUF) and the 8-bit receive buffer register (RXBUF). Both CPU channel and memory channel use the same transmit buffer register/receive buffer register to transfer a data to an external MCU bus. ## (5) External Pin The external bus interface has the following pins to connect with an external MCU bus. | •Chip select | P34/ExCS | |--------------------|----------------------------| | •Address | P37/ExA0 | | •Data | P10/DQ0/AN0 to P17/DQ7/AN7 | | •Read | P36/ExRD | | •Write | P35/ExWR | | •Interrupt request | P33/ExINT | It also has the following pins to connect with an external DMAC. Each pin can be programmed for an ordinary port function or a DMA interface pin function. | •DMA request | P40/ExDREQ/RxD | |---------------------|----------------| | •DMA acknowledgment | P41/ExDACK/TxD | | •Terminal count | P42/ExTC/Sclk | It also has the status read select pin (P43/ExA1/SRDY pin) to confirm a ready status of the data buffer from an external MCU bus This pin functions as a port just after reset. The status read select function can be set by a program. •Status read select ...... P43/ExA1/SRDY #### ●CPU channel: Communication with 38K0 group CPU When a read/write operation is performed from an external MCU bus in address signal ExA0 = "H", the interrupt is generated and the 38K0 group CPU can confirm its access. The 38K0 group CPU judges the interrupt source and it starts a data transmission/reception with an external MCU bus. #### Memory channel: Communication with 38K0 group memory multichannel RAM When a read/write operation is performed from an external MCU bus in address signal ExA0 = "L", access to the multichannel RAM is performed. Then an address of the multichannel RAM is made by the external bus interface and it is increased at each access completion. Consequently, FIFO access is performed. Even if a read/write operation is performed in DACK = "L" instead of ExCS = "L" and ExA0 = "L", FIFO access to the multichannel RAM is performed. The beginning address and the end address must be set by the CPU in advance. ## ●P33/ExINT pin Any one of the following signals for this pin can be selected: - •TxB\_RDY (transmit buffer ready) output - •RxB\_RDY (receive buffer ready) output - •Mch\_req (memory channel request) output Either TxB\_RDY or RxB\_RDY is normally selected. The memory channel request is for an access request signal to the memory channel. In a small system, a data transfer processing to the internal memory is performed in the interrupt routine. According to that situation, the 38K0 group has the function automatically to switch an interrupt factor attached on the interrupt pin by program. #### ●P40/ExDREQ/RxD pin This pin is a port at the initial state. Which signal can be set by program. - •RxB\_RDY (receive buffer ready) output - •Mch\_req (memory channel request) output Mch\_req of DMAC is normally selected. The output method of the memory channel request signal depends on the burst bit (BURST) of memory channel operation mode register. When the burst bit is "0", this signal is periodically output at each 1-byte transfer. (See Figures 94 and 97.) When the burst bit is "1", this signal is continuously output while the memory address counter is counting from the beginning address to the end address (See Figures 95 and 98.) ## ●P41/ExDACK/TxD pin This pin is a port at the initial state. The DMA acknowledge signal can be set by program. The DMA acknowledge signal DACK = "L" is the same state as that of CS = "L" and A0 = "L". Access to multichannel RAM is started by a rise of read signal or write signal which is set during this term. Note: If the DMA acknowledge signal and the chip select signal are simultaneously active (DACK = "L" and CS = "L"), also set the address signal A0 to "L". If A0 is "H", the memory channel and the CPU channel are activated simultaneously and it might cause some error. ## ●P42/ExTC/Sclk pin This pin is a port at the initial state. The terminal count signal can be set by program. If the terminal count signal is set at one bus cycle while a memory channel operation write is being performed, the 38K0 group confirms that its bus cycle is the write cycle of the last data and sets the memory channel status bits to "112", and the interrupt is generated and the memory channel operation ends even if the memory address counter has not reached the end address. The CPU can obtain the last address where the data is written by reading out the value of memory address counter. (See Figure 96.) ## **EXB Register List** The EXB register list is shown below. Fig. 77 EXB related registers (1) #### •EXB interrupt source enable register This register enables/disables access from an external bus and an internal interrupt. #### •EXB interrupt source register This register indicates the state of CPU channel's transmit/receive buffer register and the memory channel. The same value can be read out from the external MCU bus by using the buffer status read select signal (A1 pin = "H"). ## •EXB index register/Register windows 1, 2 The accessible register is switched by treating addresses 003416 and 003516 as a register window depending on the value of EXB index register at address 003316. | Index | low | Register Name | SYMBOL | EXB SFR | | | | | | | | |--------|------|------------------------------------------|-------------|-------------------------------------------------------|------|------|--------|-------------------|-------------|-------|----------| | IIIuex | high | Register Name | | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | | 0016 | low | External I/O configu-<br>ration register | EXBCFGL | | | | A1_CTR | INT_CTR[2:0] EXB_ | | | EXB_C | | | high | radion regions | EXBCFGH | >< | | | TC_CTR | DAK_C | CTR[1:0] | DRQ_0 | CTR[1:0] | | 0116 | low | Transmit/Receive buffer register | RXBUF/TXBUF | At CPU read : RXBUF[7:0]<br>At CPU write : TXBUF[7:0] | | | | | | | | | | high | Sanot regions | _ | $\geq$ | | >< | | $\geq$ | | | | | 0216 | low | Memory channel operation mode register | | | | | | | BURST | MC_D | IR[1:0] | | | high | ration mode regiote. | _ | $\geq$ | | | | $\geq$ | | | | | 0316 | low | Memory address counter | MEMADL | IM_A[7:0] | | | | | | | | | | high | oddinio. | MEMADH | 0 | 0 | 0 | 0 | 0 | IM_A[10:8] | | | | 0416 | low | End address register | ENDADL | END_A[7:0] | | | | | | | | | | high | | ENDADH | 0 | 0 | 0 | 0 | 0 | END_A[10:8] | | | Fig. 78 EXB related registers (2) #### •External I/O configuration register This register selects the function of each pin. ## •Transmit/Receive buffer register This register consists of the receive buffer register (RXBUF) and the transmit buffer register (TXBUF) ## •Memory channel operation mode register This register sets the operation mode of the memory channel. #### •Memory address counter This is a counter to set the beginning address which FIFO accesses. This register is increased by access from the external MCU bus. : Not used 0: "0" fixed ## •End address register This register is to set the end address which FIFO accesses. ## **EXB Related Registers** The EXB related registers are shown below. Fig. 79 Structure of EXB interrupt source enable register Fig. 80 Structure of EXB interrupt source register "1" or when the CPU channel receive enable bit is "0". = "1" or when the CPU channel transmit enable bit is "0". 3: This bit is cleared to "0" when reading the transmit/receive buffer register in the CPU channel receive enable bit = 4: This bit is cleared to "0" when writing to the transmit/receive buffer register in the CPU channel transmit enable bit Fig. 81 Structure of EXB index register Fig. 82 Structure of Register window 1 Fig. 83 Structure of Register window 2 Fig. 84 Index00[low]; Structure of External I/O configuration register Fig. 85 Index00[high]; Structure of External I/O configuration register Fig. 86 Index01[low]; Structure of Transmit/Receive buffer register Fig. 87 Index02[low]; Structure of Memory channel operation mode register Fig. 88 Index03[low]; Structure of Memory address counter Fig. 89 Index03[high]; Structure of Memory address counter Fig. 90 Index04[low]; Structure of End address register Fig. 91 Index04[high]; Structure of End address register # **EXB Operation Timing Diagram**(1) CPU Channel Receiving Operation CPU channel receiving operation is shown bellow. Fig. 92 CPU channel receiving operation ## (2) CPU Channel Transmitting Operation CPU channel transmitting operation is shown bellow. Fig. 93 CPU channel tranmitting operation ## (3) Memory Channel Receiving Operation (1)-Cycle Mode Memory channel receiving operation (1) is shown bellow. Fig. 94 Memory channel receiving operation (1) ## (4) Memory Channel Receiving Operation (2)-Burst Mode Memory channel receiving operation (2) is shown bellow. Fig. 95 Memory channel receiving operation (2) ## (5) Memory Channel Receiving Operation (3)-Burst Mode (Terminal Count) Memory channel receiving operation (3) is shown bellow. Fig. 96 Memory channel receiving operation (3) ## (6) Memory Channel Transmitting Operation (1)-Cycle Mode Memory channel transmitting operation (1) is shown bellow. Fig. 97 Memory channel tranmitting operation (1) # (7) Memory Channel Transmitting Operation (2)-Burst Mode Memory channel transmitting operation (2) is shown bellow. Fig. 98 Memory channel tranmitting operation (2) ## **MULTICHANNEL RAM** The 38K0 group has the built-in multichannel RAM including the small logic circuit (RAM I/F) instead of ordinary RAM. The multichannel RAM has the USB channel and the EXB channel in addition to the CPU channel. The multichannel RAM controls access from CPU, USB and EXB, synchronizing control with $\phi.$ The USB transfer rate is about 1.5 Mbytes/second. Access to the multichannel RAM is performed at every about 5.3 clocks in $\varphi=8$ MHz, or at every about 4 clocks in $\varphi=6$ MHz. The USB's access has priority to the EXB's. The one wait function $(\overline{\text{ONW}} \text{ function})$ of 38000 series CPU is used internally to control access with the CPU. When receiving an access request from the USB or the EXB, the multichannel RAM outputs $\overline{\text{ONW}}$ signal to wait the CPU for one clock, and access of the USB or the EXB is performed. If the multichannel RAM is outputting $\overline{\text{ONW}}$ signal while the CPU is in the state of reading/writing for the RAM area, the CPU read cycle or write cycle is extended by 1 period of $\phi$ . Fig. 99 Multichannel RAM timing diagram (no wait) Fig. 100 Multichannel RAM timing diagram (one wait) ## **Multichannel RAM Operation Example** The multichannel RAM operation example is shown below. This example shows the case that an external MCU uses the 38K0 group as a peripheral LSI (USB controller). The following explains that the external MCU reads out the data which is received via the USB. - ① The data which is received via the USB is written into the multichannel RAM. - 2 Receive completion is propagated to the CPU. - 3 The external bus interface is activated owing to the CPU. - ④ (1) The external bus interface sets the data which is read from the multichannel RAM into the internal data buffer. - (2) The external MCU reads out the data bus buffer of the external bus interface. - (3) The above operation is repeated by the number of the received bytes. After that, the data transfer is completed. Fig. 101 Multichannel RAM operation example ## A/D CONVERTER The functional blocks of the A/D converter are described below. ## [AD Conversion Register 1, 2 (AD1, AD2)] 003716, 003816 The AD conversion register is a read-only register that stores the result of an A/D conversion. When reading this register during an A/D conversion, the previous conversion result is read. Bit 7 of the AD conversion register 2 must be set to "0". Not only 10-bit reading but also only high-order 8-bit reading of conversion result can be performed by selecting the reading procedure of the AD conversion registers 1, 2 after A/D conversion is completed (in Figure 103). The 8-bit reading inclined to MSB is performed when reading the AD converter register 1 after A/D conversion is started or reset; and when the AD converter register 1 is read after reading the AD converter register 2, the 8-bit reading inclined to LSB is performed. ## [AD Control Register (ADCON)] 003616 The AD control register controls the A/D conversion process. Bits 0 to 2 select a specific analog input pin. Bit 3 signals the completion of an A/D conversion. The value of this bit remains at "0" during an A/D conversion, and changes to "1" when an A/D conversion ends. Writing "0" to this bit starts the A/D conversion. ## **Comparison Voltage Generator** The comparison voltage generator divides the voltage between VREF and AVSs into 1024, and that outputs the comparison voltage. The A/D converter successively compares the comparison voltage V<sub>ref</sub> in each mode, dividing the V<sub>REF</sub> voltage (see below), with the input voltage. • 10-bit reading $$V_{ref} = \frac{V_{REF}}{1024} \times n \ (n = 0-1023)$$ • 8-bit reading $$V_{ref} = \frac{V_{REF}}{256} \times n \ (n = 0-255)$$ ## **Channel Selector** The channel selector selects one of the input ports P17/AN7–P10/AN0. ## **Comparator and Control Circuit** The comparator and control circuit compares an analog input voltage with the comparison voltage, and then stores the result in the AD conversion registers 1, 2. When an A/D conversion is completed, the control circuit sets the AD conversion completion bit and the AD interrupt request bit to "1". Note that because the comparator consists of a capacitor coupling, set f(system clock) to 500 kHz or more during an A/D conversion. Fig. 102 Structure of AD control register Fig. 103 10-bit A/D mode reading Fig. 104 A/D converter block diagram ## WATCHDOG TIMER The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software run-away). The watchdog timer consists of an 8-bit watchdog timer L and an 8-bit watchdog timer H. ## **Standard Operation of Watchdog Timer** When any data is not written into the watchdog timer control register (address 003916) after resetting, the watchdog timer is in the stop state. The watchdog timer starts to count down by writing an optional value into the watchdog timer control register (address 003916) and an internal reset occurs at an underflow of the watchdog timer H. Accordingly, programming is usually performed so that writing to the watchdog timer control register (address 003916) may be started before an underflow. When the watchdog timer control register (address 003916) is read, the values of the high-order 6 bits of the watchdog timer H, STP instruction disable bit (bit 6), and watchdog timer H count source selection bit (bit 7) are read. ## **Initial Value of Watchdog Timer** At reset or writing to the watchdog timer control register (address 003916), each watchdog timer H and L is set to "FF16." ## •Watchdog timer H count source selection bit operation Bit 7 of the watchdog timer control register (address 003916) permits selecting a watchdog timer H count source. When this bit is set to "0", the count source becomes the underflow signal of watchdog timer L. The detection time is set to 131.072 ms at system clock 8 MHz frequency. When this bit is set to "1", the count source becomes the system clock divided by 16. The detection time in this case is set to 512 $\mu$ s at system clock 8 MHz frequency. This bit is cleared to "0" after resetting. #### Operation of STP instruction disable bit Bit 6 of the watchdog timer control register (address 003916) permits disabling the STP instruction when the watchdog timer is in operation. When this bit is "0", the STP instruction is enabled. When this bit is "1", the STP instruction is disabled. Once the STP instruction is executed, an internal reset occurs. When this bit is set to "1", it cannot be rewritten to "0" by program. This bit is cleared to "0" after resetting. Fig. 105 Block diagram of Watchdog timer Fig. 106 Structure of Watchdog timer control register ## **RESET CIRCUIT** To reset the microcomputer, $\overline{\text{RESET}}$ pin should be held at an "L" level for 16 cycles or more of XIN. Then the $\overline{\text{RESET}}$ pin is returned to an "H" level (the power source voltage should be between 3.0 V and 5.25 V for L version, and the oscillation should be stable), reset is released. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte). Make sure that the reset input voltage is under 0.6 V for Vcc of 3.0 V (L version). Fig. 107 Example of reset circuit Fig. 108 Reset sequence ## PLL CIRCUIT (FREQUENCY SYNTHESIZER) The PLL circuit generates fvco (PLL output clock), which is required for fuse (USB clock) and fsyn (fuse division clock), from f(XIN) (external input reference clock). Figure 109 shows the PLL circuit block diagram. It is possible to input 6 or 12 MHz clock from the externals as a standard clock input. When using the USB function, set the PLL operation mode selection bit so that fvco may be set to 48 MHz. The PLL circuit operates by setting the PLL operation enable bit to "1". When supplying fvco to the USB block, wait for the oscillation stable time (1ms or less) of PLL before selecting fvco with the USB clock selection bit. According to the setting of the USB clock division ratio selection bit, the division clock of fUSB is supplied to fSYN. When using this clock as system clock, set the USB clock division ratio selection bit so that it may be set to 6 MHz, 8 MHz or 12 MHz. (However, using it only when fUSB is 48MHz is recommended). Fig. 109 Block diagram of PLL circuit Fig. 110 Structure of PLL control register ## **CLOCK GENERATING CIRCUIT** An oscillation circuit can be formed by connecting a resonator between XIN and XOUT. Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. (An external feed-back resistor may be needed depending on conditions.) ## **Frequency Control** Either fsyn or f(XIN) can be selected as an internal system clock. Furthermore, the frequency of internal clock $\phi$ can be selected by the system clock division ratio selection bit. ## (1) fsyn clock fsyn clock is generated by the PLL circuit. f(XIN) or fvco can be selected as an input clock. When using as an internal system clock, there is restriction on use. Refer to the clause of "PLL CIRCUIT". ## (2) f(XIN) clock The frequency applied to the XIN pin is used as an internal system clock frequency. #### **Oscillation Control** ## (1) Stop mode If the STP instruction is executed, the internal clock $\boldsymbol{\phi}$ stops at an "H" level, and the XIN oscillator stops. When the oscillation stabilizing time set after STP instruction released bit is "0," the prescaler 12 is set to "FF16" and timer 1 is set to "0116." When the oscillation stabilizing time set after STP instruction released bit is "1," set the sufficient time for oscillation of used oscillator to stabilize since nothing is set to the prescaler 12 and timer 1. XIN divided by 16 is compulsorily connected to the input of the prescaler 12. Oscillator restarts when an external interrupt (including USB resume interrupt) is received, but the internal clock $\phi$ remains at "H" until timer 1 underflows. The internal clock $\boldsymbol{\varphi}$ is not supplied until timer 1 underflows. Because the sufficient time is required for the oscillation to stabilize when a ceramic resonator etc. is used. When the oscillator is restarted by reset, apply "L" level to the RESET pin until the oscillation is stable since a wait time will not be generated automatically. ## (2) Wait mode If the WIT instruction is executed, the internal clock $\phi$ stops at an "H" level, but the oscillator does not stop. The internal clock $\phi$ restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted. To ensure that the interrupts will be received to release the STP or WIT state, their interrupt enable bits must be set to "1" before executing of the STP or WIT instruction. When releasing the STP state, the prescaler 12 and timer 1 will start counting the clock XIN divided by 16. Accordingly, set the timer 1 interrupt enable bit to "0" before executing the STP instruction. ## **■**Note When using the oscillation stabilizing time set after STP instruction released bit set to "1", evaluate time to stabilize oscillation of the used oscillator and set the value to the timer 1 and prescaler 12. Fig. 113 Structure of MISRG Fig. 111 Ceramic resonator or quartz-crystal oscilltor circuit Fig. 112 External clock input circuit Fig. 114 System clock generating circuit block diagram (single-chip mode) Fig. 115 State transitions of clock ## **FLASH MEMORY MODE** The 38K0 group's flash memory version has an internal new DINOR (DIvided bit line NOR) flash memory that can be rewritten with a single power source when Vcc is 4.5 to 5.25 V, and 2 power sources when Vcc is 3.0 to 4.5 V. For this flash memory, three flash memory modes are available in which to read, program, and erase: the parallel I/O and standard serial I/O modes in which the flash memory can be manipulated using a programmer and the CPU rewrite mode in which the flash memory can be manipulated by the Central Processing Unit (CPU). ## Summary Table 8 lists the summary of the 38K0 group's flash memory version. This flash memory version has some blocks on the flash memory as shown in Figure 116 and each block can be erased. The flash memory is divided into User ROM area and Boot ROM area. In addition to the ordinary User ROM area to store the MCU operation control program, the flash memory has a Boot ROM area that is used to store a program to control rewriting in CPU rewrite and standard serial I/O modes. This Boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. However, the user can write a rewrite control program in this area that suits the user's application system. This Boot ROM area can be rewritten in only parallel I/O mode. Table 8 Summary of 38K0 group's flash memory version | | Item | Specifications | | | | | |-------------------------------|---------------|------------------------------------------------------------------------------|--|--|--|--| | Power source voltage (Vcc) | | 3.00 – 5.25 V (L version) (Program and erase in 4.00 to 5.25 V of Vcc.) | | | | | | | | 3.00 – 4.00 V (L version) (Program and erase in 3.00 to 5.25 V of Vcc.) | | | | | | Program/Erase VPP v | oltage (VPP) | 4.50 – 5.25 V | | | | | | Flash memory mode | | 3 modes; Flash memory can be manipulated as follows: | | | | | | | | •CPU rewrite mode: Manipulated by the Central Processing Unit (CPU). | | | | | | | | Parallel I/O mode: Manipulated using an external programmer (Note 1) | | | | | | | | •Standard serial I/O mode: Manipulated using an external programmer (Note 1) | | | | | | Erase block division | | 1 block (32 Kbytes) | | | | | | | Boot ROM area | 1 block (4 Kbytes) (Note 2) | | | | | | Program method | | Byte program | | | | | | Erase method | | Batch erasing | | | | | | Program/Erase control method | | Program/Erase control by software command | | | | | | Number of commands | | 6 commands | | | | | | Number of program/Erase times | | 100 times | | | | | | Data retention period | | 10 years | | | | | | ROM code protection | | Available in parallel I/O mode and standard serial I/O mode | | | | | Notes 1: In the parallel I/O mode or the standard serial I/O mode, use the exclusive external equipment flash programmer which supports the 38K0 Group (flash memory version). <sup>2:</sup> The Boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. This Boot ROM area can be rewritten in only parallel I/O mode. ## (1) CPU Rewrite Mode In CPU rewrite mode, the internal flash memory can be operated on (read, program, or erase) under control of the Central Processing Unit (CPU). In CPU rewrite mode, only the User ROM area shown in Figure 116 can be rewritten; the Boot ROM area cannot be rewritten. Make sure the program and block erase commands are issued for only the User ROM area and each block area. The control program for CPU rewrite mode can be stored in either User ROM or Boot ROM area. In the CPU rewrite mode, because the flash memory cannot be read from the CPU, the rewrite control program must be transferred to internal RAM area to be executed before it can be executed. ## **Microcomputer Mode and Boot Mode** The control program for CPU rewrite mode must be written into the User ROM or Boot ROM area in parallel I/O mode beforehand. (If the control program is written into the Boot ROM area, the standard serial I/O mode becomes unusable.) See Figure 116 for details about the Boot ROM area. Normal microcomputer mode is entered when the microcomputer is reset with pulling CNVss pin low. In this case, the CPU starts operating using the control program in the User ROM area. When the microcomputer is reset by pulling the P16 $\overline{(CE)}$ pin high, the CNVss pin high, the CPU starts operating using the control program in the Boot ROM area. This mode is called the "Boot" mode. ## **Block Address** Block addresses refer to the maximum address of each block. These addresses are used in the block erase command. Fig. 116 Block diagram of built-in flash memory ## **Outline Performance (CPU Rewrite Mode)** CPU rewrite mode is usable in the single-chip or Boot mode. The only User ROM area can be rewritten in CPU rewrite mode. In CPU rewrite mode, the CPU erases, programs and reads the internal flash memory as instructed by software commands. This rewrite control program must be transferred to a memory such as the internal RAM before it can be executed. The MCU enters CPU rewrite mode by applying 4.50 V to 5.25 V to the CNVss pin and setting "1" to the CPU Rewrite Mode Select Bit (bit 1 of address 0FFE16). Software commands are accepted once the mode is entered. Use software commands to control program and erase operations. Whether a program or erase operation has terminated normally or in error can be verified by reading the status register. Figure 117 shows the flash memory control register. Bit 0 is the RY/ $\overline{\text{BY}}$ status flag used exclusively to read the operating status of the flash memory. During programming and erase operations, it is "0" (busy). Otherwise, it is "1" (ready). This is equivalent to the RY/ $\overline{\text{BY}}$ pin function in parallel I/O mode. Bit 1 is the CPU Rewrite Mode Select Bit. When this bit is set to "1", the MCU enters CPU rewrite mode. Software commands are accepted once the mode is entered. In CPU rewrite mode, the CPU becomes unable to access the internal flash memory directly. Therefore, use the control program in a memory other than internal flash memory for write to bit 1. To set this bit to "1", it is necessary to write "0" and then write "1" in succession. The bit can be set to "0" by only writing "0". Bit 2 is the CPU Rewrite Mode Entry Flag. This flag indicates "1" in CPU rewrite mode, so that reading this flag can check whether CPU rewrite mode has been entered or not. Bit 3 is the flash memory reset bit used to reset the control circuit of internal flash memory. This bit is used when exiting CPU rewrite mode and when flash memory access has failed. When the CPU Rewrite Mode Select Bit is "1", setting "1" for this bit resets the control circuit. To set this bit to "1", it is necessary to write "0" and then write "1" in succession. To release the reset, it is necessary to set this bit to "0". Bit 4 is the User Area/Boot Area Select Bit. When this bit is set to "1", Boot ROM area is accessed, and CPU rewrite mode in Boot ROM area is available. In Boot mode, this bit is set to "1" automatically. Reprogramming of this bit must be in a memory other than internal flash memory. Figure 118 shows a flowchart for setting/releasing CPU rewrite mode. Fig. 117 Structure of flash memory control register Fig. 118 CPU rewrite mode set/release flowchart ## **Notes on CPU Rewrite Mode** Take the notes described below when rewriting the flash memory in CPU rewrite mode. #### ●Operation speed During CPU rewrite mode, set the internal clock $\phi$ to 1.5 MHz or less using the system clock division ratio selection bits (bits 6 and 7 of address 003B16). ## •Instructions inhibited against use The instructions which refer to the internal data of the flash memory cannot be used during CPU rewrite mode . ## Interrupts inhibited against use The interrupts cannot be used during CPU rewrite mode because they refer to the internal data of the flash memory. ## Watchdog timer If the watchdog timer has been already activated, internal reset due to an underflow will not occur because the watchdog timer is surely cleared during program or erase. ## ●Reset Reset is always valid. The MCU is activated using the boot mode at release of reset in the condition of CNVss = "H", so that the program will begin at the address which is stored in addresses FFFC16 and FFFD16 of the boot ROM area. ## **Software Commands** Table 9 lists the software commands. After setting the CPU Rewrite Mode Select Bit to "1", write a software command to specify an erase or program operation. Each software command is explained below. #### ●Read Array Command (FF16) The read array mode is entered by writing the command code "FF16" in the first bus cycle. When an address to be read is input in one of the bus cycles that follow, the contents of the specified address are read out at the data bus (Do to D7). The read array mode is retained intact until another command is written. ## ● Read Status Register Command (7016) When the command code "7016" is written in the first bus cycle, the contents of the status register are read out at the data bus (Do to D7) by a read in the second bus cycle. The status register is explained in the next section. ## ●Clear Status Register Command (5016) This command is used to clear the bits SR4 and SR5 of the status register after they have been set. These bits indicate that operation has ended in an error. To use this command, write the command code "5016" in the first bus cycle. #### ●Program Command (4016) Program operation starts when the command code "4016" is written in the first bus cycle. Then, if the address and data to program are written in the 2nd bus cycle, the control circuit of flash memory (data programming and verification) will start a program. Whether the write operation is completed can be confirmed by reading the status register or the RY/BY Status Flag. When the program starts, the read status register mode is entered automatically and the contents of the status register is read at the data bus (DBo to DB7). The status register bit 7 (SR7) is set to "0" at the same time the write operation starts and is returned to "1" upon completion of the write operation. In this case, the read status register mode remains active until the read array command (FF16) is written. During the program movement, The RY/BY Status Flag of flash memory control register is set to "0". When the program completes, it becomes "1". At program end, program results can be checked by reading the status register. Fig. 119 Program flowchart Table 9. List of software commands (CPII rewrite mode) | able of Election Software Commented (or o Townto mode) | | | | | | | | |--------------------------------------------------------|--------------|-----------------|------------|---------------------------------------------|------------------|-------------|--------------------| | | | First bus cycle | | | Second bus cycle | | | | Command | Cycle number | Mode | Address | Data<br>(D <sub>0</sub> to D <sub>7</sub> ) | Mode | Address | Data<br>(Do to D7) | | Read array | 1 | Write | X (Note 4) | FF16 | | | | | Read status register | 2 | Write | X | 7016 | Read | X | SRD (Note 1) | | Clear status register | 1 | Write | Х | 5016 | | | | | Program | 2 | Write | Х | 4016 | Write | WA (Note 2) | WD (Note 2) | | Erase all blocks | 2 | Write | Х | 2016 | Write | Х | 2016 | | Block erase | 2 | Write | Х | 2016 | Write | BA (Note 3) | D016 | Notes 1: SRD = Status Register Data 2: WA = Write Address, WD = Write Data 3: BA = Block Address to be erased (Input the maximum address of each block.) 4: X denotes a given address in the User ROM area. ## ● Erase All Blocks Command (2016/2016) By writing the command code "2016" in the first bus cycle and the confirmation command code "2016" in the second bus cycle that follows, the operation of erase all blocks (erase and erase verify) starts. Whether the erase all blocks command is terminated can be confirmed by reading the status register or the RY/ $\overline{BY}$ Status Flag of flash memory control register. When the erase all blocks operation starts, the read status register mode is entered automatically and the contents of the status register can be read out at the data bus (Do to D7). The status register bit 7 (SR7) is set to "0" at the same time the erase operation starts and is returned to "1" upon completion of the erase operation. In this case, the read status register mode remains active until the read array command (FF16) is written. The RY/BY Status Flag is "0" during erase operation and "1" when the erase operation is completed as is the status register bit 7. After the erase all blocks end, erase results can be checked by reading the status register. For details, refer to the section where the status register is detailed. ## ●Block Erase Command (2016/D016) By writing the command code "2016" in the first bus cycle and the confirmation command code "D016" and the block address in the second bus cycle that follows, the block erase (erase and erase verify) operation starts for the block address of the flash memory to be specified. Whether the block erase operation is completed can be confirmed by reading the status register or the RY/ $\overline{BY}$ Status Flag of flash memory control register. At the same time the block erase operation starts, the read status register mode is automatically entered, so that the contents of the status register can be read out. The status register bit 7 (SR7) is set to "0" at the same time the block erase operation starts and is returned to "1" upon completion of the block erase operation. In this case, the read status register mode remains active until the read array command (FF16) is written The RY/BY Status Flag is "0" during block erase operation and "1" when the block erase operation is completed as is the status register bit 7. After the block erase ends, erase results can be checked by reading the status register. For details, refer to the section where the status register is detailed. Fig. 120 Erase flowchart ## Status Register (SRD) The status register shows the operating status of the flash memory and whether erase operations and programs ended successfully or in error. It can be read in the following ways: - By reading an arbitrary address from the User ROM area after writing the read status register command (7016) - (2) By reading an arbitrary address from the User ROM area in the period from when the program starts or erase operation starts to when the read array command (FF16) is input. Also, the status register can be cleared by writing the clear status register command (5016). After reset, the status register is set to "8016". Table 10 shows the status register. Each bit in this register is explained below. ## Sequencer status (SR7) The sequencer status indicates the operating status of the flash memory. This bit is set to "0" (busy) during write or erase operation and is set to "1" when these operations ends. After power-on, the sequencer status is set to "1" (ready). ## •Erase status (SR5) The erase status indicates the operating status of erase operation. If an erase error occurs, it is set to "1". When the erase status is cleared, it is set to "0". #### •Program status (SR4) The program status indicates the operating status of write operation. When a write error occurs, it is set to "1". The program status is set to "0" when it is cleared. If "1" is written for any of the SR5 and SR4 bits, the program, erase all blocks, and block erase commands are not accepted. Before executing these commands, execute the clear status register command (5016) and clear the status register. Table 10 Definition of each bit in status register | Each bit of | Status name | Definition | | | | |-------------|------------------|---------------------|---------------------|--|--| | SRD0 bits | Status name | "1" | "0" | | | | SR7 (bit7) | Sequencer status | Ready | Busy | | | | SR6 (bit6) | Reserved | - | - | | | | SR5 (bit5) | Erase status | Terminated in error | Terminated normally | | | | SR4 (bit4) | Program status | Terminated in error | Terminated normally | | | | SR3 (bit3) | Reserved | - | - | | | | SR2 (bit2) | Reserved | - | - | | | | SR1 (bit1) | Reserved | - | - | | | | SR0 (bit0) | Reserved | - | - | | | ## **Full Status Check** By performing full status check, it is possible to know the execution results of erase and program operations. Figure 121 shows a full status check flowchart and the action to be taken when each error occurs. Fig. 121 Full status check flowchart and remedial procedure for errors ## **Functions To Inhibit Rewriting Flash Memory Version** To prevent the contents of internal flash memory from being read out or rewritten easily, this MCU incorporates a ROM code protect function for use in parallel I/O mode and an ID code check function for use in standard serial I/O mode. #### ● ROM Code Protect Function The ROM code protect function is the function to inhibit reading out or modifying the contents of internal flash memory by using the ROM code protect control register (address FFDB16) in parallel I/O mode. Figure 122 shows the ROM code protect control register (address FFDB16). (This address exists in the User ROM area.) If one or both of the pair of ROM Code Protect Bits is set to "0", the ROM code protect is turned on, so that the contents of internal flash memory are protected against readout and modification. The ROM code protect is implemented in two levels. If level 2 is selected, the flash memory is protected even against readout by a shipment inspection LSI tester, etc. When an attempt is made to select both level 1 and level 2, level 2 is selected by default. If both of the two ROM Code Protect Reset Bits are set to "00", the ROM code protect is turned off, so that the contents of internal flash memory can be read out or modified. Once the ROM code protect is turned on, the contents of the ROM Code Protect Reset Bits cannot be modified in parallel I/O mode. Use the serial I/O or CPU rewrite mode to rewrite the contents of the ROM Code Protect Reset Bits. Fig. 122 Structure of ROM code protect control register # **ID Code Check Function** Use this function in standard serial I/O mode. When the contents of the flash memory are not blank, the ID code sent from the programmer is compared with the ID code written in the flash memory to see if they match. If the ID codes do not match, the commands sent from the programmer are not accepted. The ID code consists of 8-bit data, and its areas are FFD416 to FFDA16. Write a program which has had the ID code preset at these addresses to the flash memory. Fig. 123 ID code store addresses # (2) Parallel I/O Mode Parallel I/O mode is the mode which parallel output and input software command, address, and data required for the operations (read, program, erase, etc.) to a built-in flash memory. Use the exclusive external equipment flash programmer which supports the 38KO Group (flash memory version). Refer to each programmer maker's handling manual for the details of the usage. #### **User ROM and Boot ROM Areas** In parallel I/O mode, the user ROM and boot ROM areas shown in Figure 116 can be rewritten. Both areas of flash memory can be operated on in the same way. The boot ROM area is 4 Kbytes in size. It is located at addresses F00016 through FFFF16. Make sure program and block erase operations are always performed within this address range. (Access to any location outside this address range is prohibited.) In the Boot ROM area, an erase block operation is applied to only one 4 Kbyte block. The boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the Mitsubishi factory. Therefore, using the device in standard serial I/O mode, you must perform program and block erase in the user ROM area. # (3) Standard Serial I/O Mode The standard serial I/O mode inputs and outputs the software commands, addresses and data needed to operate (read, program, erase, etc.) the internal flash memory. This I/O is clock synchronized serial. This mode requires a purpose-specific peripheral unit. The standard serial I/O mode is different from the parallel I/O mode in that the CPU controls flash memory rewrite (uses the CPU rewrite mode), rewrite data input and so forth. The standard serial I/O mode is started by connecting "H" to the P16 $\overline{(CE)}$ pin and "H" to the P42 (SCLK) pin and "H" to the CNVss (VPP) pin (apply 4.5 V to 5.25 V to Vpp from an external source), and releasing the reset operation. (In the ordinary microcomputer mode, set CNVss pin to "L" level.) This control program is written in the Boot ROM area when the product is shipped from Renesas Technology Corp.. Accordingly, make note of the fact that the standard serial I/O mode cannot be used if the Boot ROM area is rewritten in parallel I/O mode. Figure 124 shows the pin connections for the standard serial I/O mode. In standard serial I/O mode, serial data I/O uses the four serial I/O pins SCLK, RxD, TxD and \$\overline{SRDY}\$ (BUSY). The SCLK pin is the transfer clock input pin through which an external transfer clock is input. The TxD pin is for CMOS output. The \$\overline{SRDY}\$ (BUSY) pin outputs "L" level when reception and "H" level when reception starts. Serial data I/O is transferred serially in 8-bit units. In standard serial I/O mode, only the User ROM area shown in Figure 116 can be rewritten. The Boot ROM area cannot. In standard serial I/O mode, a 7-byte ID code is used. When there is data in the flash memory, commands sent from the peripheral unit (programmer) are not accepted unless the ID code matches. # Outline Performance (Standard Serial I/O Mode) In standard serial I/O mode, software commands, addresses and data are input and output between the MCU and peripheral units (serial programer, etc.) using 4-wire clock-synchronized serial I/O. In reception, software commands, addresses and program data are synchronized with the rise of the transfer clock that is input to the SCLK pin, and are then input to the MCU via the RxD pin. In transmission, the read data and status are synchronized with the fall of the transfer clock, and output from the TxD pin. The TxD pin is for CMOS output. Transfer is in 8-bit units with LSB first. When busy, such as during transmission, reception, erasing or program execution, the $\overline{\text{SRDY}}$ (BUSY) pin is "H" level. Accordingly, always start the next transfer after the $\overline{\text{SRDY}}$ (BUSY) pin is "L" level. Also, data and status registers in a memory can be read after inputting software commands. Status, such as the operating state of the flash memory or whether a program or erase operation ended successfully or not, can be checked by reading the status register. Here following explains software commands, status registers, etc. Table 11 Description of pin function (Standard Serial I/O Mode) | Pin name | Signal name | I/O | Function | |------------|------------------------------|-----|---------------------------------------------------------------------------------| | Vcc,Vss | Power supply | | Apply 3.00 to 5.25 V (L version) to the Vcc pin and 0 V to the Vss pin. | | VccE | Power supply | | Connect this pin to Vcc. | | CNVss | VPP | I | Connect this pin to VPP (VPP = 4.50 to 5.25 V). | | CNVss2 | CNVss2 | ı | Connect this pin to Vss. | | VREF | Analog reference voltage | ı | Connect this pin to Vcc when not using. | | DVcc, PVcc | Analog power supply | | Connect this pin to Vcc. | | PVss | Analog power supply | | Connect this pin to Vss. | | RESET | Reset input | ı | To reset, input "L" level for 20 cycles or longer clocks of φ. | | XIN | Clock input | ı | Connect a ceramic or crystal resonator between the XIN and XOUT pins. When | | Xout | Clock output | 0 | entering an externally drived clock, enter it from XIN and leave XOUT open. | | USBVREF | USB reference voltage input | | Connect this pin to Vcc when not using. | | TrON | USB reference voltage output | 0 | Leave this pin open when not using. | | D0+,D0- | USB upstream input | I/O | Input "L" level when not using. | | P00 to P07 | Input port P0 | I | Input "L" or "H" level, or keep open. | | P10 to P15 | Input port P1 | 1 | Input "L" or "H" level, or keep open. | | P16 | Input port P1 | I | Input "L" or "H" level, or keep open. Input "H" level only at release of reset. | | P17 | Input port P1 | I | Input "L" or "H" level, or keep open. | | P20 to P27 | Input port P2 | I | Input "L" or "H" level, or keep open. | | P30 to P37 | Input port P3 | I | Input "L" or "H" level, or keep open. | | P40 | RxD input | I | This is a serial data input pin. | | P41 | TxD output | 0 | This is a serial data output pin. | | P42 | SCLK input | I | This is a serial clock input pin.Input "H" level only at release of reset. | | P43 | BUSY output | 0 | This is a BUSY output pin. | | P50 to P57 | Input port P5 | I | Input "L" or "H" level, or keep open. | | P60 to P63 | Input port P6 | I | Input "L" or "H" level, or keep open. | Fig. 124 Pin connection diagram in standard serial I/O mode (1) #### **Software Commands** Table 12 lists software commands. In standard serial I/O mode, erase, program and read are controlled by transferring software commands via the RxD pin. Software commands are explained here below. Basically, the software commands of the standard serial I/O mode are the same as that of the parallel I/O mode, but the block erase function is excluded, and 4 commands are added: ID check, download, version data output and Boot ROM area output functions. Table 12 Software commands (Standard serial I/O mode) | | Control command | 1st byte<br>transfer | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | | When ID is not verified | |---|-------------------------------|----------------------|---------------------------|---------------------------|---------------------------|---------------------------|-----------------------------|---------------------------------------|-------------------------| | 1 | Page read | FF16 | Address<br>(middle) | Address<br>(high) | Data<br>output | Data<br>output | Data<br>output | Data<br>output to<br>259th byte | Not<br>acceptable | | 2 | Page program | 4116 | Address<br>(middle) | Address<br>(high) | Data<br>input | Data<br>input | Data<br>input | Data input<br>to 259th<br>byte | Not acceptable | | 3 | Erase all blocks | A716 | D016 | | | | | | Not acceptable | | 4 | Read status register | 7016 | SRD<br>output | SRD1<br>output | | | | | Acceptable | | 5 | Clear status register | 5016 | | | | | | | Not acceptable | | 6 | ID check function | F516 | Address<br>(low) | Address<br>(middle) | Address<br>(high) | ID size | ID1 | To ID7 | Acceptable | | 7 | Download function | FA16 | Size<br>(low) | Size<br>(high) | Check-<br>sum | Data<br>input | To required number of times | | Not<br>acceptable | | 8 | Version data output function | FB16 | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output | Version<br>data output<br>to 9th byte | Acceptable | | 9 | Boot ROM area output function | FC16 | Address<br>(middle) | Address<br>(high) | Data<br>output | Data<br>output | Data<br>output | Data<br>output to<br>259th byte | Not<br>acceptable | **Notes1:** Shading indicates transfer from the internal flash memory microcomputer to a programmer. All other data is transferred from a programmer to the internal flash memory microcomputer. - 2: SRD refers to status register data. SRD1 refers to status register 1 data. - 3: All commands can be accepted when the flash memory is totally blank. - 4: Address low is A0 to A7; Address middle is A8 to A15; Address high is A16 to A23. Address-high A16 to A23 are always "0016". The contents of software commands are explained as follows. #### ●Page Read Command This command reads the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page read command as explained here following. - (1) Transfer the "FF16" command code with the 1st byte. - (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively. - (3) From the 4th byte onward, data (Do to D7) for the page (256 bytes) specified with addresses A8 to A23 will be output sequentially from the smallest address first synchronized with the fall of the clock. Fig. 125 Timing for page read #### ●Read Status Register Command This command reads status information. When the "7016" command code is transferred with the 1st byte, the contents of the status register (SRD) with the 2nd byte and the contents of status register 1 (SRD1) with the 3rd byte are read. Fig. 126 Timing for reading status register #### ●Clear Status Register Command This command clears the bits (SR3 to SR5) which are set when the status register operation ends in error. When the "5016" command code is sent with the 1st byte, the aforementioned bits are cleared. When the clear status register operation ends, the SRDY (BUSY) signal changes from "H" to "L" level. Fig. 127 Timing for clear status register #### ●Page Program Command This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page program command as explained here following. - (1) Transfer the "4116" command code with the 1st byte. - (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively. - (3) From the 4th byte onward, as write data (Do to D7) for the page (256 bytes) specified with addresses A8 to A23 is input sequentially from the smallest address first, that page is automatically written. When reception setup for the next 256 bytes ends, the SRDY (BUSY) signal changes from "H" to "L" level. The result of the page program can be known by reading the status register. For more information, see the section on the status register. Fig. 128 Timing for page program #### ●Erase All Blocks Command This command erases the contents of all blocks. Execute the erase all blocks command as explained here following. - (1) Transfer the "A716" command code with the 1st byte. - (2) Transfer the verify command code "D016" with the 2nd byte. With the verify command code, the erase operation will start and continue for all blocks in the flash memory. When erase all blocks end, the $\overline{\text{SRDY}}$ (BUSY) signal changes from "H" to "L" level. The result of the erase operation can be known by reading the status register. Fig. 129 Timing for erase all blocks #### ●Download Command This command downloads a program to the RAM for execution. Execute the download command as explained here following. - (1) Transfer the "FA16" command code with the 1st byte. - (2) Transfer the program size with the 2nd and 3rd bytes. - (3) Transfer the check sum with the 4th byte. The check sum is added to all data sent with the 5th byte onward. - (4) The program to execute is sent with the 5th byte onward. When all data has been transmitted, if the check sum matches, the downloaded program is executed. The size of the program will vary according to the internal RAM. Fig. 130 Timing for download #### Version Information Output Command This command outputs the version information of the control program stored in the Boot ROM area. Execute the version information output command as explained here following. - (1) Transfer the "FB16" command code with the 1st byte. - (2) The version information will be output from the 2nd byte onward. This data is composed of 8 ASCII code characters. Fig. 131 Timing for version information output #### ●Boot ROM Area Output Command This command reads the control program stored in the Boot ROM area in page (256 bytes) unit. Execute the Boot ROM area output command as explained here following. - (1) Transfer the "FC16" command code with the 1st byte. - (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively. - (3) From the 4th byte onward, data (Do to D7) for the page (256 bytes) specified with addresses A8 to A23 will be output sequentially from the smallest address first synchronized with the fall of the clock. Fig. 132 Timing for Boot ROM area output #### ●ID Check This command checks the ID code. Execute the boot ID check command as explained here following. - (1) Transfer the "F516" command code with the 1st byte. - (2) Transfer addresses Ao to A7, A8 to A15 and A16 to A23 ("0016") of the 1st byte of the ID code with the 2nd, 3rd and 4th respectively. - (3) Transfer the number of data sets of the ID code with the 5th byte. - (4) Transfer the ID code with the 6th byte onward, starting with the 1st byte of the code. Fig. 133 Timing for ID check #### ●ID Code When the flash memory is not blank, the ID code sent from the serial programmer and the ID code written in the flash memory are compared to see if they match. If the codes do not match, the command sent from the serial programmer is not accepted. An ID code contains 8 bits of data. Area is, from the 1st byte, addresses FFD416 to FFDA16. Write a program into the flash memory, which already has the ID code set for these addresses. Fig. 134 ID code storage addresses #### ●Status Register (SRD) The status register indicates operating status of the flash memory and status such as whether an erase operation or a program ended successfully or in error. It can be read by writing the read status register command (7016). Also, the status register is cleared by writing the clear status register command (5016). Table 13 lists the definition of each status register bit. After releasing the reset, the status register becomes "8016". #### Sequencer status (SR7) The sequencer status indicates the operating status of the the flash memory. After power-on and recover from deep power down mode, the sequencer status is set to "1" (ready). This status bit is set to "0" (busy) during write or erase operation and is set to "1" upon completion of these operations. #### •Erase status (SR5) The erase status indicates the operating status of erase operation. If an erase error occurs, it is set to "1". When the erase status is cleared, it is set to "0". #### Program status (SR4) The program status indicates the operating status of write operation. If a write error occurs, it is set to "1". When the program status is cleared, it is set to "0". Table 13 Status register (SRD) | | | Definition | | | |------------|------------------|---------------------|---------------------|--| | SRD0 bits | Status name | "1" | "0" | | | SR7 (bit7) | Sequencer status | Ready | Busy | | | SR6 (bit6) | Reserved | - | - | | | SR5 (bit5) | Erase status | Terminated in error | Terminated normally | | | SR4 (bit4) | Program status | Terminated in error | Terminated normally | | | SR3 (bit3) | Reserved | - | - | | | SR2 (bit2) | Reserved | - | - | | | SR1 (bit1) | Reserved | - | - | | | SR0 (bit0) | Reserved | - | - | | # ●Status Register 1 (SRD1) The status register 1 indicates the status of serial communications, results from ID checks and results from check sum comparisons. It can be read after the SRD by writing the read status register command (7016). Also, status register 1 is cleared by writing the clear status register command (5016). Table 14 lists the definition of each status register 1 bit. This register becomes "0016" when power is turned on and the flag status is maintained even after the reset. #### •Boot update completed bit (SR15) This flag indicates whether the control program was downloaded to the RAM or not, using the download function. #### Check sum consistency bit (SR12) This flag indicates whether the check sum matches or not when a program, is downloaded for execution using the download function. ### •ID check completed bits (SR11 and SR10) These flags indicate the result of ID checks. Some commands cannot be accepted without an ID check. #### Data reception time out (SR9) This flag indicates when a time out error is generated during data reception. If this flag is attached during data reception, the received data is discarded and the MCU returns to the command wait state. Table 14 Status register 1 (SRD1) | ODD4 5:4- | Otatus mana | Definition | | | |-------------|---------------------------|-----------------|---------------------|----------| | SRD1 bits | Status name | "1" | "( | O" | | SR15 (bit7) | Boot update completed bit | Update complete | ed Not U | pdate | | SR14 (bit6) | Reserved | - | | - | | SR13 (bit5) | Reserved | - | | - | | SR12 (bit4) | Checksum match bit | Match | Misn | natch | | SR11 (bit3) | ID check completed bits | 00 | Not verified | | | SR10 (bit2) | | 01 | Verification mismat | ch | | | | 10 | Reserved | | | | | 11 | Verified | | | SR9 (bit1) | Data reception time out | Time out | Normal o | peration | | SR8 (bit0) | Reserved | - | | - | # **Full Status Check** Results from executed erase and program operations can be known by running a full status check. Figure 135 shows a flow-chart of the full status check and explains how to remedy errors which occur. Fig. 135 Full status check flowchart and remedial procedure for errors # **Example Circuit Application for Standard Serial I/O Mode** Figure 136 shows a circuit application for the standard serial I/O mode. Control pins will vary according to a programmer, therefore see a programmer manual for more information. Fig. 136 Example circuit application for standard serial I/O mode # NOTES ON PROGRAMMING Processor Status Register The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1." After a reset, initialize flags which affect program execution. In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations. #### Interrupts The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction. #### **Decimal Calculations** - To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction. - In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid. #### **Timers** - When n (0 to 255) is written to a timer latch, the frequency division ratio is 1/(n+1). - When a count source of timer X is switched, stop a count of timer X #### **Multiplication and Division Instructions** - The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction. - The execution of these instructions does not change the contents of the processor status register. #### **Ports** The contents of the port direction registers cannot be read. The following cannot be used: - The data transfer instruction (LDA, etc.) - The operation instruction when the index X mode flag (T) is "1" - The addressing mode which uses the value of a direction register as an index - The bit-test instruction (BBC or BBS, etc.) to a direction register - The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register. Use instructions such as LDM and STA, etc., to set the port direction registers. ### A/D Converter The comparator uses capacitive coupling amplifier whose charge will be lost if the clock frequency is too low. Therefore, make sure that f(system clock) in the middle/high-speed mode is at least on 500 kHz during an A/D conversion. Do not execute the STP or WIT instruction during an A/D conversion. #### **Instruction Execution Time** The instruction execution time is obtained by multiplying the frequency of the internal clock $\phi$ by the number of cycles needed to execute an instruction. However, When using the USB function or EXB function, an occurrence of one-wait due to the multichannel RAM will double an internal clock $\phi$ cycle. # **Definition of A/D Conversion Accuracy** The A/D conversion accuracy is defined below (refer to Figure 137). #### •Relative accuracy - ① Zero transition voltage (VoT) - This means an analog input voltage when the actual A/D conversion output data changes from "0" to "1." - 2 Full-scale transition voltage (VFST) - This means an analog input voltage when the actual A/D conversion output data changes from "1023" to "1022." - 3 Non-linearity error - This means a deviation from the line between VOT and VFST of a converted value between VOT and VFST. - Differential non-linearity error - This means a deviation from the input potential difference required to change a converted value between VoT and VFST by 1 LSB of the 1 LSB at the relative accuracy. #### Absolute accuracy This means a deviation from the ideal characteristics between 0 to VREF of actual A/D conversion characteristics. Fig. 137 Definition of A/D conversion accuracy Vn: Analog input voltage when the output data changes from "n" to "n + 1" (n = 0 to 1022) - 1 LSB at relative accuracy $\rightarrow \frac{V_{FST} V_{OT}}{1022}$ (V) - 1 LSB at absolute accuracy $\rightarrow \frac{V_{REF}}{1024}$ (V) # NOTES ON USAGE Power Source Voltage When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation. In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the power source voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation. # **Handling of Power Source Pin** In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic or electrolytic capacitor of 1.0 $\mu\text{F}$ is recommended. # USB Port Pins (D0+, D0-) Treatment •The USB specification requires a driver-impedance 28 to 44 $\Omega$ . In order to meet the USB specification impedance requirements, connect a resistor (27 $\Omega$ recommended) in series to the USB port pins. In addition, in order to reduce the ringing and control the falling/ rising timing and a crossover point, connect a capacitor between the USB port pins and the Vss pin if necessary. The values and structure of those peripheral elements depend on the impedance characteristics and the layout of the printed circuit board. Accordingly, evaluate your system and observe waveforms before actual use and decide use of elements and the values of resistors and capacitors. •Make sure the USB D+/D- lines do not cross any other wires. Keep a large GND area to protect the USB lines. Also, make sure you use a USB specification compliant connecter for the connection. # **USBVREF pin Treatment (Noise Elimination)** - •Connect a capacitor between the USBVREF pin and the Vss pin. The capacitor should have a 2.2 $\mu$ F capacitor (electrolytic capacitor) and a 0.1 $\mu$ F capacitor (ceramic type capacitor) connected in parallel. - •In Vcc = 3.0 to 3.6 V operation, connect the USBVREF pin directly to the Vcc pin in order to supply power to the USB port circuit. In addition, you will need to disable the built-in USB reference voltage circuit in this operation (set bit 4 of the USB control register to "0".) If you are using the bus powered supply in this condition, the DC-DC converter must be placed outside the MCU. - In Vcc = 4.00 to 5.25 V operation, do not connect the external DC-DC converter to the USBVREF pin. Use the built-in USB reference voltage circuit. #### **USB** Communication In applications requiring high-reliability, we recommend providing the system with protective measures such as USB function initialization by software or USB reset by the host to prevent USB communication from being terminated unexpectedly, for example due to external causes such as noise. #### Flash Memory Version The CNVss pin is connected to the internal memory circuit block by a low-ohmic resistance, since it has the multiplexed function to be a programmable power source pin (VPP pin) as well. To improve the noise reduction, connect a track between CNVss pin and Vss pin or Vcc pin with 1 to 10 $k\Omega$ resistance. The mask ROM version track of CNVss pin has no operational interference even if it is connected to Vss pin or Vcc pin via a resistor. # Electric Characteristic Differences Between Mask ROM and Flash Memory Version MCUs There are differences in electric characteristics, operation margin, noise immunity, and noise radiation between Mask ROM and Flash Memory version MCUs due to the difference in the manufacturing processes. When manufacturing an application system with the Flash Memory version and then switching to use of the Mask ROM version, please perform sufficient evaluations for the commercial samples of the Mask ROM version. #### DATA REQUIRED FOR MASK ORDERS The following are necessary when ordering a mask ROM production: - 1. Mask ROM Order Confirmation Form\* - 2. Mark Specification Form\* - Data to be written to ROM, in EPROM form (three identical copies) or one floppy disk. - \* For the mask ROM confirmation and the mark specifications, refer to the "Renesas Technology Corp." Homepage (http://www.renesas.com). # FUNCTIONAL DESCRIPTION SUPPLEMENT A/D Converter A/D conversion is started by setting AD conversion completion bit to "0." During A/D conversion, internal operations are performed as follows. - 1. After the start of A/D conversion, AD conversion register goes to "0016." - 2. The highest-order bit of AD conversion register is set to "1," and the comparison voltage Vref is input to the comparator. Then, Vref is compared with analog input voltage VIN. - As a result of comparison, when V<sub>ref</sub> < V<sub>IN</sub>, the highest-order bit of AD conversion register becomes "1." When V<sub>ref</sub> > V<sub>IN</sub>, the highest-order bit becomes "0." Table 15 Relative formula for a reference voltage VREF of A/D converter and Vref | | 1.0. | |--------------------|-------------------------------------| | When $n = 0$ | Vref = 0 | | When n = 1 to 1023 | $Vref = \frac{VREF}{1024} \times n$ | n: Value of A/D converter (decimal numeral) By repeating the above operations up to the lowest-order bit of the AD conversion register, an analog value converts into a digital value. A/D conversion completes at 122 clock cycles (15.25 $\mu$ s at system clock = 8 MHz, Through mode) after it is started, and the result of the conversion is stored into the AD conversion register. Concurrently with the completion of A/D conversion, A/D conversion interrupt request occurs, so that the AD conversion interrupt request bit is set to "1." Table 16 Change of AD conversion register during A/D conversion | Table to Change of the control of | Change of AD conversion register | Value of comparison voltage (Vref) | | | |--------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--| | At start of conversion | 0 0 0 0 0 0 0 0 0 0 | 0 | | | | First comparison | 1 0 0 0 0 0 0 0 0 0 | VREF 2 | | | | Second comparison | *1 1 0 0 0 0 0 0 0 0 | $\frac{\text{VREF}}{2} \pm \frac{\text{VREF}}{4}$ | | | | Third comparison | *1 *2 1 0 0 0 0 0 0 0 | $\frac{\text{VREF}}{2} \pm \frac{\text{VREF}}{4} \pm \frac{\text{VREF}}{8}$ | | | | 7 | ÷ | <del>)</del> | | | | After completion of tenth comparison | A result of A/D conversion *1 *2 *3 *4 *5 *6 *7 *8 *9 *10 | $\frac{\text{VREF}}{2} \pm \frac{\text{VREF}}{4} \pm \bullet \bullet \bullet \bullet \pm \frac{\text{VREF}}{1024}$ | | | **\*1-\*10:** A result of the first comparison to the tenth comparison Figures 138 shows the A/D conversion equivalent circuit, and Figure 139 shows the A/D conversion timing chart. Fig. 138 A/D conversion equivalent circuit Fig. 139 A/D conversion timing chart # **CHAPTER 2** # **APPLICATION** - 2.1 I/O port - 2.2 Interrupt - 2.3 Timer - 2.4 Serial I/O - 2.5 USB function - 2.6 External bus interface (EXB) - 2.7 A/D converter - 2.8 Watchdog timer - 2.9 Reset - 2.10 Frequency synthesizer (PLL) - 2.11 Clock generating circuit - 2.12 Standby function - 2.13 Flash memory # 2.1 I/O port This paragraph explains the registers setting method and the notes related to the I/O ports. # 2.1.1 Memory map Fig. 2.1.1 Memory map of registers related to I/O port # 2.1.2 Related registers Fig. 2.1.2 Structure of Port Pi (i = 0 to 6) Fig. 2.1.3 Structure of Port Pi direction register (i = 0 to 6) Fig. 2.1.4 Structure of Port P0 pull-up control register Fig. 2.1.5 Structure of Port P5 pull-up control register # 2.1.3 Handling of unused pins Table 2.1.1 Handling of unused pins | | 9 | | | |---------------------|-----------------------------------------------------------------------------------------|--|--| | Pins/Ports name | Handling | | | | P0, P1, P2, P3, P4, | •Set to the input mode and connect each to Vcc or Vss through a resistor of 1 $k\Omega$ | | | | P5, P6 | to 10 kΩ. | | | | | •Set to the output mode and open at "L" or "H" level. | | | | VREF | •Connect to Vss (GND). | | | | Хоит | •Open, only when using an external clock. | | | | USBV <sub>REF</sub> | •Connect to Vcc | | | | TrON | •Open | | | | D0+, D0- | •Connect each to Vss through a resistor of 1 k $\Omega$ to 10 k $\Omega$ . | | | # 2.1.4 Notes on input and output pins # (1) Modifying output data with bit managing instruction When the port latch of an I/O port is modified with the bit managing instruction\*1, the value of the unspecified bit may be changed. #### Reason The bit managing instructions are read-modify-write form instructions for reading and writing data by a byte unit. Accordingly, when these instructions are executed on a bit of the port latch of an I/O port, the following is executed to all bits of the port latch. - As for a bit which is set for an input port : The pin state is read in the CPU, and is written to this bit after bit managing. - As for a bit which is set for an output port : The bit value of the port latch is read in the CPU, and is written to this bit after bit managing. #### Note the following: - Even when a port which is set as an output port is changed for an input port, its port latch holds the output data. - As for a bit of the port latch which is set for an input port, its value may be changed even when not specified with a bit managing instruction in case where the pin state differs from its port latch contents. - \*1 bit managing instructions : SEB, and CLB instructions #### 2.1.5 Termination of unused pins # (1) Terminate unused pins #### ① I/O ports: • Set the I/O ports for the input mode and connect them to Vcc or Vss through each resistor of 1 k $\Omega$ to 10 k $\Omega$ . With regard to ports which can select the built-in pull-up resistor, the built-in pull-up resistor can be used. Set the I/O ports for the output mode and open them at "L" or "H". - When opening them in the output mode, the input mode of the initial status remains until the mode of the ports is switched over to the output mode by the program after reset. Thus, the potential at these pins is undefined and the power source current may increase in the input mode. With regard to an effects on the system, thoroughly perform system evaluation on the user side. - Since the direction register setup may be changed because of a program runaway or noise, set direction registers by program periodically to increase the reliability of program. ### (2) Termination remarks ### ① I/O ports: Do not open in the input mode. #### Reason - The power source current may increase depending on the first-stage circuit. - An effect due to noise may be easily produced as compared with proper termination shown in (1). #### 2 I/O ports: When setting for the input mode, do not connect to VCC or VSS directly. #### Reason If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between a port and Vcc (or Vss). #### 3 I/O ports: When setting for the input mode, do not connect multiple ports in a lump to VCC or Vss through a resistor. #### Reason If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between ports. • At the termination of unused pins, perform wiring at the shortest possible distance (20 mm or less) from microcomputer pins. # 2.2 Interrupt This paragraph explains the registers setting method and the notes related to the interrupt. # 2.2.1 Memory map Fig. 2.2.1 Memory map of registers related to interrupt #### 2.2.2 Related registers Fig. 2.2.2 Structure of Interrupt request register 1 Fig. 2.2.3 Structure of Interrupt request register 2 Fig. 2.2.4 Structure of Interrupt control register 1 Fig. 2.2.5 Structure of Interrupt control register 2 Fig. 2.2.6 Structure of Interrupt edge selection register # 2.2.3 Interrupt source The 38K0 group permits interrupts of 15 sources. These are vector interrupts with a fixed priority system. Accordingly, when two or more interrupt requests occur during the same sampling, the higher-priority interrupt is accepted first. This priority is determined by hardware, but a variety of priority processing can be performed by software, using an interrupt enable bit and an interrupt disable flag. For interrupt sources, vector addresses and interrupt priority, refer to Table 2.2.1. Table 2.2.1 Interrupt sources, vector addresses and priority of 38K0 group | Interrupt Source | Priority | Vector Addresses (Note 1) | | Interrupt Request | Remarks | | |----------------------------|----------|---------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--| | interrupt Source | | High | Low | Generating Conditions | Kemarks | | | Reset (Note 2) | 1 | FFFD16 | FFFC16 | At reset | Non-maskable | | | USB bus reset | 2 | FFFB16 | FFFA16 | At detection of USB bus reset signal (2.5 μs interval SE0) | Valid when USB mode | | | USB SOF | 3 | FFF916 | FFF816 | At detection of USB SOF signal | Valid when USB mode | | | USB device | 4 | FFF716 | FFF616 | At detection of resume signal (K state or SE0) or suspend signal (3 ms interval bus idle), or at completion of transaction | | | | External bus | 5 | FFF516 | FFF416 | At completion of reception or transmission or at completion of DMA transmission | Valid when external bus is selected | | | INT <sub>0</sub> | 6 | FFF316 | FFF216 | At detection of either rising or falling edge of INTo input | External interrupt (active edge selectable) | | | Timer X | 7 | FFF116 | FFF016 | At timer X underflow | | | | Timer 1 | 8 | FFEF16 | FFEE16 | At timer 1 underflow | STP release timer underflow | | | Timer 2 | 9 | FFED16 | FFEC16 | At timer 2 underflow | | | | INT1 | 10 | FFEB16 | FFEA <sub>16</sub> | At detection of either rising or falling edge of INT1 input | External interrupt (active edge selectable) | | | (Note 3) | _ | FFE916 | FFE816 | (Note 4) | (Note 4) | | | Serial I/O reception | 11 | FFE716 | FFE616 | At completion of serial I/O data reception | Valid when serial I/O is selected | | | Serial I/O<br>transmission | 12 | FFE516 | FFE416 | At completion of serial I/O data transmission | Valid when serial I/O is selected | | | CNTR <sub>0</sub> | 13 | FFE316 | FFE216 | At detection of either rising or falling edge of CNTR0 input | External interrupt (active edge selectable) | | | Key-on wake up | 14 | FFE116 | FFE016 | At falling of conjunction of input level for port P0 (at input mode) | External interrupt (active edge selectable) | | | A/D conversion | 15 | FFDF16 | FFDE16 | At completion of A/D conversion | | | | BRK instruction | 16 | FFDD16 | FFDC16 | At BRK instruction execution | Non-maskable software interrupt | | Notes 1: Vector addresses contain interrupt jump destination addresses. <sup>2:</sup> Reset function in the same way as an interrupt with the highest priority. <sup>3:</sup> Nothing is arranged in these vector addresses. <sup>4:</sup> Fix bit 1 of interrupt control register 2 (address 003F16) to "0". #### 2.2.4 Interrupt operation When an interrupt request is accepted, the contents of the following registers just before acceptance of the interrupt requests is automatically pushed onto the stack area in the order of ①, ② and ③. - ①High-order contents of program counter (PCH) - ②Low-order contents of program counter (PC<sub>L</sub>) - 3 Contents of processor status register (PS) After the contents of the above registers are pushed onto the stack area, the accepted interrupt vector address enters the program counter and consequently the interrupt processing routine is executed. When the RTI instruction is executed at the end of the interrupt processing routine, the contents of the above registers pushed onto the stack area are restored to the respective registers in the order of ③, ② and ①; and the microcomputer resumes the processing executed just before acceptance of the interrupts. Figure 2.2.7 shows an interrupt operation diagram. Fig. 2.2.7 Interrupt operation diagram # (1) Processing upon acceptance of interrupt request Upon acceptance of an interrupt request, the following operations are automatically performed. - 1) The processing being executed is stopped. - The contents of the program counter and the processor status register are pushed onto the stack area. Figure 2.2.8 shows the changes of the stack pointer and the program counter upon acceptance of an interrupt request. - ③Concurrently with the push operation, the jump destination address (the beginning address of the interrupt processing routine) of the occurring interrupt stored in the vector address is set in the program counter, then the interrupt processing routine is executed. Accordingly, for executing the interrupt processing routine, it is necessary to set the jump destination address in the vector area corresponding to each interrupt. Fig. 2.2.8 Changes of stack pointer and program counter upon acceptance of interrupt request # (2) Timing after acceptance of interrupt request The interrupt processing routine begins with the machine cycle following the completion of the instruction that is currently being executed. Figure 2.2.9 shows the time up to execution of interrupt processing routine and Figure 2.2.10 shows the timing chart after acceptance of interrupt request. Fig. 2.2.9 Time up to execution of interrupt processing routine Fig. 2.2.10 Timing chart after acceptance of interrupt request # 2.2.5 Interrupt control The acceptance of all interrupts, excluding the BRK instruction interrupt, can be controlled by the interrupt request bit, interrupt enable bit, and an interrupt disable flag, as described in detail below. Figure 2.2.11 shows an interrupt control diagram. Fig. 2.2.11 Interrupt control diagram The interrupt request bit, interrupt enable bit and interrupt disable flag function independently and do not affect each other. An interrupt is accepted when all the following conditions are satisfied. - ●Interrupt request bit ........... "1" - ●Interrupt enable bit ........... "1" - ●Interrupt disable flag ...... "0" Though the interrupt priority is determined by hardware, a variety of priority processing can be performed by software using the above bits and flag. Table 2.2.2 shows a list of interrupt control bits according to the interrupt source. # (1) Interrupt request bits The interrupt request bits are allocated to the interrupt request register 1 (address 3C<sub>16</sub>) and interrupt request register 2 (address 3D<sub>16</sub>). The occurrence of an interrupt request causes the corresponding interrupt request bit to be set to "1". The interrupt request bit is held in the "1" state until the interrupt is accepted. When the interrupt is accepted, this bit is automatically cleared to "0". Each interrupt request bit can be set to "0", but cannot be set to "1", by software. #### (2) Interrupt enable bits The interrupt enable bits are allocated to the interrupt control register 1 (address 003E<sub>16</sub>) and the interrupt control register 2 (address 3F<sub>16</sub>). The interrupt enable bits control the acceptance of the corresponding interrupt request. When an interrupt enable bit is "0", the corresponding interrupt request is disabled. If an interrupt request occurs when this bit is "0", the corresponding interrupt request bit is set to "1" but the interrupt is not accepted. In this case, unless the interrupt request bit is set to "0" by software, the interrupt request bit remains in the "1" state. When an interrupt enable bit is "1", the corresponding interrupt is enabled. If an interrupt request occurs when this bit is "1", the interrupt is accepted (when interrupt disable flag = "0"). Each interrupt enable bit can be set to "0" or "1" by software. ### (3) Interrupt disable flag The interrupt disable flag is allocated to bit 2 of the processor status register. The interrupt disable flag controls the acceptance of interrupt request except BRK instruction. When this flag is "1", the acceptance of interrupt requests is disabled. When the flag is "0", the acceptance of interrupt requests is enabled. This flag is set to "1" with the SEI instruction and is set to "0" with the CLI instruction. When a main routine branches to an interrupt processing routine, this flag is automatically set to "1", so that multiple interrupts are disabled. To use multiple interrupts, set this flag to "0" with the CLI instruction within the interrupt processing routine. Figure 2.2.12 shows an example of multiple interrupts. Table 2.2.2 List of interrupt bits according to interrupt source | Interrupt source | Interrupt | Interrupt enable bit | | Interrupt request bit | | |---------------------|--------------------|----------------------|--------------------|-----------------------|--| | | Address | Bit | Address | Bit | | | USB bus reset | 003E <sub>16</sub> | b0 | 003C <sub>16</sub> | b0 | | | USB SOF | 003E <sub>16</sub> | b1 | 003C <sub>16</sub> | b1 | | | USB device | 003E <sub>16</sub> | b2 | 003C <sub>16</sub> | b2 | | | External bus | 003E <sub>16</sub> | b3 | 003C <sub>16</sub> | b3 | | | INT <sub>0</sub> | 003E <sub>16</sub> | b4 | 003C <sub>16</sub> | b4 | | | Timer X | 003E <sub>16</sub> | b5 | 003C <sub>16</sub> | b5 | | | Timer 1 | 003E <sub>16</sub> | b6 | 003C <sub>16</sub> | b6 | | | Timer 2 | 003E <sub>16</sub> | b7 | 003C <sub>16</sub> | b7 | | | INT <sub>1</sub> | 003F <sub>16</sub> | b0 | 003D <sub>16</sub> | b0 | | | Serial I/O receive | 003F <sub>16</sub> | b2 | 003D <sub>16</sub> | b2 | | | Serial I/O transmit | 003F <sub>16</sub> | b3 | 003D <sub>16</sub> | b3 | | | CNTR <sub>0</sub> | 003F <sub>16</sub> | b4 | 003D <sub>16</sub> | b4 | | | Key-on wake-up | 003F <sub>16</sub> | b5 | 003D <sub>16</sub> | b5 | | | A/D converter | 003F <sub>16</sub> | b6 | 003D <sub>16</sub> | b6 | | Fig. 2.2.12 Example of multiple interrupts ### 2.2.6 INT interrupt The INT interrupt requests is generated when the microcomputer detects a level change of each INT pin (INT<sub>0</sub>, INT<sub>1</sub>). ## (1) Active edge selection INT<sub>0</sub> and INT<sub>1</sub> can be selected from either a falling edge or rising edge detection as an active edge by the interrupt edge selection register. In the "0" state, the falling edge of the corresponding pin is detected. In the "1" state, the rising edge of the corresponding pin is detected. ### 2.2.7 Key input interrupt A key input interrupt request is generated by applying "L" level to any port P0 pin that has been set to the input mode. In other words, it is generated when AND of the input level goes from "1" to "0". ### (1) Connection example when Key input interrupt is used When using the Key input interrupt, compose an active-low key matrix which inputs to port P0. Figure 2.2.13 shows a connection example and the port P0 block diagram when using a key input interrupt. In the connection example in Figure 2.2.13, a key input interrupt request is generated by pressing one of the keys corresponding to ports P0<sub>0</sub> to P0<sub>3</sub>. Fig. 2.2.13 Connection example and port P0 block diagram when using key input interrupt ### (2) Related registers setting Figure 2.2.14 shows the related registers setting (corresponding to Figure 2.2.13). Fig. 2.2.14 Registers setting related to key input interrupt (corresponding to Figure 2.2.13) ### 2.2.8 Notes on interrupts ## (1) Change of relevant register settings When the setting of the following registers or bits is changed, the interrupt request bit may be set to "1". When not requiring the interrupt occurrence synchronized with these setting, take the following sequence. - •Interrupt edge selection register (address 0FF3<sub>16</sub>) - •Timer X mode register (address 23<sub>16</sub>) Set the above listed registers or bits as the following sequence. Fig. 2.2.15 Sequence of changing relevant register #### **■** Reason When setting the following, the interrupt request bit may be set to "1". •When setting external interrupt active edge Concerned register: Interrupt edge selection register (address 0FF3<sub>16</sub>) Timer X mode register (address 23<sub>16</sub>) ### (2) Check of interrupt request bit • When executing the BBC or BBS instruction to an interrupt request bit of an interrupt request register immediately after this bit is set to "0" by using a data transfer instruction, execute one or more instructions before executing the BBC or BBS instruction. Fig. 2.2.16 Sequence of check of interrupt request bit #### ■ Reason If the BBC or BBS instruction is executed immediately after an interrupt request bit of an interrupt request register is cleared to "0", the value of the interrupt request bit before being cleared to "0" is read. ### 2.3 Timer This paragraph explains the registers setting method and the notes related to the timers. ### 2.3.1 Memory map Fig. 2.3.1 Memory map of registers related to timers ### 2.3.2 Related registers Fig. 2.3.2 Structure of Prescaler 12, Prescaler X Fig. 2.3.3 Structure of Timer 1 Fig. 2.3.4 Structure of Timer 2, Timer X Fig. 2.3.5 Structure of Timer X mode register Table 2.3.1 CNTR<sub>0</sub> active edge selection bit function | Timer X operation modes | CNTR₀ active edge selection bit | | | |------------------------------|------------------------------------------------|--------------------------------------|--| | | (bits 2 of address 23 <sub>16</sub> ) contents | | | | Timer mode | CNTR₀ interr | upt request occurrence: Falling edge | | | | | ; No influence to timer count | | | | CNTR₀ interr | upt request occurrence: Rising edge | | | | | ; No influence to timer count | | | Pulse output mode | Pulse output | start: Beginning at "H" level | | | | CNTR₀ interru | upt request occurrence: Falling edge | | | | Pulse output | start: Beginning at "L" level | | | | CNTR₀ interru | upt request occurrence: Rising edge | | | Event counter mode | Timer X: Risi | ing edge count | | | | CNTR₀ interr | upt request occurrence: Falling edge | | | | Timer X: Fall | ing edge count | | | | CNTR₀ interr | upt request occurrence: Rising edge | | | Pulse width measurement mode | Timer X: "H" | level width measurement | | | | CNTR₀ interr | upt request occurrence: Falling edge | | | | Timer X: "L" | level width measurement | | | | CNTR₀ interr | upt request occurrence: Rising edge | | Fig. 2.3.6 Structure of Interrupt request register 1 Fig. 2.3.7 Structure of Interrupt request register 2 Fig. 2.3.8 Structure of Interrupt control register 1 Fig. 2.3.9 Structure of Interrupt control register 2 # 2.3.3 Timer application examples ### (1) Basic functions and uses #### [Function 1] Control of Event interval (Timer X, Timer 1, Timer 2) When a certain time, by setting a count value to each timer, has passed, the timer interrupt request occurs. <Use> - •Generation of an output signal timing - •Generation of a wait time ### [Function 2] Control of Cyclic operation (Timer X, Timer 1, Timer 2) The value of the timer latch is automatically written to the corresponding timer each time the timer underflows, and each timer interrupt request occurs in cycles. <Use> - Generation of cyclic interrupts - •Clock function (measurement of 10 ms); see Application example 1 - •Control of a main routine cycle #### [Function 3] Output of Rectangular waveform (Timer X) The output level of the CNTR<sub>0</sub> pin is inverted each time the timer underflows (in the pulse output mode). <Use> - Piezoelectric buzzer output; see Application example 2 - •Generation of the remote control carrier waveforms ### [Function 4] Count of External pulses (Timer X) External pulses input to the CNTR<sub>0</sub> pin are counted as the timer count source (in the event counter mode). <Use> - •Frequency measurement; see Application example 3 - Division of external pulses - •Generation of interrupts due to a cycle using external pulses as the count source; count of a reel pulse #### [Function 5] Measurement of External pulse width (Timer X) The "H" or "L" level width of external pulses input to CNTR<sub>0</sub> pin is measured (in the pulse width measurement mode). <Use> - Measurement of external pulse frequency (measurement of pulse width of FG pulse\* for a motor); see Application example 4 - •Measurement of external pulse duty (when the frequency is fixed) FG pulse\*: Pulse used for detecting the motor speed to control the motor speed. # (2) Timer application example 1: Clock function (measurement of 10 ms) **Outline**: The input clock is divided by the timer so that the clock can count up at 10 ms intervals. **Specifications**: •The clock $f(X_{IN}) = 6$ MHz is divided by the timer. •The clock is counted up in the process routine of the timer X interrupt which occurs at 10 ms intervals. Figure 2.3.10 shows the timers connection and setting of division ratios; Figure 2.3.11 shows the related registers setting; Figure 2.3.12 shows the control procedure. Fig. 2.3.10 Timers connection and setting of division ratios Fig. 2.3.11 Related registers setting Fig. 2.3.12 Control procedure # (3) Timer application example 2: Piezoelectric buzzer output **Outline**: The rectangular waveform output function of the timer is applied for a piezoelectric buzzer output. **Specifications**: •The rectangular waveform, dividing the clock $f(X_{IN}) = 6$ MHz into about 2 kHz (2038 Hz), is output from the P5<sub>1</sub>/CNTR<sub>0</sub> pin. •The level of the P5<sub>1</sub>/CNTR<sub>0</sub> pin is fixed to "H" while a piezoelectric buzzer output stops. Figure 2.3.13 shows a peripheral circuit example, and Figure 2.3.14 shows the timers connection and setting of division ratios. Figures 2.3.15 shows the related registers setting, and Figure 2.3.16 shows the control procedure. Fig. 2.3.13 Peripheral circuit example Fig. 2.3.14 Timers connection and setting of division ratios Fig. 2.3.15 Related registers setting Fig. 2.3.16 Control procedure ### (4) Timer application example 3: Frequency measurement **Outline**: The following two values are compared to judge whether the frequency is within a valid range. - •A value by counting pulses input to P5<sub>1</sub>/CNTR<sub>0</sub> pin with the timer. - •A reference value Specifications: •The pulse is input to the P5<sub>1</sub>/CNTR<sub>0</sub> pin and counted by the timer X. - •A count value is read out at about 2 ms intervals, the timer 1 interrupt interval. When the count value is 28 to 40, it is judged that the input pulse is valid. - •Because the timer is a down-counter, the count value is compared with 227 to 215 (Note). **Note**: 227 to $215 = \{255 \text{ (initial value of counter)} - 28\}$ to $\{255 - 40\}$ ; 28 to 40 means the number of valid value. Figure 2.3.17 shows the judgment method of valid/invalid of input pulses; Figure 2.3.18 shows the related registers setting; Figure 2.3.19 shows the control procedure. Fig. 2.3.17 Judgment method of valid/invalid of input pulses Fig. 2.3.18 Related registers setting Fig. 2.3.19 Control procedure # (5) Timer application example 4: Measurement of FG pulse width for motor Outline: The timer X counts the "H" level width of the pulses input to the P5<sub>1</sub>/CNTR<sub>0</sub> pin. An underflow is detected by the timer X interrupt and an end of the input pulse "H" level is detected by the CNTR<sub>0</sub> interrupt. Specifications: •The timer X counts the "H" level width of the FG pulse input to the P5<sub>1</sub>/CNTR<sub>0</sub> pin. ### <Example> When the clock frequency is 6 MHz, the count source is 2.67 $\mu$ s, which is obtained by dividing the clock frequency by 16. Measurement can be performed to 175 ms in the range of FFFF<sub>16</sub> to 0000<sub>16</sub>. Figure 2.3.20 shows the timers connection and setting of division ratio; Figure 2.3.21 shows the related registers setting; Figure 2.3.22 shows the control procedure. Fig. 2.3.20 Timers connection and setting of division ratios Fig. 2.3.21 Related registers setting Fig. 2.3.22 Control procedure #### 2.3.4 Notes on timer - If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1). - When switching the count source by the timer X count source selection bit, the value of timer count is altered in unconsiderable amount owing to generating of a thin pulses in the count input signals. Therefore, select the timer count source before set the value to the prescaler and the timer. ## 2.4 Serial I/O This paragraph explains the registers setting method and the notes related to the Serial I/O. ### 2.4.1 Memory map Fig. 2.4.1 Memory map of registers related to Serial I/O # 2.4.2 Related registers Fig. 2.4.2 Structure of Transmit/Receive buffer register Fig. 2.4.3 Structure of Serial I/O status register Fig. 2.4.4 Structure of Serial I/O control register Fig. 2.4.5 Structure of UART control register Fig. 2.4.6 Structure of Baud rate generator Fig. 2.4.7 Structure of Interrupt edge selection register Fig. 2.4.8 Structure of Interrupt request register 2 Fig. 2.4.9 Structure of Interrupt control register 2 ### 2.4.3 Serial I/O connection examples ### (1) Control of peripheral IC equipped with CS pin Figure 2.4.10 shows connection examples of a peripheral IC equipped with the CS pin. There are connection examples using a clock synchronous serial I/O mode. Fig. 2.4.10 Serial I/O connection examples (1) ### (2) Connection with microcomputer Figure 2.4.11 shows connection examples with another microcomputer. Fig. 2.4.11 Serial I/O connection examples (2) ### 2.4.4 Setting of serial I/O transfer data format A clock synchronous or clock asynchronous (UART) can be selected as a data format of Serial I/O. Figure 2.4.12 shows the serial I/O transfer data format. Fig. 2.4.12 Serial I/O transfer data format ### 2.4.5 Serial I/O application examples ### (1) Communication using clock synchronous serial I/O (transmit/receive) **Outline :** 2-byte data is transmitted and received, using the clock synchronous serial I/O. The $\overline{S_{RDY}}$ signal is used for communication control. Figure 2.4.13 shows a connection diagram, and Figure 2.4.14 shows a timing chart. Figure 2.4.15 shows a registers setting related to the transmitting side, and Figure 2.4.16 shows registers setting related to the receiving side. Fig. 2.4.13 Connection diagram **Specifications: •** The Serial I/O is used (clock synchronous serial I/O is selected.) - Synchronous clock frequency: 125 kHz ( $f(X_{IN}) = 6$ MHz is divided by 48) - The SRDY (receivable signal) is used. - The receiving side outputs the $\overline{S_{RDY}}$ signal at intervals of 2 ms (generated by timer), and 2-byte data is transferred from the transmitting side to the receiving side. Fig. 2.4.14 Timing chart Fig. 2.4.15 Registers setting related to transmitting side Fig. 2.4.16 Registers setting related to receiving side Figure 2.4.17 shows a control procedure of the transmitting side, and Figure 2.4.18 shows a control procedure of the receiving side. Fig. 2.4.17 Control procedure of transmitting side Fig. 2.4.18 Control procedure of receiving side # (2) Output of serial data (control of peripheral IC) **Outline:** 4-byte data is transmitted and received, using the clock synchronous serial I/O. The CS signal is output to a peripheral IC through port P5<sub>3</sub>. The example for using Serial I/O is shown. Figure 2.4.19 shows a connection diagram, and Figure 2.4.20 shows a timing chart. Fig. 2.4.19 Connection diagram **Specifications**: • The Serial I/O is used (clock synchronous serial I/O is selected.) - Synchronous clock frequency: 125 kHz ( $f(X_{IN}) = 6$ MHz is divided by 48) - Transfer direction: LSB first - The Serial I/O interrupt is not used. - Port P5<sub>3</sub> is connected to the $\overline{\text{CS}}$ pin ("L" active) of the peripheral IC for transmission control; the output level of port P5<sub>3</sub> is controlled by software. Fig. 2.4.20 Timing chart Figure 2.4.21 shows registers setting related to Serial I/O, and Figure 2.4.22 shows a setting of serial I/O transmission data. Fig. 2.4.21 Registers setting related to Serial I/O Fig. 2.4.22 Setting of serial I/O transmission data When the registers are set as shown in Fig. 2.4.21, the Serial I/O can transmit 1-byte data by writing data to the transmit buffer register. Thus, after setting the CS signal to "L", write the transmission data to the transmit buffer register by each 1 byte, and return the CS signal to "H" when the target number of bytes has been transmitted. Figure 2.4.23 shows a control procedure of Serial I/O. Fig. 2.4.23 Control procedure of Serial I/O # (3) Cyclic transmission or reception of block data (data of specified number of bytes) between two microcomputers Outline: When the clock synchronous serial I/O is used for communication, synchronization of the clock and the data between the transmitting and receiving sides may be lost because of noise included in the synchronous clock. It is necessary to correct that constantly, using "heading adjustment". This "heading adjustment" is carried out by using the interval between blocks in this example. Figure 2.4.24 shows a connection diagram. Fig. 2.4.24 Connection diagram #### Specifications: - The serial I/O is used (clock synchronous serial I/O is selected). - Synchronous clock frequency : 125 kHz ( $f(X_{IN}) = 6$ MHz is divided by 48) - Byte cycle: 488 μs - Number of bytes for transmission or reception : 8 byte/block - Block transfer cycle: 16 ms Block transfer term: 3.5 ms Interval between blocks: 12.5 ms Heading adjustment time: 8 ms ## Limitations of specifications: - Reading of the reception data and setting of the next transmission data must be completed within the time obtained from "byte cycle time for transferring 1-byte data" (in this example, the time taken from generating of the serial I/O receive interrupt request to input of the next synchronous clock is 431 $\mu$ s). - "Heading adjustment time < interval between blocks" must be satisfied. The communication is performed according to the timing shown in Figure 2.4.25. In the slave unit, when a synchronous clock is not input within a certain time (heading adjustment time), the next clock input is processed as the beginning (heading) of a block. When a clock is input again after one block (8 byte) is received, the clock is ignored. Figure 2.4.26 shows related registers setting. Fig. 2.4.25 Timing chart Fig. 2.4.26 Related registers setting ## Control procedure: Control in the master unit After setting the related registers shown in Figure 2.4.26, the master unit starts transmission or reception of 1-byte data by writing transmission data to the transmit buffer register. To perform the communication in the timing shown in Figure 2.4.25, take the timing into account and write transmission data. Additionally, read out the reception data when the serial I/O transmit interrupt request bit is set to "1," or before the next transmission data is written to the transmit buffer register. Figure 2.4.27 shows a control procedure of the master unit using timer interrupts. Fig. 2.4.27 Control procedure of master unit ## Control in the slave unit After setting the related registers as shown in Figure 2.4.26, the slave unit becomes the state where a synchronous clock can be received at any time, and the serial I/O receive interrupt request bit is set to "1" each time an 8-bit synchronous clock is received. In the serial I/O receive interrupt processing routine, the data to be transmitted next is written to the transmit buffer register after the received data is read out. However, if no serial I/O receive interrupt occurs for a certain time (heading adjustment time or more), the following processing will be performed. - 1. The first 1-byte data of the transmission data in the block is written into the transmit buffer register. - 2. The data to be received next is processed as the first 1 byte of the received data in the block. Figure 2.4.28 shows a control procedure of the slave unit using the serial I/O receive interrupt and any timer interrupt (for heading adjustment). Fig. 2.4.28 Control procedure of slave unit # (4) Communication (transmit/receive) using asynchronous serial I/O (UART) **Outline :** 2-byte data is transmitted and received, using the asynchronous serial I/O. Port P2<sub>0</sub> is used for communication control. Figure 2.4.29 shows a connection diagram, and Figure 2.4.30 shows a timing chart. Fig. 2.4.29 Connection diagram (Communication using UART) **Specifications**: • The Serial I/O is used (UART is selected). - Transfer bit rate : 9600 bps $(f(X_{IN}) = 6 \text{ MHz is divided by } 624)$ - Communication control using port P2<sub>0</sub> (The output level of port P2<sub>0</sub> is controlled by software.) - 2-byte data is transferred from the transmitting side to the receiving side at intervals of 10 ms generated by the timer. Fig. 2.4.30 Timing chart (using UART) Table 2.4.1 shows setting examples of the baud rate generator (BRG) values and transfer bit rate values; Figure 2.4.31 shows registers setting related to the transmitting side; Figure 2.4.32 shows registers setting related to the receiving side. Table 2.4.1 Setting examples of Baud rate generator values and transfer bit rate values | Transfer bit rate (bps) (Note 3) | BRG count source<br>(Note 1) | At f(XIN) = 6 MHz<br>BRG setting value (Note 2) | At f(XIN) = 8 MHz<br>BRG setting value (Note 2) | |----------------------------------|------------------------------|-------------------------------------------------|-------------------------------------------------| | 600 | f(X <sub>IN</sub> )/4 | 155 | 207 | | 1200 | f(X <sub>IN</sub> )/4 | 77 | 103 | | 2400 | f(X <sub>IN</sub> ) | 155 | 207 | | 4800 | f(X <sub>IN</sub> ) | 77 | 103 | | 9600 | f(X <sub>IN</sub> ) | 38 | 51 | | 14400 | f(X <sub>IN</sub> ) | 25 | 34 | | 19200 | f(X <sub>IN</sub> ) | 19 | 25 | | 38400 | f(X <sub>IN</sub> ) | 9 | 12 | | 57600 | f(X <sub>IN</sub> ) | _ | 8 | - Notes 1: Select the BRG count source with bit 0 of the serial I/O control register (Address: 0FE016). - 2: These are setting values with small errors. - 3: Equation of transfer bit rate: Transfer bit rate (bps) = $$\frac{f(XIN)}{(BRG \text{ setting value + 1}) \times 16 \times m^*}$$ \*m: When bit 0 of the serial I/O control register (Address: 0FE016) is set to "0", a value of m is 1. When bit 0 of the serial I/O control register (Address: 0FE016) is set to "1", a value of m is 4. Fig. 2.4.31 Registers setting related to transmitting side Fig. 2.4.32 Registers setting related to receiving side Figure 2.4.33 shows a control procedure of the transmitting side, and Figure 2.4.34 shows a control procedure of the receiving side. Fig. 2.4.33 Control procedure of transmitting side Fig. 2.4.34 Control procedure of receiving side #### 2.4.6 Notes on serial I/O ## (1) Notes when selecting clock synchronous serial I/O (Serial I/O) #### ① Stop of transmission operation Clear the serial I/O enable bit and the transmit enable bit to "0" (Serial I/O and transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O enable bit is cleared to "0" (Serial I/O disabled), the internal transmission is running (in this case, since pins TxD, RxD, Sclk, and Srdy function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. #### 2 Stop of receive operation Clear the receive enable bit to "0" (receive disabled), or clear the serial I/O enable bit to "0" (Serial I/O disabled). #### 3 Stop of transmit/receive operation Clear the transmit enable bit and receive enable bit to "0" simultaneously (transmit and receive disabled). (when data is transmitted and received in the clock synchronous serial I/O mode, any one of data transmission and reception cannot be stopped.) #### Reason In the clock synchronous serial I/O mode, the same clock is used for transmission and reception. If any one of transmission and reception is disabled, a bit error occurs because transmission and reception cannot be synchronized. In this mode, the clock circuit of the transmission circuit also operates for data reception. Accordingly, the transmission circuit does not stop by clearing only the transmit enable bit to "0" (transmit disabled). Also, the transmission circuit is not initialized by clearing the serial I/O enable bit to "0" (Serial I/O disabled) (refer to (1) ①). #### (2) Notes when selecting clock asynchronous serial I/O (Serial I/O) #### ① Stop of transmission operation Clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O enable bit is cleared to "0" (Serial I/O disabled), the internal transmission is running (in this case, since pins TxD, RxD, Sclk, and Srdy function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. #### 2 Stop of receive operation Clear the receive enable bit to "0" (receive disabled). # 3 Stop of transmit/receive operation #### Only transmission operation is stopped. Clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O enable bit is cleared to "0" (Serial I/O disabled), the internal transmission is running (in this case, since pins TxD, RxD, Sclk, and Srdy function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. #### Only receive operation is stopped. Clear the receive enable bit to "0" (receive disabled). #### (3) SRDY output of reception side (Serial I/O) When signals are output from the $\overline{SRDY}$ pin on the reception side by using an external clock in the clock synchronous serial I/O mode, set all of the receive enable bit, the $\overline{SRDY}$ output enable bit, and the transmit enable bit to "1" (transmit enabled). # (4) Setting serial I/O control register again (Serial I/O) Set the serial I/O control register again after the transmission and the reception circuits are reset by clearing both the transmit enable bit and the receive enable bit to "0." Fig. 2.4.35 Sequence of setting serial I/O control register again (5) Data transmission control with referring to transmit shift register completion flag (Serial I/O) The transmit shift register completion flag changes from "1" to "0" with a delay of 0.5 to 1.5 shift clocks. When data transmission is controlled with referring to the flag after writing the data to the transmit buffer register, note the delay. ## (6) Transmission control when external clock is selected (Serial I/O) When an external clock is used as the synchronous clock for data transmission, set the transmit enable bit to "1" at "H" of the SCLK input level. Also, write the transmit data to the transmit buffer register (serial I/O shift register) at "H" of the SCLK input level. #### (7) Transmit interrupt request when transmit enable bit is set (Serial I/O) When the transmit interrupt is used, set the transmit interrupt enable bit to transmit enabled as shown in the following sequence. - ① Set the interrupt enable bit to "0" (disabled) with CLB instruction. - ② Prepare serial I/O for transmission/reception. - ③ Set the interrupt request bit to "0" with CLB instruction after 1 or more instruction has been executed. - 4 Set the interrupt enable bit to "1" (enabled). #### Reason When the transmission enable bit is set to "1", the transmit buffer empty flag and transmit shift register completion flag are set to "1". The interrupt request is generated and the transmission interrupt bit is set regardless of which of the two timings listed below is selected as the timing for the transmission interrupt to be generated. - Transmit buffer empty flag is set to "1" - Transmit shift register completion flag is set to "1" 38K0 Group 2.5 USB function # 2.5 USB function Some application notes are available on the Web site: "Renesas Technology Corp." Homepage USB Device (http://www.renesas.com/en/usb) Please refer to them for explanation and application of USB function. # 2.6 External bus interface(EXB) Some application notes are available on the Web site: "Renesas Technology Corp." Homepage USB Device (http://www.renesas.com/en/usb) Please refer to them for explanation and application of external bus interface. # 2.7 A/D converter This paragraph explains the registers setting method and the notes related to the A/D converter. ## 2.7.1 Memory map Fig. 2.7.1 Memory map of registers related to A/D converter ## 2.7.2 Related registers Fig. 2.7.2 Structure of AD control register Fig. 2.7.3 Structure of AD conversion register 1 Fig. 2.7.4 Structure of AD conversion register 2 Fig. 2.7.5 Structure of Interrupt request register 2 Fig. 2.7.6 Structure of Interrupt control register 2 ## 2.7.3 A/D converter application examples # (1) Conversion of analog input voltage Outline: The analog input voltage input from a sensor is converted to digital values. Figure 2.7.7 shows a connection diagram, and Figure 2.7.8 shows the related registers setting. Fig. 2.7.7 Connection diagram **Specifications**: •The analog input voltage input from a sensor is converted to digital values. •P1<sub>0</sub>/DQ<sub>0</sub>/AN<sub>0</sub> pin is used as an analog input pin. Fig. 2.7.8 Related registers setting An analog input signal from a sensor is converted to the digital value according to the related registers setting shown by Figure 2.7.8. Figure 2.7.9 shows the control procedure for 8-bit read, and Figure 2.7.10 shows the control procedure for 10-bit read. Fig. 2.7.9 Control procedure for 8-bit read Fig. 2.7.10 Control procedure for 10-bit read #### 2.7.4 Notes on A/D converter ## (1) Analog input pin Make the signal source impedance for analog input low, or equip an analog input pin with an external capacitor of 0.01 $\mu$ F to 1 $\mu$ F. Further, be sure to verify the operation of application products on the user side. #### Reason An analog input pin includes the capacitor for analog voltage comparison. Accordingly, when signals from signal source with high impedance are input to an analog input pin, charge and discharge noise generates. This may cause the A/D conversion precision to be worse. # (2) Clock frequency during A/D conversion The comparator consists of a capacity coupling, and a charge of the capacity will be lost if the clock frequency is too low. Thus, make sure the following during an A/D conversion. - f(XIN) is 500 kHz or more - Do not execute the STP instruction # 2.8 Watchdog timer This paragraph explains the registers setting method and the notes related to the watchdog timer. ## 2.8.1 Memory map Fig. 2.8.1 Memory map of registers related to watchdog timer # 2.8.2 Related registers Fig. 2.8.2 Structure of Watchdog timer control register Fig. 2.8.3 Structure of CPU mode register ## 2.8.3 Watchdog timer application examples # (1) Detection of program runaway **Outline**: If program runaway occurs, let the microcomputer reset, using the internal timer for detection of program runaway. **Specifications**: •An underflow of watchdog timer H is judged to be program runaway, and the microcomputer is returned to the reset status. - •Before the watchdog timer H underflows, "0" is set into bit 7 of the watchdog timer control register at every cycle in a main routine. - •Through mode is used as a system clock division ratio. - •An underflow signal of the watchdog timer L is supplied as the count source of watchdog timer H. Figure 2.8.4 shows a watchdog timer connection and division ratio setting; Figure 2.8.5 shows the related registers setting; Figure 2.8.6 shows the control procedure. Fig. 2.8.4 Watchdog timer connection and division ratio setting Fig. 2.8.5 Related registers setting Fig. 2.8.6 Control procedure # 2.8.4 Notes on watchdog timer - •Make sure that the watchdog timer does not underflow while waiting Stop release, because the watchdog timer keeps counting during that term. - ●When the STP instruction disable bit has been set to "1", it is impossible to switch it to "0" by a program. 38K0 Group 2.9 Reset # 2.9 Reset # 2.9.1 Connection example of reset IC Fig. 2.9.1 Example of poweron reset circuit Figure 2.9.2 shows the system example which switches to the RAM backup mode by detecting a drop of the system power source voltage with the INT interrupt. Fig. 2.9.2 RAM backup system 38K0 Group 2.9 Reset # 2.9.2 Notes on RESET pin # Connecting capacitor In case where the $\overline{\text{RESET}}$ signal rise time is long, connect a ceramic capacitor or others across the $\overline{\text{RESET}}$ pin and the Vss pin. Use a 1000 pF or more capacitor for high frequency use. When connecting the capacitor, note the following : - Make the length of the wiring which is connected to a capacitor as short as possible. - Be sure to verify the operation of application products on the user side. #### Reason If the several nanosecond or several ten nanosecond impulse noise enters the $\overline{\text{RESET}}$ pin, it may cause a microcomputer failure. # 2.10 Frequency synthesizer (PLL) This paragraph explains the registers setting method and the notes related to the frequency synthesizer (PLL circuit). ## 2.10.1 Memory map Fig. 2.10.1 Memory map of registers related to PLL ## 2.10.2 Related registers Fig. 2.10.2 Structure of USB control register Fig. 2.10.3 Structure of CPU mode register Fig. 2.10.4 Structure of PLL control register #### 2.10.3 Functional description The frequency synthesizer generates the 48 MHz clock which is multiples of the external input reference $f(X_{IN})$ and is needed for operating USB function. When using the USB function, set PLL enable bit of PLL control register (PLLCON: address 0FF8<sub>16</sub>) to "1" (enabled) to send the 48 MHz PLL output clock (fvco) into USB function control unit. Figure 2.10.5 shows the block diagram for the frequency synthesizer circuit. Fig. 2.10.5 Block diagram for frequency synthesizer circuit #### • fvco (PLL output clock) fvco is generated by multiplying PLL input clock according to the contents of PLL operation mode selection bits (bits 6, 5 of PLLCON), where $f_{VCO} = f(X_{IN}) \times n$ , n:value selected by PLL operation mode selection bits Set PLL operation mode selection bits so that fvco may be set to 48 MHz. While the PLL enable bit is "0" (disabled), fvco retains "L" level (except when PLL operation mode selection bits are set to "002"). Table 2.10.1 shows the example of PLL operation mode selection bits setting. Table 2.10.1 PLL operation mode selection bits setting example | f(X <sub>IN</sub> ) | PLL operation mode selection bits * | fvco | |---------------------|-------------------------------------|--------| | 6 MHz | 11 | 48 MHz | | 12 MHz | 10 | 48 MHz | <sup>\*:</sup> PLL control register (bits 6,5) Furthermore, when PLL operation mode selection bits are set to "002", the clock input into PLL is used as fvco, which is not multiplied, regardless of PLL operation enabled or disabled. ## • fusb (USB clock) Either $f(X_{IN})$ (main clock) or $f_{VCO}$ (PLL output clock) can be selected for $f_{USB}$ by USB clock select bit of USB control register (bit6 of USBCON: address $0010_{16}$ ), and it is supplied to the USB function control circuit. When supplying $f_{VCO}$ to the USB function control circuit, after setting PLL enable bit to "1" (enabled) and then set USB clock select bit to "1" (USB clock). ## ● fsyn (fusb division clock) According to the setting of the USB clock division ratio selection bits (bits 4, 3 of PLLCON), the division clock of fusb is supplied to fsyn. fsyn =fusb / m, m:value selected by USB clock division ratio selection bits Set the USB clock division ratio selection bits so that $f_{SYN}$ may be set to 6 MHz, 8 MHz or 12 MHz. When using $f_{SYN}$ as internal system clock, set the system clock selection bit of CPU mode register (bit 5 of CPUM: address 003B<sub>16</sub>) to "1" ( $f_{SYN}$ ). Table 2.10.2 shows the example of USB clock division ratio selection bits setting. Table 2.10.2 USB clock division ratio selection bits setting example | fusв | USB clock division ratio selection bits * | fsyn | |--------|-------------------------------------------|--------| | 48 MHz | 00 | 6 MHz | | | 01 | 8 MHz | | | 10 | 12 MHz | <sup>\*:</sup> PLL control register (bit4,3) # Setting for starting up PLL circuit when hardware reset Figure 2.10.6 shows the example of related registers setting. Fig. 2.10.6 Related registers setting when hardware reset ## • Procedure for stop and return of PLL circuit when stop mode Figure 2.10.7 shows the stop procedure of PLL circuit, and figure 2.10.8 shows the return procedure of PLL circuit. Fig. 2.10.7 Related registers setting when stop mode Fig. 2.10.8 Related registers setting when recovery from stop mode #### 2.10.4 Notes on PLL - ●6 MHz or 12 MHz external oscillator can be connected as an input reference clock (f(X<sub>IN</sub>)). When using the frequency synthesized clock function, we recommend using the fastest frequency possible of f(X<sub>IN</sub>) as an input clock reference for the PLL. - •When enabling PLL operation from PLL disabled status (disabled when reset), set the USB clock select bit of USBCON to "0" ( $f(X_{IN})$ ) to operate with the main clock ( $f(X_{IN})$ ). - ●When supplying fvco to the USB block after setting PLL operation enable bit to "1" (PLL enabled), wait for the oscillation stable time (1 ms or less) of PLL to avoid any instability caused by the clock, then set USB clock select bit to "1" (USB clock). - ◆When selecting fsyn as an internal system clock, fusb must be 48 MHz. - •When selecting f<sub>SYN</sub> as an internal system clock, change the system clock selection bit to main clock (f(X<sub>IN</sub>)) before executing STP instruction. It is because the following are needed for the low-power consumption: •f<sub>USB</sub> must be stopped by disabling PLL operation in Stop mode. - •The taimer 1 for waiting oscillation stabilization when returning from Stop mode will require the input count source. # 2.11 Clock generating circuit This paragraph explains the registers setting method and the notes related to the clock generating circuit. ### 2.11.1 Memory map Fig. 2.11.1 Memory map of registers related to clock generating circuit #### 2.11.2 Related registers Fig. 2.11.2 Structure of USB control register Fig. 2.11.3 Structure of CPU mode register Fig. 2.11.4 Structure of PLL control register #### 2.11.3 Oscillation control Either can be selected as an internal system clock between the following two by system clock selection bit. - Main clock f(X<sub>IN</sub>) - fsyn (fusb division clock) Any one can be selected as an internal clock $\phi$ among the following four by system clock division ratio selection bits. - f(X<sub>IN</sub>) or f<sub>SYN</sub>/8 (8-divide mode) - f(X<sub>IN</sub>) or f<sub>SYN</sub>/4 (4-divide mode) - f(X<sub>IN</sub>) or f<sub>SYN</sub>/2 (2-divide mode) - f(X<sub>IN</sub>) or f<sub>SYN</sub> (Through mode) #### (1) Generation of internal clock $f(\phi)$ using main clock $f(X_{IN})$ Table 2.11.1 shows the example of internal clock $f(\phi)$ generation using main clock $f(X_{IN})$ ; Figure 2.11.5 shows the related registers setting. Table 2.11.1 Example of internal clock f(φ) generation using main clock f(X<sub>IN</sub>) | System clock | System clock division ratio selection bits * | f(φ) | Power source voltage<br>Vcc [V] | |--------------|----------------------------------------------|----------|---------------------------------| | | 0 0 | 0.75 MHz | | | 6 MHz | 0 1 | 1.5 MHz | 2 22 42 5 25 | | O IVII IZ | 1 0 | 3 MHz | 3.00 to 5.25 | | | 1 1 | 6 MHz | | | | 0 0 | 1 MHz | | | 0.1411 | 0 1 | 2 MHz | | | 8 MHz | 1 0 | 4 MHz | | | | 1 1 | 8 MHz | 4.00 to 5.25 | | | 0 0 | 1.5 MHz | 4.00 to 3.23 | | 40.141 | 0 1 | 3 MHz | | | 12 MHz | 1 0 | 6 MHz | | <sup>\*:</sup> CPU mode register (bits 7,6) Fig. 2.11.5 Related registers setting # (2) Generation of internal clock $f(\phi)$ using $f_{SYN}$ (fusb division clock) Table 2.11.2 shows the example of internal clock $f(\phi)$ generation using $f_{SYN}$ ; Figure 2.11.6 shows the related registers setting. Table 2.11.2 Example of internal clock f(\$\phi\$) generation using fsyn | fusв | USB clock division ratio selection bits *1 | fsyn | System clock division ratio selection bits *2 | f(φ) | Power source voltage<br>Vcc [V] | |-----------|--------------------------------------------|-----------|-----------------------------------------------|----------|---------------------------------| | | | | 0 0 | 0.75 MHz | | | | 0 0 | 6 MHz | 0 1 | 1.5 MHz | 0.00 1. 5.05 | | | | O IVII IZ | 1 0 | 3 MHz | 3.00 to 5.25 | | | | | 1 1 | 6 MHz | | | | | 8 MHz | 0 0 | 1 MHz | | | 48 MHz | 0 1 | | 0 1 | 2 MHz | | | 40 WII 12 | 0 1 | | 1 0 | 4 MHz | | | | | | 1 1 | 8 MHz | 4.00 to 5.25 | | | | | 0 0 | 1.5 MHz | 4.00 to 3.23 | | | 1 1 | 12 MHz | 0 1 | 3 MHz | | | | | | 1 0 | 6 MHz | | <sup>\*1:</sup> PLL control register (bits 4,3) <sup>\*2:</sup> CPU mode register (bits 7,6) Fig. 2.11.6 Related registers setting Note: When selecting $f_{SYN}$ as an internal system clock, refer to "2.10 Frequency synthesizer (PLL)" for details concerning how to generate $f_{USB}$ (USB clock) from $f(X_{IN})$ and the notes on PLL circuit. # 2.12 Standby function The 38K0 group is provided with standby functions to stop the CPU by software and put the CPU into the low-power operation. The following two types of standby functions are available. - •Stop mode using STP instruction - •Wait mode using WIT instruction #### 2.12.1 Memory map Fig. 2.12.1 Memory map of registers related to standby function #### 2.12.2 Related registers Fig. 2.12.2 Structure of MISRG ## 2.12.3 Stop mode The stop mode is set by executing the STP instruction. In the stop mode, the oscillation of clock $(X_{IN}-X_{OUT})$ stops and the internal clock $\phi$ stops at the "H" level. The CPU stops and peripheral units stop operating. As a result, power dissipation is reduced. ## (1) State in stop mode Table 2.12.1 shows the state in the stop mode. Table 2.12.1 State in stop mode | Item | State in stop mode | |------------------------|--------------------------------------------------------------| | Oscillation | Stopped. | | CPU | Stopped. | | Internal clock $\phi$ | Stopped at "H" level. | | I/O ports P0–P6 | Retains the state at the STP instruction execution. | | Timer | Stopped. (Timers 1, 2, X) | | | However, Timers X can be operated in the event counter mode. | | Watchdog timer | Stopped. | | Serial I/O | Stopped. | | | However, these can be operated only when an external clock | | | is selected. | | USB function | Stopped. | | External BUS interface | Stopped. | | A/D converter | Stopped. | | Comparator | Stopped. | #### (2) Release of stop mode The stop mode is released by a reset input or by the occurrence of an interrupt request. Note the differences in the restoration process according to reset input or interrupt request, as described below. #### ■Restoration by reset input The stop mode is released by holding the $\overline{RESET}$ pin to the "L" input level during the stop mode. Oscillation is started when all ports are in the input state and the stop mode of the main clock (XINTOUT) is released. Oscillation is unstable when restarted. For this reason, time for stabilizing of oscillation (oscillation stabilizing time) is required. The input of the $\overline{\mathsf{RESET}}$ pin should be held at the "L" level until oscillation stabilizes. When the $\overline{\text{RESET}}$ pin is held at the "L" level for 16 cycles or more of $X_{IN}$ after the oscillation has stabilized, the microcomputer will go to the reset state. After the input level of the $\overline{\text{RESET}}$ pin is returned to "H", the reset state is released in approximately 10.5 to 18.5 cycles of the $X_{IN}$ input. Figure 2.12.3 shows the oscillation stabilizing time at restoration by reset input. At release of the stop mode by reset input, the internal RAM retains its contents previous to the reset. However, the previous contents of the CPU register and SFR are not retained. For more details concerning reset, refer to "2.9 Reset". Fig. 2.12.3 Oscillation stabilizing time at restoration by reset input #### ■Restoration by interrupt request The occurrence of an interrupt request in the stop mode releases the stop mode. As a result, oscillation is resumed. The interrupts available for restoration are: - •INT<sub>0</sub>, INT<sub>1</sub> - •CNTR<sub>0</sub> - •Serial I/O using an external clock - •Timer X using an external event count - Key input (key-on wake-up) - •USB function (resume) However, when using any of these interrupt requests for restoration from the stop mode, in order to enable the selected interrupt, you must execute the STP instruction after setting the following conditions. #### [Necessary register setting] - ① Interrupt disable flag I = "0" (interrupt enabled) - ② Timer 1 interrupt enable bit = "0" (interrupt disabled) - ③ Interrupt request bit of interrupt source to be used for restoration = "0" (no interrupt request issued) - Interrupt enable bit of interrupt source to be used for restoration = "1" (interrupts enabled) For more details concerning interrupts, refer to "2.2 Interrupts". Oscillation is unstable when restarted. For this reason, time for stabilizing of oscillation (oscillation stabilizing time) is required. For restoration by an interrupt request, waiting time prior to supplying internal clock $\phi$ to the CPU is automatically generated\*2 by Prescaler 12 and Timer 1\*1. This waiting time is reserved as the oscillation stabilizing time on the system clock side. The supply of internal clock $\phi$ to the CPU is started at the Timer 1 underflow. Figure 2.12.4 shows an execution sequence example at restoration by the occurrence of an INTo interrupt request. - \*1: If the STP instruction is executed when the oscillation stabilizing time set after STP instruction released bit is "0", "FF<sub>16</sub>" and "01<sub>16</sub>" are automatically set in the Prescaler 12 counter/latch and Timer 1 counter/latch, respectively. When the oscillation stabilizing time set after STP instruction released bit is "1", nothing is automatically set to either Prescaler 12 or Timer 1. For this reason, any suitable value can be set to Prescaler 12 and Timer 1 for the oscillation stabilizing time. - \*2: Immediately after the oscillation is started, the count source is supplied to the prescaler 12 so that a count operation is started. 2.12 Standby function Fig. 2.12.4 Execution sequence example at restoration by occurrence of INTo interrupt request #### (3) Notes on using stop mode #### **■**Register setting Since values of the prescaler 12 and Timer 1 are automatically reloaded when returning from the stop mode, set them again, respectively. (When the oscillation stabilizing time set after STP instruction released bit is "0") #### **■Clock** restoration When the main clock side is set as a system clock, the oscillation stabilizing time for approximately 8,000 cycles of the $X_{IN}$ input is reserved at restoration from the stop mode. 2.12 Standby function ## 2.12.4 Wait mode The wait mode is set by execution of the WIT instruction. In the wait mode, oscillation continues, but the internal clock $\phi$ stops at the "H" level. The CPU stops, but most of the peripheral units continue operating. ## (1) State in wait mode The continuation of oscillation permits clock supply to the peripheral units. Table 2.12.2 shows the state in the wait mode. Table 2.12.2 State in wait mode | Item | State in wait mode | |------------------------|-----------------------------------------------------| | Oscillation | Operating. | | CPU | Stopped. | | Internal clock $\phi$ | Stopped at "H" level. | | I/O ports P0-P6 | Retains the state at the WIT instruction execution. | | Timer | Operating. | | Watchdog timer | Operating. | | Serial I/O | Operating. | | USB function | Operating. | | External BUS interface | Stopped. | | A/D converter | Operating. | | Comparator | Operating. | ## (2) Release of wait mode The wait mode is released by reset input or by the occurrence of an interrupt request. Note the differences in the restoration process according to reset input or interrupt request, as described below. In the wait mode, oscillation is continued, so an instruction can be executed immediately after the wait mode is released. #### ■Restoration by reset input The wait mode is released by holding the input level of the RESET pin at "L" in the wait mode. Upon release of the wait mode, all ports are in the input state, and supply of the internal clock $\phi$ to the CPU is started. To reset the microcomputer, the RESET pin should be held at an "L" level for 16 cycles or more of X<sub>IN</sub>. The reset state is released in approximately 10.5 cycles to 18.5 cycles of the X<sub>IN</sub> input after the input of the RESET pin is returned to the "H" level. At release of wait mode, the internal RAM retains its contents previous to the reset. However, the previous contents of the CPU register and SFR are not retained. Figure 2.12.5 shows the reset input time. For more details concerning reset, refer to "2.9 Reset". Fig. 2.12.5 Reset input time #### **■**Restoration by interrupt request In the wait mode, the occurrence of an interrupt request releases the wait mode and supply of the internal clock $\phi$ to the CPU is started. At the same time, the interrupt request used for restoration is accepted, so the interrupt processing routine is executed. However, when using an interrupt request for restoration from the wait mode, in order to enable the selected interrupt, you must execute the STP instruction after setting the following conditions. [Necessary register setting] - ① Interrupt disable flag I = "0" (interrupt enabled) - ② Interrupt request bit of interrupt source to be used for restoration = "0" (no interrupt request issued) - ③ Interrupt enable bit of interrupt source to be used for restoration = "1" (interrupts enabled) For more details concerning interrupts, refer to "2.2 Interrupts". #### 2.12.5 Notes on stand-by function In stand-by state\*1 for low-power dissipation, do not make input levels of an input port and an I/O port "undefined". Pull-up (connect the port to Vcc) these ports through a resistor. When determining a resistance value, note the following points: - External circuit - Variation of output levels during the ordinary operation When using built-in pull-up resistor, note on varied current values. - When setting as an input port: Fix its input level - · When setting as an output port: Prevent current from flowing out to external #### Reason The potential which is input to the input buffer in a microcomputer is unstable in the state that input levels of an input port and an I/O port are "undefined". This may cause power source current. \*1 stand-by state: the stop mode by executing the **STP** instruction the wait mode by executing the **WIT** instruction # 2.13 Flash memory This paragraph explains the registers setting method and the notes related to the flash memory version. #### 2.13.1 Overview The functions of the flash memory version are similar to those of the mask ROM version except that the flash memory is built-in and some of the SFR area differ from that of the mask ROM version (refer to "2.13.2 Memory map"). In the flash memory version, the built-in flash memory can be programmed or erased by using the following three modes. - CPU rewrite mode - Parallel I/O mode - Standard serial I/O mode #### 2.13.2 Memory map 38K0 group flash memory version has 32 Kbytes of built-in flash memory. Figure 2.13.1 shows the memory map of the flash memory version. Fig. 2.13.1 Memory map of flash memory version for 38K0 Group #### 2.13.3 Related registers Fig. 2.13.2 Memory map of registers related to flash memory Fig. 2.13.3 Structure of Flash memory control register #### 2.13.4 Parallel I/O mode In the parallel I/O mode, program/erase to the built-in flash memory can be performed by a flash programmer (MFW-1). The memory area of program/erase is from 0F000<sub>16</sub> to 0FFFF<sub>16</sub> (boot ROM area) or from 08000<sub>16</sub> to 0FFFF<sub>16</sub> (user ROM area). Be especially careful when erasing; if the memory area is not set correctly, the products will be damaged eternally. Table 2.13.1 shows the setting of programmers when programming in the parallel I/O mode. •MFW-1 provided by Sunny Giken Inc. (http://www.sunnygiken.co.jp/english/index.html) Table 2.13.1 Setting of programmers when parallel programming | Products | Parallel adapter | Boot ROM area | User ROM area | | | |----------------|------------------|--------------------------------------------|--------------------|--|--| | M38K09F8HP/LHP | MFW-S18 | 05000 to 05555 | 0800016 to 0FFFF16 | | | | M38K09F8FP/LFP | MFW-S19 | 0F000 <sub>16</sub> to 0FFFF <sub>16</sub> | | | | #### 2.13.5 Standard serial I/O mode Table 2.13.2 shows a pin connection example (4 wires) between the programmer (MFW-1) and the microcomputer when programming in the standard serial I/O mode. •MFW-1 provided by Sunny Giken Inc. (http://www.sunnygiken.co.jp/english/index.html) Table 2.13.2 Connection example to flash programmer when serial programming (4 wires) | | M | IFW-1 | 38K0 Group flash m | emory version | |-----------------------------------------|--------------|----------------------|-------------------------------------------------------|---------------| | Function | Signal name | MFW-1 side connector | Pin name | Pin number | | | | Line number | | | | Transfer clock input | CLK | 3 | P42/ExTC/Sclk | 53 | | Serial data input | RxD | 10 | P4 <sub>0</sub> /E <sub>x</sub> DREQ/R <sub>x</sub> D | 51 | | Serial data output | TxD | 4 | P4 <sub>1</sub> /E <sub>x</sub> DACK/T <sub>x</sub> D | 52 | | Transmit/Receive enable output | BUSY | 2 | P4 <sub>3</sub> /E <sub>x</sub> A1/S <sub>RDY</sub> | 54 | | V <sub>PP</sub> input | CNVss | 1 | CNVss | 7 | | Reset input | RESET | 8 | RESET | 8 | | Target board power source monitor input | Vcc (Note 2) | 1 | Vcc, PVcc, DVcc (Note 2) | 14, 21, 22 | | GND | GND (Note 1) | 7 | Vss, PVss (Note 1) | 11, 20 | Notes 1: When connecting a serial programmer, first connect both GNDs to the same GND level. 2: Vcc power of MFW-1 is supplied from a target board. Power consumption of MFW-1 is Max. 200 mA when serial programming. Therefore, when the current capacity of target borad is short, connect AC adapter and supply power source to MFW-1. #### 2.13.6 CPU rewrite mode In the CPU rewrite mode, issuing software commands through the Central Processing Unit (CPU) can rewrite the built-in flash memory. Accordingly, the contents of the built-in flash memory can be rewritten with the microcomputer itself mounted on board, without using the programmer. Store the rewrite control program to the built-in flash memory in advance. The built-in flash memory cannot be read in the CPU rewrite mode. Accordingly, after transferring the rewrite control program to the internal RAM, execute it on the RAM. The following commands can be used in the CPU rewrite mode: read array, read status register, clear status register, program, erase all block, and block erase. For details concerning each command, refer to "CHAPTER 1 Flash memory mode (CPU rewrite mode)". ## (1) CPU rewrite mode beginning/release procedures Operation procedure in the CPU rewrite mode for the built-in flash memory is described below. As for the control example, refer to "2.13.7 (2) Control example in the CPU rewrite mode." #### [Beginning procedure] - ① Apply 4.50 to 5.25 V to the CNVss/VPP pin (at selecting boot ROM area). - 2 Release reset. - 3 Set bits 6 and 7 (main clock division ratio selection bits) of the CPU mode register. - After CPU rewrite mode control program is transferred to internal RAM, jump to this control program on RAM. (The following operations are controlled by this control program). - ⑤ Apply 4.50 to 5.25 to the CNVss/VPP pin (in single-chip mode). - © Set "1" to the CPU rewrite mode select bit (bit 1 of address 0FFE<sub>16</sub>). - ® Flash memory operations are executed by using software commands. Note: The following procedures are also necessary. - Control for data which is input from the external (serial I/O etc.) and to be programmed to the flash memory. - Initial setting for ports, etc. - · Writing to the watchdog timer #### [Release procedure] - ① Execute the read command or set the flash memory reset bit (bit 3 of address 0FFE16). - 2 Set the CPU rewrite mode select bit (bit 0 of address 0FFE<sub>16</sub>) to "0". ## 2.13.7 Flash memory mode application examples The control pin processing example on the system board in the standard serial I/O mode and the control example in the CPU rewrite mode are described below. #### (1) Control pin connection example on the system board in standard serial I/O mode As shown in Figure 2.13.4, in the standard serial I/O mode, the built-in flash memory can be rewritten with the microcomputer mounted on board. Connection examples of control pins (P4 $_0$ /ExDREQ/RxD, P4 $_1$ /ExDACK/TxD, P4 $_2$ /ExTC/Sclk, P4 $_3$ /ExA1/SRDY, P1 $_6$ , CNVss, and RESET pin) in the standard serial I/O mode are described below. Fig. 2.13.4 Rewrite example of built-in flash memory in standard serial I/O mode Table 2.13.3 shows the setting condition in the standard serial I/O mode. Table 2.13.3 Setting condition in serial I/O mode | 38K0 Group flash me | emory version | Value | |---------------------|---------------|----------------------| | Pin name | Pin number | value | | CNVss/Vpp (Note) | 7 | 4.50 to 5.25 V | | P1 <sub>6</sub> 5 | | Vcc | | P42/ExTC/Sclk | 53 | Vcc | | RESET | 8 | Edge from Vss to Vcc | Note: CNVss/VPP is not Vcc but a voltage when programming. ## ① When control signals are not affected to user system circuit When the control signals in the standard serial I/O mode are not used or not affected to the user system circuit, they can be connected as shown in Figure 2.13.5. Fig. 2.13.5 Connection example in standard serial I/O mode (1) ## 2 When control signals are affected to user system circuit-1 Figure 2.13.6 shows an example that the jumper switch cut-off the control signals not to supply to the user system circuit in the standard serial I/O mode. Fig. 2.13.6 Connection example in standard serial I/O mode (2) ## 3 When control signals are affected to user system circuit-2 Figure 2.13.7 shows an example that the analog switch (74HC4066) cut-off the control signals not to supply to the user system circuit in the standard serial I/O mode. Fig. 2.13.7 Connection example in standard serial I/O mode (3) # (2) Control example in CPU rewrite mode In this example, data is received by using serial I/O, and the data is programmed to the built-in flash memory in the CPU rewrite mode. Figure 2.13.8 shows an example of the reprogramming system for the built-in flash memory in the CPU rewrite mode. Figure 2.13.9 shows the CPU rewrite mode beginning/release flowchart. Fig. 2.13.8 Example of rewrite system for built-in flash memory in CPU rewrite mode Fig. 2.13.9 CPU rewrite mode beginning/release flowchart #### 2.13.8 Notes on CPU rewrite mode # (1) Operation speed During CPU rewrite mode, set the internal clock $\phi$ 1.5 MHz or less using the system clock division ratio selection bits (bits 6 and 7 of address 003B<sub>16</sub>). #### (2) Instructions inhibited against use The instructions which refer to the internal data of the flash memory cannot be used during the CPU rewrite mode. #### (3) Interrupts inhibited against use The interrupts cannot be used during the CPU rewrite mode because they refer to the internal data of the flash memory. #### (4) Watchdog timer In case of the watchdog timer has been running already, the internal reset generated by watchdog timer underflow does not happen, because of watchdog timer is always clearing during program or erase operation. #### (5) Reset Reset is always valid. In case of $CNV_{SS}$ = "H" when reset is released, boot mode is active. So the program starts from the address contained in address FFFC<sub>16</sub> and FFFD<sub>16</sub> in boot ROM area. # **CHAPTER 3** # **APPENDIX** - 3.1 Electrical characteristics - 3.2 Notes on use - 3.3 Countermeasures against noise - 3.4 List of registers - 3.5 Package outline - 3.6 List of instruction code - 3.7 Machine instructions - 3.8 SFR memory map - 3.9 Pin configurations # 3.1 Electrical characteristics # 3.1.1 Absolute maximum ratings Table 3.1.1 Absolute maximum ratings | Symbol | | Parame | ter | Conditions | Ratings | Unit | |--------|-------------------------------------------------------------|----------|---------------------------------------------------|----------------------------------------------------|-------------------|------| | Vcc | Power source voltage | ge | | | -0.3 to 6.5 | V | | AVcc | Analog power source voltage VccE, VREF, PVcc, DVcc, USBVREF | | | All voltages are | -0.3 to Vcc + 0.3 | V | | Vı | Input voltage | | P10–P17, P20–P27, P30–<br>-P43, P50–P57, P60–P63 | based on Vss. Output transistors are cut off. | -0.3 to Vcc + 0.3 | V | | Vı | Input voltage | RESET, 2 | KIN, CNVSS2 | | -0.3 to VCC + 0.3 | V | | Vı | Input voltage | CNVss | Mask ROM version | 1 | -0.3 to Vcc + 0.3 | V | | | | | Flash memory version | | -0.3 to 6.5 | V | | Vı | Input voltage | D0+, D0- | | | -0.5 to 3.8 | V | | Vo | Output voltage | | P10–P17, P20–P27, P30–<br>-P43, P50–P57, P60–P63, | | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage | D0+, D0- | , TrON | | -0.5 to 3.8 | V | | Pd | Power dissipation | (Note) | | Ta = 25°C | 500 | mW | | Topr | Operating temperate | ure | | MCU operating | -20 to 85 | °C | | | | | | In flash memory mode<br>(For flash memory version) | 25±5 | °C | | Tstg | Storage temperature | е | | | -40 to 125 | °C | Note: The maximum rating value depends on not only the MCU's power dissipation but the heat consumption characteristics of the package. # 3.1.2 Recommended operating conditions Table 3.1.2 Recommended operating conditions (Vcc = 3.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted) | Cumbal | Parameter | | | Limits | | | | |--------|-----------------------------|------------|----------------------------------------------|---------|------|---------|-----| | Symbol | | | | Min. | Тур. | Max. | Uni | | Vcc | Power source voltage | Vcc | System clock 12 MHz<br>(2-/4-/8-divide mode) | 4.00 | 5.00 | 5.25 | V | | | | | System clock 8 MHz | 4.00 | 5.00 | 5.25 | V | | | | | System clock 6 MHz | 3.00 | 5.00 | 5.25 | V | | AVcc | Analog power source voltage | PVcc, DVcc | | | Vcc | | V | | AVcc | Analog power source voltage | VccE | | | Vcc | | V | | VREF | Analog reference voltage | VREF | | 2.0 | | Vcc | V | | VREF | Analog reference voltage | USBVREF | Vcc = 3.6 to 4.0 V | 3.0 | | 3.6 | V | | | | | Vcc = 3.0 to 3.6 V | 3.0 | | Vcc | V | | Vss | Power source voltage | Vss | • | | 0 | | V | | AVss | Analog power source voltage | PVss | | | 0 | | V | | VIH | "H" input voltage | | P00–P07, P20–P27, P50–P57, P60–P63 | 0.8Vcc | | Vcc | V | | VIH | "H" input voltage | | P10-P17, P30-P37, P40-P43 | 0.8VccE | | VccE | V | | VIH | "H" input voltage | | RESET, XIN, CNVss, CNVss2 | 0.8Vcc | | Vcc | V | | VIH | "H" input voltage | | D0+, D0- | 2.0 | | 3.6 | V | | VIL | "L" input voltage | | P00–P07, P20–P27, P50–P57,<br>P60–P63 | 0 | | 0.2Vcc | V | | VIL | "L" input voltage | | P10-P17, P30-P37, P40-P43 | 0 | | 0.2VccE | V | | VIL | "L" input voltage | | RESET, XIN, CNVss, CNVss2 | 0 | | 0.2Vcc | V | | VIL | "L" input voltage | | D0+, D0- | 0 | | 0.8 | V | Table 3.1.3 Recommended operating conditions (Vcc = 3.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted) | Comment of | Davament | | | Limits | | I I In it | |--------------------|-------------------------------------------|---------------------------------------|------|--------|------------|-----------| | Symbol | Paramet | er | Min. | Тур. | Max. | Unit | | $\Sigma$ IOH(peak) | "H" total peak output current (Note 1) | P00–P07, P20–P27, P50–P57,<br>P60–P63 | | | -80 | mA | | ∑IOH(peak) | "H" total peak output current (Note 1) | P10-P17, P30-P37, P40-P43 | | | -80 | mA | | $\sum$ IOL(peak) | "L" total peak output current (Note 1) | P00-P07, P20-P27, P50-P57 | | | 80 | mA | | $\sum$ IOL(peak) | "L" total peak output current (Note 1) | P60-P63 | | | 80 | mA | | ∑IOL(peak) | "L" total peak output current (Note 1) | P10-P17, P30-P37, P40-P43 | | | 80 | mA | | $\Sigma$ IOH(avg) | "H" total average output current (Note 1) | P00–P07, P20–P27, P50–P57,<br>P60–P63 | | | -40 | mA | | ∑IOH(avg) | "H" total average output current (Note 1) | P10-P17, P30-P37, P40-P43 | | | -40 | mA | | $\sum$ IOL(avg) | "L" total average output current (Note 1) | P00-P07, P20-P27, P50-P57 | | | 40 | mA | | $\sum$ IOL(avg) | "L" total average output current (Note 1) | P60-P63 | | | 40 | mA | | ∑IOL(avg) | "L" total average output current (Note 1) | P10-P17, P30-P37, P40-P43 | | | 40 | mA | | IOH(peak) | "H" peak output current (Note 2) | P00–P07, P20–P27, P50–P57,<br>P60–P63 | | | -10 | mA | | IOH(peak) | "H" peak output current (Note 2) | P10-P17, P30-P37, P40-P43 | | | -10 | mA | | IOL(peak) | "L" peak output current (Note 2) | P00-P07, P20-P27, P50-P57 | | | 10 | mA | | IOL(peak) | "L" peak output current (Note 2) | P60-P63 | | | 20 | mA | | IOL(peak) | "L" peak output current (Note 2) | P10-P17, P30-P37, P40-P43 | | | 10 | mA | | IOH(avg) | "H" average output current (Note 3) | P00–P07, P20–P27, P50–P57,<br>P60–P63 | | | -5 | mA | | IOH(avg) | "H" average output current (Note 3) | P10-P17, P30-P37, P40-P43 | | | <b>-</b> 5 | mA | | IOL(avg) | "L" average output current (Note 3) | P00-P07, P20-P27, P50-P57 | | | 5 | mA | | IOL(avg) | "L" average output current (Note 3) | P60-P63 | | | 10 | mA | | IOL(avg) | "L" average output current (Note 3) | P10-P17, P30-P37, P40-P43 | | | 5 | mA | | f(XIN) | Main clock input oscillation frequency | Vcc = 4.00 to 5.25 V | 6 | | 12 | MHz | | | (Note 4) | Vcc = 3.00 to 4.00 V | 6 | | 6 | MHz | | f(XIN) or | System clock frequency | Vcc = 4.00 to 5.25 V | 6 | | 12 | MHz | | f(SYN) | | Vcc = 3.00 to 4.00 V | 6 | | 6 | MHz | | f(φ) | φ frequency | Vcc = 4.00 to 5.25 V | | | 8 | MHz | | | | Vcc = 3.00 to 4.00 V | | | 6 | MHz | Notes 1: The total peak output current is the absolute value of the peak currents flowing through all the applicable ports. The total average output current is the average value of the absolute value of the currents measured over 100 ms flowing through all the applicable ports. <sup>2:</sup> The peak output current is the absolute value of the peak current flowing in each port. <sup>3:</sup> The average output current is the average value of the absolute value of the currents measured over 100 ms. <sup>4:</sup> The duty of oscillation frequency is 50 %. 6 MHz or 12 MHz is usable. ## 3.1.3 Electrical characteristics Table 3.1.4 Electrical characteristics (1) (Vcc = 3.00 to 5.25 V, Vss = 0 V, $Ta = -20 \text{ to } 85^{\circ}\text{C}$ , unless otherwise noted) | Symbol | Parameter | Test conditions | | Limits | 1 | Unit | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------|--------|---------------------------------------------------------------|------| | Cymbol | 1 diameter | rest containens | Min. | Тур. | Max. | Onne | | Vон | "H" output voltage<br>P00-P07, P20-P27, P50-P57, P60-P63 | IOH = -10 mA<br>(Vcc = 4.00 to 5.25 V) | Vcc-2.0 | | | V | | | | IOH = −1 mA | Vcc-1.0 | | | V | | Vон | "H" output voltage<br>P10–P17, P30–P37, P40–P43 | IOH = -10 mA (VCCE = 4.00 to 5.25 V) | VccE-2.0 | | | V | | | , , , , , , , , , , , , , , , , , , , , | IOH = −1 mA | VccE-1.0 | | | V | | Vон | "H" output voltage<br>D0+, D0- | D+ and D- pins pull-<br>down with 0 V via a<br>resistor of 15 k $\Omega$ ± 5 % | 2.8 | | 3.6 | V | | Vol | "L" output voltage<br>P00-P07, P20-P27, P50-P57 | IOL = 10 mA<br>(Vcc = 4.00 to 5.25 V) | | | 2.0 | V | | | | IOL = 1 mA | | | 3.6 2.0 1.0 2.0 1.0 2.0 1.0 0.3 5.0 5.0 5.0 -5.0 -5.0 -120.0 | V | | Vol | "L" output voltage<br>P60–P63 | IOL = 20 mA<br>(Vcc = 4.00 to 5.25 V) | | | 2.0 | V | | | | IOL = 1 mA | | | 1.0 | V | | Vol | "L" output voltage<br>P10-P17, P30-P37, P40-P43 | IOL = 10 mA (VCCE = 4.00 to 5.25 V) | | | 2.0 | V | | | | IOL = 1 mA (VCCE = 3.00 to 5.25 V) | | | 1.0 | V | | VoL | "L" output voltage<br>D0+, D0- | D+ and D- pins pull-up with 3.6 V via a resistor of 1.5 k $\Omega$ ± 5 % | 0 | | 0.3 | V | | VT+-VT- | Hysteresis<br>CNTR0, INT0, INT1 | | | 0.6 | | V | | VT+-VT- | Hysteresis P10/DQ0-P17/DQ7, P30-P32, P33/ExINT, P34/ExCS, P35/ExWR, P36/ExRD, P37/ ExA0, P40/ExDREQ/RxD, P41/ExDACK/ TxD, P42/ExTC/Sclk, P43/ExA1/Srdy | | | 0.6 | | V | | VT+-VT | Hysteresis<br>D0+, D0- | | | 0.25 | | V | | VT+-VT- | Hysteresis RESET | | | 0.5 | | V | | IIн | "H" input current P00-P07, P20-P27, P50-P57, P60-P63 | VI = VCC (Pull-ups "off") | | | 5.0 | μА | | lін | "H" input current P10-P17, P30-P37, P40-P43 | VI = VCCE | | | 5.0 | μА | | lін | "H" input current RESET, CNVss | VI = VCC | | | 5.0 | μΑ | | Іін | "H" input current XIN | VI = VCC | | 4.0 | | μΑ | | lıL | "L" input current P00–P07, P20–P27, P50–P57, P60–P63 | VI = VSS (Pull-ups "off") | | | -5.0 | μА | | liL | "L" input current<br>P10-P17, P30-P37, P40-P43 | VI = VSS | | | -5.0 | μА | | lıL | "L" input current RESET, CNVss, CNVss2 | VI = VSS | | | -5.0 | μА | | liL | "L" input current XIN | VI = VSS | | -4.0 | | μA | | lıL | "L" input current P00-P07, P50, P52 (Pull-ups "on") | VI = VSS<br>(Vcc = 4.00 to 5.25 V) | -20.0 | -60.0 | -120.0 | μА | | | | VI = VSS | -10.0 | | | μА | | VRAM | RAM hold voltage | When clock is stopped | 2.00 | | 5.25 | V | Table 3.1.5 Electrical characteristics (2) (Vcc = 3.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted) | Cumbal | Danamatan | | Test conditions | | Limits | | | | | | | | | | | | | | | |------------|-------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|------|------|----|--|--|--|--|---|-------------------------|---------------------------------------------------------------------------------|--|--|----| | Symbol | Parameter | lest conditions | | | Min. | Тур. | Max. | Unit | | | | | | | | | | | | | Icc | Power source current (Output transistor is isolated.) | Normal<br>mode<br>(Note 1) | Vcc = 4.00<br>to 5.25 V | f(XIN) = system clock = 12 MHz,<br>φ = 6 MHz,<br>USB reference voltage circuit enabled | | 21.0 | 60 | mA | | | | | | | | | | | | | isolated.) | | | f(X N) = 12 MHz,<br>System clock = $\phi = 8 \text{ MHz},$<br>USB reference voltage circuit enabled | | 22.5 | 60 | mA | | | | | | | | | | | | | | | | | f(X N) = 6 MHz,<br>System clock = $\phi = 8$ MHz,<br>USB reference voltage circuit enabled | | 22.0 | 60 | mA | | | | | | | | | | | | | | | | | | | $f(XIN) = system clock = \phi = 6 MHz,$<br>USB reference voltage circuit enabled | | 21.0 | 60 | mA | | | | | | | | | | | | | | | | | | | İ | | | | | | | l | Vcc = 3.00<br>to 4.00 V | $f(XIN) = system clock = \phi = 6 MHz$ , USB reference voltage circuit disabled | | | 35 | | | | Vcc = 3.00<br>to 3.60 V | $f(XIN) = system clock = \phi = 6 MHz,$<br>USB reference voltage circuit disabled | | 9.0 | 30 | mA | | | | | | | | | | | | | | | | Wait<br>mode<br>(Note 2) | Vcc = 4.00<br>to 5.25 V | f(XIN) = 12 MHz,<br>System clock = φ = 8 MHz,<br>USB reference voltage circuit enabled | | 6.0 | | mA | | | | | | | | | | | | | | Stop<br>mode | , , | Vcc = 3.00<br>to 4.00 V | $f(XIN) = system clock = \phi = 6 MHz,$<br>USB reference voltage circuit disabled | | 2.0 | | mA | | | | | | | | | | | | | | | mode | Vcc = 4.00<br>to 5.25 V | USB reference voltage circuit enabled Low current mode | | 125.0 | 250 | μΑ | | | | | | | | | | | | | (Note : | (Note 3) | Vcc = 3.00<br>to 5.25 V | USB reference voltage circuit disabled Ta = 25 °C | | 0.1 | | μΑ | | | | | | | | | | | | | | | | | | USB reference voltage circuit disabled Ta = 85 °C | | | 10 | μΑ | | | | | | | | | | | | #### <Test conditions> Notes 1: Operating in single-chip mode Clock input from XIN pin (XOUT oscillator stopped) fusb = 48 MHz All USB difference-input circuits enabled Leaving I/O pins open Operating functions: PLL circuit, CPU, Timers 2: Operating in single-chip mode with Wait mode Clock input from XIN pin (XOUT oscillator stopped) fusb = 48 MHz All USB difference-input circuits enabled Leaving I/O pins open Operating functions: PLL circuit, Timers, USB receiving Disabled functions: CPU 3: Operating in single-chip mode with Stop mode Oscillation stopped All USB difference-input circuits disabled Leaving I/O pins open ## 3.1.4 A/D converter characteristics Table 3.1.6 A/D Converter characteristics (VCC = 3.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted) | Cumbal | Downwater | Test conditions | | Limits | | | |---------|--------------------------------------|-------------------------------------------|------|--------|------|---------------------------| | Symbol | Parameter | l est conditions | Min. | Тур. | Max. | Unit | | _ | Resolution | | | | 10 | Bits | | _ | Linearity error | Ta = 25 °C | | | ±3 | LSB | | _ | Differential nonlinear error | Ta = 25 °C | | | ±1.5 | LSB | | Vот | Zero transition voltage | VCC = VREF = 5.12 V | 0 | 15 | 35 | mV | | VFST | Full scale transition voltage | VCC = VREF = 5.12 V | 5105 | 5125 | 5150 | mV | | tCONV | Conversion time | | | | 122 | tc(XIN)<br>or<br>tc(fsyn) | | RLADDER | Ladder resistor | | | 35 | | kΩ | | IVREF | Reference power source input current | A/D converter operating; VREF = 5.0 V | 50 | 150 | 200 | μA | | | | A/D converter not operating; VREF = 5.0 V | | | 5 | | | II(AD) | A/D port input current | | | | 5.0 | μA | # 3.1.5 Timing requirements Table 3.1.7 Timing requirements (1) (Vcc = 4.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Cymbol | Dorometer | | I limit | | | |---------------|-----------------------------------------------|------|---------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tw(RESET) | Reset input "L" pulse width | 2 | | | μs | | tc(XIN) | Main clock input cycle time | 83 | | | ns | | twh(XIN) | Main clock input "H" pulse width | 35 | | | ns | | twL(XIN) | Main clock input "L" pulse width | 35 | | | ns | | tc(CNTR) | CNTRo input cycle time | 200 | | | ns | | twn(CNTR) | CNTRo input "H" pulse width | 80 | | | ns | | twL(CNTR) | CNTRo input "L" pulse width | 80 | | | ns | | twH(INT) | INTo, INT1 input "H" pulse width | 80 | | | ns | | twL(INT) | INTo, INT1 input "L" pulse width | 80 | | | ns | | tc(Sclk) | Serial I/O clock input cycle time (Note) | 800 | | | ns | | twh(Sclk) | Serial I/O clock input "H" pulse width (Note) | 370 | | | ns | | twL(ScLK) | Serial I/O clock input "L" pulse width (Note) | 370 | | | ns | | tsu(RxD-SCLK) | Serial I/O input set up time | 220 | | | ns | | th(SCLK-RxD) | Serial I/O input hold time | 100 | | | ns | Note: These limits are the rating values in the clock synchronous mode, bit 6 of address 0FE016 = "1". In the UART mode, bit 6 of address 0FE016 = "0"; the rating values are set to one fourth. Table 3.1.8 Timing requirements (2) (Vcc = 3.00 to 4.00 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | | Linit | | | |---------------|-----------------------------------------------|------|-------|------|------| | Symbol | | Min. | Тур. | Max. | Unit | | tw(RESET) | Reset input "L" pulse width | 2 | | | μs | | tc(XIN) | Main clock input cycle time | 166 | | | ns | | twh(XIN) | Main clock input "H" pulse width | 70 | | | ns | | twL(XIN) | Main clock input "L" pulse width | 70 | | | ns | | tc(CNTR) | CNTR <sub>0</sub> input cycle time | 500 | | | ns | | twh(CNTR) | CNTRo input "H" pulse width | 230 | | | ns | | twL(CNTR) | CNTRo input "L" pulse width | 230 | | | ns | | twh(INT) | INTo, INT1 input "H" pulse width | 230 | | | ns | | twL(INT) | INTo, INT1 input "L" pulse width | 230 | | | ns | | tc(Sclk) | Serial I/O clock input cycle time (Note) | 2000 | | | ns | | twh(Sclk) | Serial I/O clock input "H" pulse width (Note) | 950 | | | ns | | twL(Sclk) | Serial I/O clock input "L" pulse width (Note) | 950 | | | ns | | tsu(RxD-SCLK) | Serial I/O input set up time | 400 | | | ns | | th(SCLK-RxD) | Serial I/O input hold time | 200 | | | ns | Note: These limits are the rating values in the clock synchronous mode, bit 6 of address 0FE016 = "1". In the UART mode, bit 6 of address 0FE016 = "0"; the rating values are set to one fourth. Table 3.1.9 Timing requirements of external bus interface (EXB) (1) (VCC = 4.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Paramete | | Limits | | | Unit | |------------|-------------------------------------|---------------------------------|------------|------|------|------| | Symbol | Paramete | :I | Min. | Тур. | Max. | | | tsu(S-R) | ExCS setup time for read | | 0 | | | ns | | tsu(S-W) | ExCS setup time for write | | 0 | | | ns | | th(R-S) | ExCS hold time for read | | 0 | | | ns | | th(W-S) | ExCS hold time for write | | 0 | | | ns | | tsu(A-R) | ExA0, ExA1 setup time for read | | 10 | | | ns | | tsu(A-W) | ExA0, ExA1 setup time for write | ExA0, ExA1 setup time for write | | | | ns | | th(R-A) | ExA0, ExA1 hold time for read | ExA0, ExA1 hold time for read | | | | ns | | th(W-A) | ExA0, ExA1 hold time for write | | 0 | | | ns | | tsu(ACK-R) | ExDACK setup time for read | | 10 | | | ns | | tsu(ACK-W) | ExDACK setup time for write | | 10 | | | ns | | th(R-ACK) | ExDACK hold time for read | | 0 | | | ns | | th(W-ACK) | ExDACK hold time for write | ExDACK hold time for write | | | | ns | | twH(R) | Read "H" pulse width | | 80 | | | ns | | twL(R) | Read "L" pulse width | | 80 | | | ns | | twH(W) | Write "H" pulse width | | 80 | | | ns | | twL(W) | Write "L" pulse width | | 80 | | | ns | | twn(ACK) | ExDACK "H" pulse width | | 120 | | | ns | | twL(ACK) | ExDACK "L" pulse width | | 120 | | | ns | | tsu(D-W) | Data input setup time before write | | 40 | | | ns | | th(W-D) | Data input hold time after write | | 0 | | | ns | | tsu(D-ACK) | Data input setup time before ExDACK | | 60 | | | ns | | th(ACK-W) | Data input hold time after ExDACK | | 5 | | | ns | | tC(φ) | CPU clock cycle time | | 125 | | | ns | | tw(cycle) | Burst mode access cycle time | USB function not operating | tc(φ)•3+10 | | | ns | | | | USB function operating | tc(φ)•5+10 | | | ns | Table 3.1.10 Timing requirements of external bus interface (EXB) (2) (VCC = 3.00 to 4.00 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Paramete | A.F. | Limits | | | Unit | |------------|-------------------------------------|--------------------------------|------------|--|------|-------| | Symbol | - Tarameter | | Min. Typ. | | Max. | Ullit | | tsu(S-R) | ExCS setup time for read | | 0 | | | ns | | tsu(S-W) | ExCS setup time for write | | 0 | | | ns | | th(R-S) | ExCS hold time for read | | 0 | | | ns | | th(W-S) | ExCS hold time for write | | 0 | | | ns | | tsu(A-R) | ExA0, ExA1 setup time for read | ExA0, ExA1 setup time for read | | | | ns | | tsu(A-W) | ExA0, ExA1 setup time for write | | 30 | | | ns | | th(R-A) | ExA0, ExA1 hold time for read | | 0 | | | ns | | th(W-A) | ExA0, ExA1 hold time for write | | 0 | | | ns | | tsu(ACK-R) | ExDACK setup time for read | | 30 | | | ns | | tsu(ACK-W) | ExDACK setup time for write | | 30 | | | ns | | th(R-ACK) | ExDACK hold time for read | | 0 | | | ns | | th(W-ACK) | ExDACK hold time for write | | 0 | | | ns | | twh(R) | Read "H" pulse width | | 120 | | | ns | | twL(R) | Read "L" pulse width | | 120 | | | ns | | twH(W) | Write "H" pulse width | | 120 | | | ns | | twL(W) | Write "L" pulse width | | 120 | | | ns | | twn(ACK) | ExDACK "H" pulse width | | 160 | | | ns | | twL(ACK) | ExDACK "L" pulse width | | 160 | | | ns | | tsu(D-W) | Data input setup time before write | | 60 | | | ns | | th(W-D) | Data input hold time after write | | 0 | | | ns | | tsu(D-ACK) | Data input setup time before ExDACK | | 80 | | | ns | | th(ACK-W) | Data input hold time after ExDACK | | 10 | | | ns | | tC(φ) | CPU clock cycle time | | 166 | | | ns | | tw(cycle) | Burst mode access cycle time | USB function not operating | tC(φ)•3+30 | | | ns | | | | USB function operating | tc(φ)•5+30 | | | ns | # 3.1.6 Switching characteristics Table 3.1.11 Switching characteristics (1) (Vcc = 4.00 to 5.25 V, Vss = 0 V, $Ta = -20 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted) | Symbol | Description | Lir | I I m it | | | |--------------|-----------------------------------------|---------------|----------|------|------| | | Parameter | Min. | Тур. | Max. | Unit | | twh(Sclk) | Serial I/O clock output "H" pulse width | tc(Sclk)/2-30 | | | ns | | twl(Sclk) | Serial I/O clock output "L" pulse width | tc(Sclk)/2-30 | | | ns | | td(SCLK-TxD) | Serial I/O output delay time | | | 140 | ns | | tv(SclK-TxD) | Serial I/O output valid time | -30 | | | ns | | tr(SCLK) | Serial I/O clock output rising time | | | 30 | ns | | tf(SCLK) | Serial I/O clock output falling time | | | 30 | ns | | tr(CMOS) | CMOS output rising time (Note) | | | 30 | ns | | tf(CMOS) | CMOS output falling time (Note) | | | 30 | ns | Notes: Pins XOUT, D0+, D0- are excluded. Table 3.1.12 Switching characteristics (2) (Vcc = 3.00 to 4.00 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | Lin | Unit | | | |--------------|-----------------------------------------|---------------|------|------|------| | Symbol | | Min. | Тур. | Max. | Unit | | twh(Sclk) | Serial I/O clock output "H" pulse width | tc(Sclk)/2-50 | | | ns | | twL(SCLK) | Serial I/O clock output "L" pulse width | tc(Sclk)/2-50 | | | ns | | td(SCLK-TxD) | Serial I/O output delay time | | | 350 | ns | | tv(Sclk-TxD) | Serial I/O output valid time | -30 | | | ns | | tr(SCLK) | Serial I/O clock output rising time | | | 50 | ns | | tf(SCLK) | Serial I/O clock output falling time | | | 50 | ns | | tr(CMOS) | CMOS output rising time (Note) | | | 50 | ns | | tf(CMOS) | CMOS output falling time (Note) | | | 50 | ns | Notes: Pins Xout, D0+, D0- are excluded. Fig. 3.1.1 Output switching characteristics measurement circuit Table 3.1.13 Switching characteristics of external bus interface (EXB) (1) (VCC = 4.00 to 5.25 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Cymphol | Parameter | | Limits | | | | |------------|-------------------------------------------------------------|----------------------------|--------|------|------------|------| | Symbol | | | Min. | Тур. | Max. | Unit | | ta(R-D) | Data output enable time after read | | | | 60 | ns | | tv(R-D) | Data output disable time after read | | 0 | | | ns | | ta(ACK-D) | Data output enable time after ExDACK | | | | 80 | ns | | tv(ACK-D) | Data output disable time after ExDACK | | 0 | | | ns | | td(R-Mdis) | In cycle mode Mch_req disable output delay time after read | | | | tC(φ)+10 | ns | | td(W-Mdis) | In cycle mode Mch_req disable output delay time after write | | | | tc(φ)+10 | ns | | td(R-Men) | In cycle mode Mch_req enable output delay time after read | USB function not operating | | | tC(φ)•3+10 | ns | | | | USB function operating | | | tC(φ)•5+10 | ns | | td(W-Men) | In cycle mode Mch_req enable output delay time after write | USB function not operating | | | tC(φ)•3+10 | ns | | | | USB function operating | | | tC(φ)•5+10 | ns | ### Table 3.1.14 Switching characteristics of external bus interface (EXB) (2) (VCC = 3.00 to 4.00 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Consult at | Parameter | | Limits | | | 11-7 | |------------|-------------------------------------------------------------|----------------------------|--------|------|------------|------| | Symbol | | | Min. | Тур. | Max. | Unit | | ta(R-D) | Data output enable time after read | | | | 80 | ns | | tv(R-D) | Data output disable time after read | | 0 | | | ns | | ta(ACK-D) | Data output enable time after ExDACK | | | | 120 | ns | | tv(ACK-D) | Data output disable time after ExDACK | | 0 | | | ns | | td(R-Mdis) | In cycle mode Mch_req disable output delay time after read | | | | tC(φ)+30 | ns | | td(W-Mdis) | In cycle mode Mch_req disable output delay time after write | | | | tC(φ)+30 | ns | | td(R-Men) | In cycle mode Mch_req enable output delay time after read | USB function not operating | | | tc(φ)•3+30 | ns | | | | USB function operating | | | tC(φ)•5+30 | ns | | td(W-Men) | In cycle mode Mch_req enable output delay time after write | USB function not operating | | | tc(φ)•3+30 | ns | | | | USB function operating | · | | tc(φ)•5+30 | ns | Table 3.1.15 Switching characteristics (USB ports) (VCC = 3.00 to 5.25 V, VSS = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Cumbal | Parameter | | | Unit | | | |--------------|-------------------------------------------|-----------------------|------|------|--------|------| | Symbol | | | Min. | Тур. | Max. | Onit | | tfr(D+/D-) | USB full-speed output rising time | CL = 50 pF | 4 | | 20 | ns | | tff(D+/D-) | USB full-speed output rising time | CL = 50 pF | 4 | | 20 | ns | | tfrfm(D+/D-) | USB full-speed ports rising/falling ratio | tfr(D+/D-)/tff(D+/D-) | 90 | | 111.11 | % | | Vcrs(D+/D-) | USB output signal cross-over voltage | | 1.3 | | 2.0 | V | Fig. 3.1.2 USB output switching characteristics measurement circuit (1) for D0- Fig. 3.1.3 USB output switching characteristics measurement circuit (2) for D0+ Fig. 3.1.4 Timing chart (1) Fig. 3.1.5 Timing chart (2) Fig. 3.1.6 Timing chart (3) Fig. 3.1.7 Timing chart (4) Fig. 3.1.8 Timing chart (5) Fig. 3.1.9 Timing chart (6) ## 3.2 Notes on use ### 3.2.1 Notes on input and output ports ## (1) Modifying output data with bit managing instruction When the port latch of an I/O port is modified with the bit managing instruction\*1, the value of the unspecified bit may be changed. ### Reason The bit managing instructions are read-modify-write form instructions for reading and writing data by a byte unit. Accordingly, when these instructions are executed on a bit of the port latch of an I/O port, the following is executed to all bits of the port latch. •As for bit which is set for input port: The pin state is read in the CPU, and is written to this bit after bit managing. •As for bit which is set for output port: The bit value is read in the CPU, and is written to this bit after bit managing. ### Note the following: - •Even when a port which is set as an output port is changed for an input port, its port latch holds the output data. - •As for a bit of which is set for an input port, its value may be changed even when not specified with a bit managing instruction in case where the pin state differs from its port latch contents. - \*1 Bit managing instructions: SEB and CLB instructions ### 3.2.2 Termination of unused pins ### (1) Terminate unused pins ### ① I/O ports: Set the I/O ports for the input mode and connect them to Vcc or Vss through each resistor of 1 kO to 10 kO Set the I/O ports for the output mode and open them at "L" or "H". - When opening them in the output mode, the input mode of the initial status remains until the mode of the ports is switched over to the output mode by the program after reset. Thus, the potential at these pins is undefined and the power source current may increase in the input mode. With regard to an effects on the system, thoroughly perform system evaluation on the user side. - Since the direction register setup may be changed because of a program runaway or noise, set direction registers by program periodically to increase the reliability of program. ## (2) Termination remarks ### ① I/O ports: Do not open in the input mode. ### Reason - The power source current may increase depending on the first-stage circuit. - An effect due to noise may be easily produced as compared with proper termination shown on the above. ### 2 I/O ports: When setting for the input mode, do not connect to VCC or VSS directly. #### Reason If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between a port and Vcc (or Vss). #### 3 I/O ports: When setting for the input mode, do not connect multiple ports in a lump to VCC or Vss through a resistor. ## Reason If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between ports. • At the termination of unused pins, perform wiring at the shortest possible distance (20 mm or less) from microcomputer pins. ### 3.2.3 Notes on interrupts ### (1) Change of relevant register settings When the setting of the following registers or bits is changed, the interrupt request bit may be set to "1". When not requiring the interrupt occurrence synchronized with these setting, take the following sequence. - •Interrupt edge selection register (address 0FF3<sub>16</sub>) - •Timer X mode register (address 23<sub>16</sub>) Set the above listed registers or bits as the following sequence. Fig. 3.2.1 Sequence of changing relevant register ## **■** Reason When setting the following, the interrupt request bit may be set to "1". •When setting external interrupt active edge Concerned register: Interrupt edge selection register (address 0FF3<sub>16</sub>) Timer X mode register (address 23<sub>16</sub>) ### (2) Check of interrupt request bit • When executing the BBC or BBS instruction to an interrupt request bit of an interrupt request register immediately after this bit is set to "0" by using a data transfer instruction, execute one or more instructions before executing the BBC or BBS instruction. Fig. 3.2.2 Sequence of check of interrupt request bit #### ■ Reason If the BBC or BBS instruction is executed immediately after an interrupt request bit of an interrupt request register is cleared to "0", the value of the interrupt request bit before being cleared to "0" is read. #### 3.2.4 Notes on timer - If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1). - When switching the count source by the timer 12 and X count source selection bits, the value of timer count is altered in unconsiderable amount owing to generating of thin pulses in the count input signals. Therefore, select the timer count source before set the value to the prescaler and the timer. ### 3.2.5 Notes on serial I/O ### (1) Notes when selecting clock synchronous serial I/O (Serial I/O) ## ① Stop of transmission operation Clear the serial I/O enable bit and the transmit enable bit to "0" (Serial I/O and transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O enable bit is cleared to "0" (Serial I/O disabled), the internal transmission is running (in this case, since pins TxD, RxD, Sclk, and Srdy function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. ### 2 Stop of receive operation Clear the receive enable bit to "0" (receive disabled), or clear the serial I/O enable bit to "0" (Serial I/O disabled). ### 3 Stop of transmit/receive operation Clear the transmit enable bit and receive enable bit to "0" simultaneously (transmit and receive disabled). (when data is transmitted and received in the clock synchronous serial I/O mode, any one of data transmission and reception cannot be stopped.) #### Reason In the clock synchronous serial I/O mode, the same clock is used for transmission and reception. If any one of transmission and reception is disabled, a bit error occurs because transmission and reception cannot be synchronized. In this mode, the clock circuit of the transmission circuit also operates for data reception. Accordingly, the transmission circuit does not stop by clearing only the transmit enable bit to "0" (transmit disabled). Also, the transmission circuit is not initialized by clearing the serial I/O enable bit to "0" (Serial I/O disabled) (refer to (1) ①). ## (2) Notes when selecting clock asynchronous serial I/O (Serial I/O) ## ① Stop of transmission operation Clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O enable bit is cleared to "0" (Serial I/O disabled), the internal transmission is running (in this case, since pins TxD, RxD, Sclk, and Srdy function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. ### 2 Stop of receive operation Clear the receive enable bit to "0" (receive disabled). ### 3 Stop of transmit/receive operation ### Only transmission operation is stopped. Clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O enable bit is cleared to "0" (Serial I/O disabled), the internal transmission is running (in this case, since pins TxD, RxD, Sclk, and Srdy function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. ### Only receive operation is stopped. Clear the receive enable bit to "0" (receive disabled). ### (3) SRDY output of reception side (Serial I/O) When signals are output from the \$\overline{SRDY}\$ pin on the reception side by using an external clock in the clock synchronous serial I/O mode, set all of the receive enable bit, the \$\overline{SRDY}\$ output enable bit, and the transmit enable bit to "1" (transmit enabled). ### (4) Setting serial I/O control register again (Serial I/O) Set the serial I/O control register again after the transmission and the reception circuits are reset by clearing both the transmit enable bit and the receive enable bit to "0." Fig. 3.2.3 Sequence of setting serial I/O control register again (5) Data transmission control with referring to transmit shift register completion flag (Serial I/O) The transmit shift register completion flag changes from "1" to "0" with a delay of 0.5 to 1.5 shift clocks. When data transmission is controlled with referring to the flag after writing the data to the transmit buffer register, note the delay. ### (6) Transmission control when external clock is selected (Serial I/O) When an external clock is used as the synchronous clock for data transmission, set the transmit enable bit to "1" at "H" of the SCLK input level. Also, write the transmit data to the transmit buffer register (serial I/O shift register) at "H" of the SCLK input level. ## (7) Transmit interrupt request when transmit enable bit is set (Serial I/O) When the transmit interrupt is used, set the transmit interrupt enable bit to transmit enabled as shown in the following sequence. - ① Set the interrupt enable bit to "0" (disabled) with CLB instruction. - 2 Prepare serial I/O for transmission/reception. - 3 Set the interrupt request bit to "0" with CLB instruction after 1 or more instruction has been executed. - 4 Set the interrupt enable bit to "1" (enabled). #### Reason When the transmission enable bit is set to "1", the transmit buffer empty flag and transmit shift register completion flag are set to "1". The interrupt request is generated and the transmission interrupt bit is set regardless of which of the two timings listed below is selected as the timing for the transmission interrupt to be generated. - Transmit buffer empty flag is set to "1" - Transmit shift register completion flag is set to "1" ### 3.2.6 Notes on USB function ### (1) Port pins (D0+, D0-) treatment •The USB specification requires a driver-impedance 28 to 44 Ω. In order to meet the USB specification impedance requirements, connect a resistor (27 W recommended) in series to the USB port pins. In addition, in order to reduce the ringing and control the falling/rising timing and a crossover point, connect a capacitor between the USB port pins and the Vss pin if necessary. The values and structure of those peripheral elements depend on the impedance characteristics and the layout of the printed circuit board. Accordingly, evaluate your system and observe waveforms before actual use and decide use of elements and the values of resistors and capacitors. •Make sure the USB D+/D- lines do not cross any other wires. Keep a large GND area to protect the USB lines. Also, make sure you use a USB specification compliant connecter for the connection. ### (2) USBV<sub>REF</sub> pin treatment (Noise Elimination) - •Connect a capacitor between the USBV<sub>REF</sub> pin and the Vss pin. The capacitor should have a 2.2 $\mu$ F capacitor (electrolytic capacitor) and a 0.1 $\mu$ F capacitor (ceramic type capacitor) connected in parallel. - •In Vcc = 3.0 to 3.6 V operation, connect the USBV<sub>REF</sub> pin directly to the Vcc pin in order to supply power to the USB port circuit. In addition, you will need to disable the built-in USB reference voltage circuit in this operation (set bit 4 of the USB control register to "0".) If you are using the bus powered supply in this condition, the DC-DC converter must be placed outside the MCU. - •In Vcc = 4.00 to 5.25 V operation, do not connect the external DC-DC converter to the USBV<sub>REF</sub> pin. Use the built-in USB reference voltage circuit. ## (3) USB Communication •In applications requiring high-reliability, we recommend providing the system with protective measures such as USB function initialization by software or USB reset by the host to prevent USB communication from being terminated unexpectedly, for example due to external causes such as noise. ### 3.2.7 Notes on A/D converter ### (1) Analog input pin Make the signal source impedance for analog input low, or equip an analog input pin with an external capacitor of 0.01 $\mu$ F to 1 $\mu$ F. Further, be sure to verify the operation of application products on the user side. #### Reason An analog input pin includes the capacitor for analog voltage comparison. Accordingly, when signals from signal source with high impedance are input to an analog input pin, charge and discharge noise generates. This may cause the A/D conversion precision to be worse. ## (2) Clock frequency during A/D conversion The comparator consists of a capacity coupling, and a charge of the capacity will be lost if the clock frequency is too low. Thus, make sure the following during an A/D conversion. - f(XIN) is 500 kHz or more - Do not execute the STP instruction ## 3.2.8 Notes on watchdog timer - •Make sure that the watchdog timer does not underflow while waiting Stop release, because the watchdog timer keeps counting during that term. - •When the STP instruction disable bit has been set to "1", it is impossible to switch it to "0" by a program ### 3.2.9 Notes on RESET pin ### Connecting capacitor In case where the RESET signal rise time is long, connect a ceramic capacitor or others across the RESET pin and the Vss pin. Use a 1000 pF or more capacitor for high frequency use. When connecting the capacitor, note the following : - Make the length of the wiring which is connected to a capacitor as short as possible. - Be sure to verify the operation of application products on the user side. ### Reason If the several nanosecond or several ten nanosecond impulse noise enters the RESET pin, it may cause a microcomputer failure. #### 3.2.10 Notes on PLL - •6 MHz or 12 MHz external oscillator can be connected as an input reference clock ( $f(X_{IN})$ ). When using the frequency synthesized clock function, we recommend using the fastest frequency possible of $f(X_{IN})$ as an input clock reference for the PLL. - •When enabling PLL operation from PLL disabled status (disabled when reset), set the USB clock select bit of USBCON to "0" ( $f(X_{IN})$ ) to operate with the main clock ( $f(X_{IN})$ ). - ●When supplying fvco to the USB block after setting PLL operation enable bit to "1" (PLL enabled), wait for the oscillation stable time (1 ms or less) of PLL to avoid any instability caused by the clock, then set USB clock select bit to "1" (USB clock). - ●When selecting fsyn as an internal system clock, fusb must be 48 MHz. - •When selecting $f_{SYN}$ as an internal system clock, change the system clock selection bit to main clock $(f(X_{IN}))$ before executing STP instruction. It is because the following are needed for the low-power consumption: - •fusb must be stopped by disabling PLL operation in Stop mode. - •The taimer 1 for waiting oscillation stabilization when returning from Stop mode will require the input count source. ### 3.2.11 Notes on stand-by function ## (1) Notes on using stop mode ### ■Register setting Since values of the prescaler 12 and Timer 1 are automatically reloaded when returning from the stop mode, set them again, respectively. (When the oscillation stabilizing time set after STP instruction released bit is "0") #### **■Clock** restoration When the main clock side is set as a system clock, the oscillation stabilizing time for approximately 8,000 cycles of the $X_{IN}$ input is reserved at restoration from the stop mode. ### (2) Notes on stand-by function In stand-by state\*1 for low-power dissipation, do not make input levels of an input port and an I/O port "undefined". Pull-up (connect the port to Vcc) these ports through a resistor. When determining a resistance value, note the following points: - External circuit - Variation of output levels during the ordinary operation When using built-in pull-up resistor, note on varied current values. - When setting as an input port: Fix its input level - When setting as an output port: Prevent current from flowing out to external #### Reason The potential which is input to the input buffer in a microcomputer is unstable in the state that input levels of an input port and an I/O port are "undefined". This may cause power source current. \*1 stand-by state: the stop mode by executing the **STP** instruction the wait mode by executing the **WIT** instruction ## 3.2.12 Notes on CPU rewrite mode #### (1) Operation speed During CPU rewrite mode, set the internal clock $\phi$ 1.5 MHz or less using the system clock division ratio selection bits (bits 6 and 7 of address 003B<sub>16</sub>). ## (2) Instructions inhibited against use The instructions which refer to the internal data of the flash memory cannot be used during the CPU rewrite mode . ## (3) Interrupts inhibited against use The interrupts cannot be used during the CPU rewrite mode because they refer to the internal data of the flash memory. ### (4) Watchdog timer In case of the watchdog timer has been running already, the internal reset generated by watchdog timer underflow does not happen, because of watchdog timer is always clearing during program or erase operation. ### (5) Reset Reset is always valid. In case of $CNV_{SS}$ = "H" when reset is released, boot mode is active. So the program starts from the address contained in address $FFFC_{16}$ and $FFFD_{16}$ in boot ROM area. ### 3.2.13 Notes on programming ## (1) Processor status register ### ① Initializing of processor status register Flags which affect program execution must be initialized after a reset. In particular, it is essential to initialize the T and D flags because they have an important effect on calculations. ### Reason After a reset, the contents of the processor status register (PS) are undefined except for the I flag which is "1". Fig. 3.2.4 Initialization of processor status register ### 2 How to reference the processor status register To reference the contents of the processor status register (PS), execute the **PHP** instruction once then read the contents of (S+1). If necessary, execute the **PLP** instruction to return the PS to its original status. A NOP instruction should be executed after every PLP instruction. Fig. 3.2.5 Sequence of PLP instruction execution Fig. 3.2.6 Stack memory contents after PHP instruction execution ### (2) BRK instruction ## ① Interrupt priority level When the BRK instruction is executed with the following conditions satisfied, the interrupt execution is started from the address of interrupt vector which has the highest priority. - Interrupt request bit and interrupt enable bit are set to "1". - Interrupt disable flag (I) is set to "1" to disable interrupt. ### (3) Decimal calculations #### 1 Execution of decimal calculations The ADC and SBC are the only instructions which will yield proper decimal notation, set the decimal mode flag (D) to "1" with the SED instruction. After executing the ADC or SBC instruction, execute another instruction before executing the SEC, CLC, or CLD instruction. ### 2 Notes on status flag in decimal mode When decimal mode is selected, the values of three of the flags in the status register (the N, V, and Z flags) are invalid after a **ADC** or **SBC** instruction is executed. The carry flag (C) is set to "1" if a carry is generated as a result of the calculation, or is cleared to "0" if a borrow is generated. To determine whether a calculation has generated a carry, the C flag must be initialized to "0" before each calculation. To check for a borrow, the C flag must be initialized to "1" before each calculation. Fig. 3.2.7 Status flag at decimal calculations ## (4) JMP instruction When using the **JMP** instruction in indirect addressing mode, do not specify the last address on a page as an indirect address. ## (5) Multiplication and Division Instructions - The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction. - The execution of these instructions does not change the contents of the processor status register. ### (6) Ports The contents of the port direction registers cannot be read. The following cannot be used: - The data transfer instruction (LDA, etc.) - The operation instruction when the index X mode flag (T) is "1" - The addressing mode which uses the value of a direction register as an index - The bit-test instruction (BBC or BBS, etc.) to a direction register - The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register. Use instructions such as LDM and STA, etc., to set the port direction registers. ### (7) Instruction Execution Time The instruction execution time is obtained by multiplying the frequency of the internal clock f by the number of cycles needed to execute an instruction. The number of cycles required to execute an instruction is shown in the list of machine instructions. The frequency of the internal clock f is half of the X<sub>IN</sub> frequency in high-speed mode. ### 3.2.14 Notes on flash memory version The CNVss pin is connected to the internal memory circuit block by a low-ohmic resistance, since it has the multiplexed function to be a programmable power source pin (VPP pin) as well. To improve the noise reduction, connect a track between CNVss pin and Vss pin or Vcc pin with 1 to 10 $k\Omega$ resistance. The mask ROM version track of CNVss pin has no operational interference even if it is connected to Vss pin or Vcc pin via a resistor. ### 3.2.15 Electric Characteristic Differences Between Mask ROM and Flash Memory Version MCUs There are differences in electric characteristics, operation margin, noise immunity, and noise radiation between Mask ROM and Flash Memory version MCUs due to the difference in the manufacturing processes. When manufacturing an application system with the Flash Memory version and then switching to use of the Mask ROM version, please perform sufficient evaluations for the commercial samples of the Mask ROM version. # 3.3 Countermeasures against noise Countermeasures against noise are described below. The following countermeasures are effective against noise in theory, however, it is necessary not only to take measures as follows but to evaluate before actual use. ### 3.3.1 Shortest wiring length The wiring on a printed circuit board can function as an antenna which feeds noise into the microcomputer. The shorter the total wiring length (by mm unit), the less the possibility of noise insertion into a microcomputer. ## (1) Package Select the smallest possible package to make the total wiring length short. #### Reason The wiring length depends on a microcomputer package. Use of a small package, for example QFP and not DIP, makes the total wiring length short to reduce influence of noise. Fig. 3.3.1 Selection of packages ## (2) Wiring for RESET pin Make the length of wiring which is connected to the RESET pin as short as possible. Especially, connect a capacitor across the RESET pin and the Vss pin with the shortest possible wiring (within 20mm). ### Reason The width of a pulse input into the RESET pin is determined by the timing necessary conditions. If noise having a shorter pulse width than the standard is input to the RESET pin, the reset is released before the internal state of the microcomputer is completely initialized. This may cause a program runaway. Fig. 3.3.2 Wiring for the RESET pin ### (3) Wiring for clock input/output pins - Make the length of wiring which is connected to clock I/O pins as short as possible. - Make the length of wiring (within 20 mm) across the grounding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible. - Separate the Vss pattern only for oscillation from other Vss patterns. ### Reason If noise enters clock I/O pins, clock waveforms may be deformed. This may cause a program failure or program runaway. Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer. Fig. 3.3.3 Wiring for clock I/O pins ### (4) Wiring to CNVss pin Connect the CNVss pin to the Vss pin with the shortest possible wiring. ## Reason The processor mode of a microcomputer is influenced by a potential at the CNVss pin. If a potential difference is caused by the noise between pins CNVss and Vss, the processor mode may become unstable. This may cause a microcomputer malfunction or a program runaway. Fig. 3.3.4 Wiring for CNVss pin ### (5) Wiring to VPP pin of Flash memory version Connect an approximately 5 $k\Omega$ resistor to the VPP pin the shortest possible in series and also to the Vss pin. When not connecting the resistor, make the length of wiring between the VPP pin and the Vss pin the shortest possible. **Note:** Even when a circuit which included an approximately 5 $k\Omega$ resistor is used in the Mask ROM version, the microcomputer operates correctly. ### Reason The VPP pin of the flash memory version is the power source input pin for the built-in flash memory. When programming in the built-in flash memory, the impedance of the VPP pin is low to allow the electric current for writing flow into the flash memory. Because of this, noise can enter easily. If noise enters the VPP pin, abnormal instruction codes or data are read from the built-in flash memory, which may cause a program runaway. Fig. 3.3.5 Wiring for the VPP pin of the flash memory version ## 3.3.2 Connection of bypass capacitor across Vss line and Vcc line Connect an approximately 0.1 $\mu$ F bypass capacitor across the Vss line and the Vcc line as follows: - Connect a bypass capacitor across the Vss pin and the Vcc pin at equal length. - Connect a bypass capacitor across the Vss pin and the Vcc pin with the shortest possible wiring. - Use lines with a larger diameter than other signal lines for Vss line and Vcc line. - Connect the power source wiring via a bypass capacitor to the Vss pin and the Vcc pin. Fig. 3.3.6 Bypass capacitor across the Vss line and the Vcc line ### 3.3.3 Wiring to analog input pins - Connect an approximately 100 $\Omega$ to 1 k $\Omega$ resistor to an analog signal line which is connected to an analog input pin in series. Besides, connect the resistor to the microcomputer as close as possible. - Connect an approximately 1000 pF capacitor across the Vss pin and the analog input pin. Besides, connect the capacitor to the Vss pin as close as possible. Also, connect the capacitor across the analog input pin and the Vss pin at equal length. #### Reason Signals which is input in an analog input pin (such as an A/D converter/comparator input pin) are usually output signals from sensor. The sensor which detects a change of event is installed far from the printed circuit board with a microcomputer, the wiring to an analog input pin is longer necessarily. This long wiring functions as an antenna which feeds noise into the microcomputer, which causes noise to an analog input pin. If a capacitor between an analog input pin and the Vss pin is grounded at a position far away from the Vss pin, noise on the GND line may enter a microcomputer through the capacitor. Fig. 3.3.7 Analog signal line and a resistor and a capacitor ### 3.3.4 Oscillator concerns Take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals. ## (1) Keeping oscillator away from large current signal lines Install a microcomputer (and especially an oscillator) as far as possible from signal lines where a current larger than the tolerance of current value flows. #### Reason In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance. Fig. 3.3.8 Wiring for a large current signal line ### (2) Installing oscillator away from signal lines where potential levels change frequently Install an oscillator and a connecting pattern of an oscillator away from signal lines where potential levels change frequently. Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise. ### Reason Signal lines where potential levels change frequently (such as the CNTR pin signal line) may affect other lines at signal rising edge or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway. Fig. 3.3.9 Wiring of RESET pin ### (3) Oscillator protection using Vss pattern As for a two-sided printed circuit board, print a Vss pattern on the underside (soldering side) of the position (on the component side) where an oscillator is mounted. Connect the Vss pattern to the microcomputer Vss pin with the shortest possible wiring. Besides, separate this Vss pattern from other Vss patterns. Fig. 3.3.10 Vss pattern on the underside of an oscillator ### 3.3.5 Setup for I/O ports Setup I/O ports using hardware and software as follows: ## <Hardware> • Connect a resistor of 100 $\Omega$ or more to an I/O port in series. ### <Software> - As for an input port, read data several times by a program for checking whether input levels are equal or not. - As for an output port, since the output data may reverse because of noise, rewrite data to its port latch at fixed periods. - Rewrite data to direction registers at fixed periods. **Note:** When a direction register is set for <u>input port</u> again at fixed periods, a several-nanosecond short pulse may be output from this port. If this is undesirable, connect a capacitor to this port to remove the noise pulse. Fig. 3.3.11 Setup for I/O ports ### 3.3.6 Providing of watchdog timer function by software If a microcomputer runs away because of noise or others, it can be detected by a software watchdog timer and the microcomputer can be reset to normal operation. This is equal to or more effective than program runaway detection by a hardware watchdog timer. The following shows an example of a watchdog timer provided by software. In the following example, to reset a microcomputer to normal operation, the main routine detects errors of the interrupt processing routine and the interrupt processing routine detects errors of the main routine. This example assumes that interrupt processing is repeated multiple times in a single main routine processing. #### <The main routine> - Assigns a single byte of RAM to a software watchdog timer (SWDT) and writes the initial value N in the SWDT once at each execution of the main routine. The initial value N should satisfy the following condition: - $N+1 \ge$ (Counts of interrupt processing executed in each main routine) - As the main routine execution cycle may change because of an interrupt processing or others, the initial value N should have a margin. - Watches the operation of the interrupt processing routine by comparing the SWDT contents with counts of interrupt processing after the initial value N has been set. - Detects that the interrupt processing routine has failed and determines to branch to the program initialization routine for recovery processing in the following case: If the SWDT contents do not change after interrupt processing. ### <The interrupt processing routine> - Decrements the SWDT contents by 1 at each interrupt processing. - Determines that the main routine operates normally when the SWDT contents are reset to the initial value N at almost fixed cycles (at the fixed interrupt processing count). - Detects that the main routine has failed and determines to branch to the program initialization routine for recovery processing in the following case: If the SWDT contents are not initialized to the initial value N but continued to decrement and if If the SWDT contents are not initialized to the initial value N but continued to decrement and if they reach 0 or less. Fig. 3.3.12 Watchdog timer by software # 3.4 List of registers Fig. 3.4.1 Structure of Port Pi Fig. 3.4.2 Structure of Port Pi direction register Fig. 3.4.3 Structure of USB control register Fig. 3.4.4 Structure of USB function enable register Fig. 3.4.5 Structure of USB function address register Fig. 3.4.6 Structure of Frame number register Low Fig. 3.4.7 Structure of Frame number register High Fig. 3.4.8 Structure of USB interrupt source enable register Fig. 3.4.9 Structure of USB interrupt source register Fig. 3.4.10 Structure of Endpoint index register Fig. 3.4.11 Structure of EP00 stage register Fig. 3.4.12 Structure of EP01 set register Fig. 3.4.13 Structure of EP02 set register Fig. 3.4.14 Structure of EP03 set register Fig. 3.4.15 Structure of EP00 control register 1 Fig. 3.4.16 Structure of EP01 control register 1 Fig. 3.4.17 Structure of EP02 control register 1 Fig. 3.4.18 Structure of EP03 control register 1 Fig. 3.4.19 Structure of EP00 control register 2 Fig. 3.4.20 Structure of EP01 control register 2 Fig. 3.4.21 Structure of EP02 control register 2 Fig. 3.4.22 Structure of EP03 control register 2 Fig. 3.4.23 Structure of EP00 control register 3 Fig. 3.4.24 Structure of EP01 control register 3 Fig. 3.4.25 Structure of EP02 control register 3 Fig. 3.4.26 Structure of EP03 control register 3 Fig. 3.4.27 Structure of EP00 interrupt source register Fig. 3.4.28 Structure of EP01 interrupt source register Fig. 3.4.29 Structure of EP02 interrupt source register Fig. 3.4.30 Structure of EP03 interrupt source register Fig. 3.4.31 Structure of EP00 byte number register Fig. 3.4.32 Structure of EP01 byte number register 0 Fig. 3.4.33 Structure of EP02 byte number register 0 Fig. 3.4.34 Structure of EP03 byte number register 0 Fig. 3.4.35 Structure of EP01 byte number register 1 Fig. 3.4.36 Structure of EP02 byte number register 1 Fig. 3.4.37 Structure of EP03 byte number register 1 Fig. 3.4.38 Structure of Prescaler12, Prescaler X Fig. 3.4.39 Structure of Timer 1 Fig. 3.4.40 Structure of Timer 2, Timer X Fig. 3.4.41 Structure of Timer X mode register Fig. 3.4.42 Structure of Transmit/Receive buffer register Fig. 3.4.43 Structure of Serial I/O status register Fig. 3.4.44 Structure of EXB interrupt source enable register Fig. 3.4.45 Structure of EXB interrupt source register Fig. 3.4.46 Structure of EXB index register Fig. 3.4.47 Structure of Register window 1 Fig. 3.4.48 Index00[low]; Structure of External I/O configuration register Fig. 3.4.49 Index01[low]; Structure of Transmit/Receive buffer register Fig. 3.4.50 Index02[low]; Structure of Memory channel operation mode register Fig. 3.4.51 Index03[low]; Structure of Memory address counter Fig. 3.4.52 Index04[low]; Structure of End address register Fig. 3.4.53 Structure of Register window 2 Fig. 3.4.54 Index00[high]; Structure of External I/O configuration register Fig. 3.4.55 Index03[high]; Structure of Memory address counter Fig. 3.4.56 Index04[high]; Structure of End address register Fig. 3.4.57 Structure of AD control register Fig. 3.4.58 Structure of AD conversion register 1 Fig. 3.4.59 Structure of AD conversion register 2 Fig. 3.4.60 Structure of Watchdog timer control register Fig. 3.4.61 Structure of CPU mode register Fig. 3.4.62 Structure of Interrupt request register 1 Fig. 3.4.63 Structure of Interrupt request register 2 Fig. 3.4.64 Structure of Interrupt control register 1 Fig. 3.4.65 Structure of Interrupt control register 2 Fig. 3.4.66 Structure of Serial I/O control register Fig. 3.4.67 Structure of UART control register Fig. 3.4.68 Structure of Baud rate generator Fig. 3.4.69 Structure of EP01 MAX. packet size register Fig. 3.4.70 Structure of EP02 MAX. packet size register Fig. 3.4.71 Structure of EP03 MAX. packet size register Fig. 3.4.72 Structure of EP00 buffer area set register Fig. 3.4.73 Structure of EP01 buffer area set register Fig. 3.4.74 Structure of EP02 buffer area set register Fig. 3.4.75 Structure of EP03 buffer area set register Fig. 3.4.76 Structure of Port P0 pull-up control register Fig. 3.4.77 Structure of Port P5 pull-up control register Fig. 3.4.78 Structure of Interrupt edge selection register Fig. 3.4.79 Structure of PLL control register Fig. 3.4.80 Structure of MISRG Fig. 3.4.81 Structure of Flash memory control register for write to this bit. for write to this bit. 3: This bit is valid when the CPU rewrite mode select bit is "1". Set this bit 3 to "0" subsequently after setting bit 3 to "1". 4: Use the control program in the area except the built-in flash memory 38K0 Group 3.5 Package outline ### 3.5 Package outline #### PLQP0064GA-A 38K0 Group 3.5 Package outline ### PLQP0064KB-A APPENDIX APPENDIX 38K0 Group 3.6 Machine instructions 38K0 Group 3.6 Machine instructions 3.6 Machine instructions | | | | | | | | | | A | ddre | essi | ng r | nod | е | | | | | | | |-----------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|------|------|---------------------|------|-----|----|----|---|-------------------|------|------| | Symbol | Function | Details | | IMP | | | IMN | 1 | | Α | | ВΙΊ | Г, А | , R | | ΖP | | віт | , ZP | ', R | | | | | OP | n | # | OF | n | # | OP | n | # | ОР | n | # | OP | n | # | OP | n | # | | ADC<br>(Note 1)<br>(Note 5) | When T = 0<br>$A \leftarrow A + M + C$<br>When T = 1<br>$M(X) \leftarrow M(X) + M + C$ | When T = 0, this instruction adds the contents M, C, and A; and stores the results in A and C. When T = 1, this instruction adds the contents of M(X), M and C; and stores the results in M(X) and C. When T=1, the contents of A remain unchanged, but the contents of status flags are changed. $M(X) \ represents the contents of memory where is indicated by X.$ | | | | 69 | 2 | 2 | | | | | | | 65 | 3 | 2 | | | | | AND (Note 1) | When T = 0<br>$A \leftarrow A \land M$<br>When T = 1<br>$M(X) \leftarrow M(X) \land M$ | When T = 0, this instruction transfers the contents of A and M to the ALU which performs a bit-wise AND operation and stores the result back in A. When T = 1, this instruction transfers the contents M(X) and M to the ALU which performs a bit-wise AND operation and stores the results back in M(X). When T = 1 the contents of A remain unchanged, but status flags are changed. M(X) represents the contents of memory where is indicated by X. | | | | 29 | 2 | 2 | | | | | | | 25 | 3 | 2 | | | | | ASL | 7 0 | This instruction shifts the content of A or M by one bit to the left, with bit 0 always being set to 0 and bit 7 of A or M always being contained in C. | | | | | | | 0A | 2 | 1 | | | | 06 | 5 | 2 | | | | | BBC<br>(Note 4) | Ai or Mi = 0? | This instruction tests the designated bit i of M or A and takes a branch if the bit is 0. The branch address is specified by a relative address. If the bit is 1, next instruction is executed. | | | | | | | | | | 1 <u>.</u> 3<br>20i | 4 | 2 | | | | 1 <u>7</u><br>20i | 5 | 3 | | BBS<br>(Note 4) | Ai or Mi = 1? | This instruction tests the designated bit i of the M or A and takes a branch if the bit is 1. The branch address is specified by a relative address. If the bit is 0, next instruction is executed. | | | | | | | | | | 0 <u>3</u><br>20i | 4 | 2 | | | | 07<br>20i | 5 | 3 | | BCC<br>(Note 4) | C = 0? | This instruction takes a branch to the appointed address if C is 0. The branch address is specified by a relative address. If C is 1, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BCS<br>(Note 4) | C = 1? | This instruction takes a branch to the appointed address if C is 1. The branch address is specified by a relative address. If C is 0, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BEQ<br>(Note 4) | Z = 1? | This instruction takes a branch to the appointed address when Z is 1. The branch address is specified by a relative address. If Z is 0, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BIT | ΑΛΜ | This instruction takes a bit-wise logical AND of A and M contents; however, the contents of A and M are not modified. The contents of N, V, Z are changed, but the contents of A, M remain unchanged. | | | | | | | | | | | | | 24 | 3 | 2 | | | | | BMI<br>(Note 4) | N = 1? | This instruction takes a branch to the appointed address when N is 1. The branch address is specified by a relative address. If N is 0, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BNE<br>(Note 4) | Z = 0? | This instruction takes a branch to the appointed address if Z is 0. The branch address is specified by a relative address. If Z is 1, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | A | ddr | ess | sing | g m | ode | | | | | | | | | | | | | | | | F | Proc | ess | or s | tatu | s re | giste | er | |----|-------|---|----|-----|-----|---|----|-----|---|----|----|-----|----|----|-----|-----|-----|------|-----|-----|-------|----|---|----|------|---|----|-----|---|----|-----|---|----|----|---|----|------|-----|------|------|------|-------|----| | Z | ΖP, ) | Κ | 2 | ZP, | , Y | | | ABS | 3 | А | BS | , X | А | BS | , Y | | ı | ND | | z | P, II | ND | | IN | D, 2 | X | 11 | ND, | Υ | | REL | _ | | SP | • | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OP | n | # | OP | n | 1 | # | OP | n | # | OP | n | # | OP | n | # | 0 | Р | n | # | OP | n | # | 0 | Р | n | # | OP | n | # | OP | n | # | OP | n | # | N | ٧ | Т | В | D | ı | z | С | | 75 | 4 | 2 | | | | | 6D | 4 | 3 | 7D | 5 | 3 | 79 | 5 | 3 | | | | | | | | 6 | 1 | 6 | 2 | 71 | 6 | 2 | | | | | | | N | V | • | • | • | • | Z | С | | 35 | 4 | 2 | | | | | 2D | 4 | 3 | 3D | 5 | 3 | 39 | 5 | 3 | | | | | | | | 2 | 1 | 6 | 2 | 31 | 6 | 2 | | | | | | | N | • | • | • | • | • | Z | • | | 16 | 6 | 2 | | | | | 0E | 6 | 3 | 1E | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 90 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | В0 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | F0 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | 2C | 4 | 3 | | | | | | | | | | | | | | | | | | | | | | | | | | | М7 | М6 | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 30 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D0 | 2 | 2 | | | | • | • | • | • | • | • | • | • | APPENDIX APPENDIX 3.6 Machine instructions 38K0 Group 3.6 Machine instructions 38K0 Group | | | | | | | | | | . / | Addr | ess | ing | mod | de | | | | | | | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|-----|------|-----|----------|--------|----|----|----|---|-----------|-------|----| | Symbol | Function | Details | | IMF | · | | IMN | 1 | | Α | | F | ЗIT, | Α | | ΖP | | В | IT, Z | ZΡ | | | | | OP | n | # | OF | n | # | OP | n | # | OF | n | # | OP | n | # | OP | n | # | | BPL<br>(Note 4) | N = 0? | This instruction takes a branch to the appointed address if N is 0. The branch address is specified by a relative address. If N is 1, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BRA | PC ← PC ± offset | This instruction branches to the appointed address. The branch address is specified by a relative address. | | | | | | | | | | | | | | | | | | | | BRK | $\begin{split} B &\leftarrow 1 \\ (PC) \leftarrow (PC) + 2 \\ M(S) \leftarrow PCH \\ S \leftarrow S - 1 \\ M(S) \leftarrow PCL \\ S \leftarrow S - 1 \\ M(S) \leftarrow PS \\ S \leftarrow S - 1 \\ I \leftarrow 1 \\ PCL \leftarrow ADL \\ PCH \leftarrow ADH \end{split}$ | When the BRK instruction is executed, the CPU pushes the current PC contents onto the stack. The BADRS designated in the interrupt vector table is stored into the PC. | 00 | 7 | 1 | | | | | | | | | | | | | | | | | BVC<br>(Note 4) | V = 0? | This instruction takes a branch to the appointed address if V is 0. The branch address is specified by a relative address. If V is 1, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BVS<br>(Note 4) | V = 1? | This instruction takes a branch to the appointed address when V is 1. The branch address is specified by a relative address. When V is 0, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | CLB | Ai or Mi ← 0 | This instruction clears the designated bit i of A or M. | | | | | | | | | | 1В<br>20 | 2<br>i | 1 | | | | 1F<br>20i | 5 | 2 | | CLC | C ← 0 | This instruction clears C. | 18 | 2 | 1 | | | | | | | | | | | | | | | | | CLD | D ← 0 | This instruction clears D. | D8 | 2 | 1 | | | | | | | | | | | | | | | | | CLI | I ← 0 | This instruction clears I. | 58 | 2 | 1 | | | | | | | | | | | | | | | | | CLT | T ← 0 | This instruction clears T. | 12 | 2 | 1 | | | | | | | | | | | | | | | | | CLV | V ← 0 | This instruction clears V. | В8 | 2 | 1 | | | | | | | | | | | | | | | | | CMP<br>(Note 3) | When T = 0<br>A - M<br>When T = 1<br>M(X) - M | When T = 0, this instruction subtracts the contents of M from the contents of A. The result is not stored and the contents of A or M are not modified. When T = 1, the CMP subtracts the contents of M from the contents of M(X). The result is not stored and the contents of X, M, and A are not modified. M(X) represents the contents of memory where is indicated by X. | | | | Ca | 2 | 2 | | | | | | | C5 | 3 | 2 | | | | | СОМ | $M \leftarrow M$ | This instruction takes the one's complement of the contents of M and stores the result in M. | | | | | | | | | | | | | 44 | 5 | 2 | | | | | CPX | X – M | This instruction subtracts the contents of M from the contents of X. The result is not stored and the contents of X and M are not modified. | | | | E0 | 2 | 2 | | | | | | | E4 | 3 | 2 | | | | | CPY | Y – M | This instruction subtracts the contents of M from the contents of Y. The result is not stored and the contents of Y and M are not modified. | | | | Co | 2 | 2 | | | | | | | C4 | 3 | 2 | | | | | DEC | A ← A − 1 or<br>M ← M − 1 | This instruction subtracts 1 from the contents of A or M. | | | | | | | 1A | 2 | 1 | | | | C6 | 5 | 2 | | | | | | | | | | | | | | | | | | | Ad | dres | ssin | g m | ode | | | | | | | | | | | | | | | F | roc | esso | or st | atus | reç | giste | er | |----|------|---|----|-----|---|----|-----|---|----|-----|---|-----|-----|----|------|------|-----|-----|-------|----|-----|-----|---|----|-----|---|----|-----|---|----|----|---|---|-----|------|-------|------|-----|-------|----| | Z | P, ) | K | Z | ZP, | Y | | ABS | 3 | Α | BS, | Х | А | BS, | Υ | | IND | 1 | ZF | P, IN | 1D | IN | ND, | X | ١N | ND, | Υ | ı | REL | - | | SP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OP | n | # N | ٧ | Т | В | D | ı | z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 10 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 80 | 4 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | 1 | • | 1 | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 50 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 70 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | 0 | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | 0 | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | 0 | • | • | • | • | • | | | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | | | | • | 0 | • | • | • | • | • | • | | D5 | 4 | 2 | | | | CD | 4 | 3 | DD | 5 | 3 | ID9 | 5 | 3 | | | | | | | -C1 | 6 | | D1 | 6 | 2 | | | | | | | N | • | • | • | • | • | Z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | | | | | | | | | EC | 4 | 3 | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | | | | | | | СС | 4 | 3 | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | D6 | 6 | 2 | | | | CE | 6 | 3 | DE | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | Ν | • | • | • | • | • | Z | • | APPENDIX APPENDIX 38K0 Group 3.6 Machine instructions 38K0 Group 3.6 Machine instructions | | | | | | | | | | Δ | ddre | essi | ng ı | mod | е | | | | | | ٦ | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|------|------|------|------|---|----|----|---|----|------|--------| | Symbol | Function | Details | | IMP | • | | IMN | 1 | | Α | | В | BIT, | A | | ZP | | ВІ | T, Z | —<br>Р | | | | | ОР | n | # | ОР | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | | DEX | X ← X − 1 | This instruction subtracts one from the current contents of X. | CA | 2 | 1 | | | | | | | | | | | | | | | | | DEY | Y ← Y − 1 | This instruction subtracts one from the current contents of Y. | 88 | 2 | 1 | | | | | | | | | | | | | | | | | DIV | $\begin{aligned} & A \leftarrow (M(zz+X+1), \\ & M(zz+X)) \ / \ A \\ & M(S) \leftarrow \text{one's complement of Remainder} \\ & S \leftarrow S-1 \end{aligned}$ | Divides the 16-bit data in M(zz+(X)) (low-order byte) and M(zz+(X)+1) (high-order byte) by the contents of A. The quotient is stored in A and the one's complement of the remainder is pushed onto the stack. | | | | | | | | | | | | | | | | | | | | EOR<br>(Note 1) | When T = 0<br>$A \leftarrow A \forall M$<br>When T = 1<br>$M(X) \leftarrow M(X) \forall M$ | When T = 0, this instruction transfers the contents of the M and A to the ALU which performs a bit-wise Exclusive OR, and stores the result in A. When T = 1, the contents of $M(X)$ and M are transferred to the ALU, which performs a bit-wise Exclusive OR and stores the results in $M(X)$ . The contents of A remain unchanged, but status flags are changed. $M(X)$ represents the contents of memory where is indicated by X. | | | | 49 | 2 | 2 | | | | | | | 45 | 3 | 2 | | | | | INC | A ← A + 1 or<br>M ← M + 1 | This instruction adds one to the contents of A or M. | | | | | | | ЗА | 2 | 1 | | | | E6 | 5 | 2 | | | | | INX | X ← X + 1 | This instruction adds one to the contents of X. | E8 | 2 | 1 | | | | | | | | | | | | | | | | | INY | Y ← Y + 1 | This instruction adds one to the contents of Y. | C8 | 2 | 1 | | | | | | | | | | | | | | | | | JMP | If addressing mode is ABS PCL $\leftarrow$ ADL PCH $\leftarrow$ ADH If addressing mode is IND PCL $\leftarrow$ M (ADH, ADL) PCH $\leftarrow$ M (ADH, ADL + 1) If addressing mode is ZP, IND PCL $\leftarrow$ M(00, ADL) PCH $\leftarrow$ M(00, ADL + 1) | This instruction jumps to the address designated by the following three addressing modes: Absolute Indirect Absolute Zero Page Indirect Absolute | | | | | | | | | | | | | | | | | | | | JSR | $\begin{array}{l} M(S) \leftarrow PCH \\ S \leftarrow S-1 \\ M(S) \leftarrow PCL \\ S \leftarrow S-1 \\ After executing the above, if addressing mode is ABS, PCL \leftarrow ADL \\ PCH \leftarrow ADH \\ if addressing mode is SP, PCL \leftarrow ADL \\ PCH \leftarrow FF \\ If addressing mode is ZP, IND, PCL \leftarrow M(00, ADL) \\ PCH \leftarrow M(00, ADL) \\ PCH \leftarrow M(00, ADL + 1) \end{array}$ | This instruction stores the contents of the PC in the stack, then jumps to the address designated by the following addressing modes: Absolute Special Page Zero Page Indirect Absolute | | | | | | | | | | | | | | | | | | | | LDA<br>(Note 2) | When T = 0<br>$A \leftarrow M$<br>When T = 1<br>$M(X) \leftarrow M$ | When T = 0, this instruction transfers the contents of M to A. When T = 1, this instruction transfers the contents of M to $(M(X))$ . The contents of A remain unchanged, but status flags are changed. $M(X)$ represents the contents of memory where is indicated by X. | | | | A9 | 2 | 2 | | | | | | | A5 | 3 | 2 | | | | | LDM | M ← nn | This instruction loads the immediate value in M. | | | | | | | | | | | | | зС | 4 | 3 | | | | | LDX | $X \leftarrow M$ | This instruction loads the contents of M in X. | | | | A2 | 2 | 2 | | | | | | | A6 | 3 | 2 | | | | | LDY | $Y \leftarrow M$ | This instruction loads the contents of M in Y. | | | | A0 | 2 | 2 | | | | | | | A4 | 3 | 2 | | | | | | | | | | | | | | | | | | | Ad | dres | sing | g mo | ode | | | | | | | | | | | | | | | Р | roc | esso | or st | atus | reg | jiste | r | |----|------|---|----|-------|---|----|-----|---|----|-----|---|----|-----|----|------|------|------|-----|-------|----|----|-----|---|-----|-----|---|----|-----|---|----|----|---|---|-----|------|-------|------|-----|-------|---| | Z | P, ) | ( | Z | ZP, ` | Y | | ABS | 3 | Al | BS, | Х | Α | BS, | Υ | | IND | | ZF | P, IN | ID | ١١ | ND, | X | II. | ND, | Υ | | REL | - | | SP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OP | n | # | OР | n | # | OP N | ٧ | Т | В | D | ı | Z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | E2 | 16 | 2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | 55 | 4 | 2 | | | | 4D | 4 | 3 | 5D | 5 | 3 | 59 | 5 | 3 | | | | | | | 41 | 6 | 2 | 51 | 6 | 2 | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | F6 | 6 | 2 | | | | EE | 6 | 3 | FE | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | Ν | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | 4C | 3 | 3 | | | | | | | 6C | 5 | 3 | В2 | 4 | 2 | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | 20 | | 3 | | | | | | | | | | 02 | 7 | 2 | | | | | | | | | | 22 | 5 | 2 | • | • | ٠ | ٠ | • | • | • | • | | B5 | 4 | 2 | | | | AD | 4 | 3 | BD | 5 | 3 | В9 | 5 | 3 | | | | | | | A1 | 6 | 2 | B1 | 6 | 2 | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | В6 | 4 | 2 | ΑE | 4 | 3 | | | | BE | 5 | 3 | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | В4 | 4 | 2 | | | | AC | 4 | 3 | вс | 5 | 3 | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | L | | | | | | | | | | | | | | | | | | | | | | | APPENDIX APPENDIX 3.6 Machine instructions 38K0 Group 3.6 Machine instructions 38K0 Group | | | | | | | | | | А | ddre | essi | ing r | nod | e | | | | | | ٦ | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|------|------|-------|-----|---|----|----|---|----|------|---| | Symbol | Function | Details | | IMP | , | | IMN | | | Α | | В | IT, | A | | ΖP | | BI | T, Z | P | | | | | OP | n | # | ОР | n | # | OP | n | # | ОР | n | # | OP | n | # | OP | n | # | | LSR | 7 0 0 →□ | This instruction shifts either A or M one bit to the right such that bit 7 of the result always is set to 0, and the bit 0 is stored in C. | | | | | | | 4A | 2 | 1 | | | | 46 | 5 | 2 | | | | | MUL | $M(S) \cdot A \leftarrow A * M(zz + X)$<br>$S \leftarrow S - 1$ | Multiplies Accumulator with the memory specified by the Zero Page X address mode and stores the high-order byte of the result on the Stack and the low-order byte in A. | | | | | | | | | | | | | | | | | | | | NOP | PC ← PC + 1 | This instruction adds one to the PC but does no otheroperation. | EΑ | 2 | 1 | | | | | | | | | | | | | | | | | ORA<br>(Note 1) | When T = 0 $A \leftarrow A \lor M$ $When T = 1$ $M(X) \leftarrow M(X) \lor M$ | When T = 0, this instruction transfers the contents of A and M to the ALU which performs a bit-wise "OR", and stores the result in A. When T = 1, this instruction transfers the contents of $M(X)$ and the M to the ALU which performs a bit-wise OR, and stores the result in $M(X)$ . The contents of A remain unchanged, but status flags are changed. $M(X)$ represents the contents of memory where is indicated by X. | | | | 09 | 2 | 2 | | | | | | | 05 | 3 | 2 | | | | | PHA | S ← S − 1 | This instruction pushes the contents of A to the memory location designated by S, and decrements the contents of S by one. | 48 | 3 | 1 | | | | | | | | | | | | | | | | | PHP | $M(S) \leftarrow PS \\ S \leftarrow S - 1$ | This instruction pushes the contents of PS to the memory location designated by S and decrements the contents of S by one. | 08 | 3 | 1 | | | | | | | | | | | | | | | | | PLA | $\begin{array}{c} S \leftarrow S + 1 \\ A \leftarrow M(S) \end{array}$ | This instruction increments S by one and stores the contents of the memory designated by S in A. | 68 | 4 | 1 | | | | | | | | | | | | | | | | | PLP | $S \leftarrow S + 1$ $PS \leftarrow M(S)$ | This instruction increments S by one and stores the contents of the memory location designated by S in PS. | 28 | 4 | 1 | | | | | | | | | | | | | | | | | ROL | 7 0<br> | This instruction shifts either A or M one bit left through C. C is stored in bit 0 and bit 7 is stored in C. | | | | | | | 2A | 2 | 1 | | | | 26 | 5 | 2 | | | | | ROR | 7 0<br>—C→ | This instruction shifts either A or M one bit right through C. C is stored in bit 7 and bit 0 is stored in C. | | | | | | | 6A | 2 | 1 | | | | 66 | 5 | 2 | | | | | RRF | 7 0 | This instruction rotates 4 bits of the M content to the right. | | | | | | | | | | | | | 82 | 8 | 2 | | | | | RTI | $\begin{array}{l} S \leftarrow S+1 \\ PS \leftarrow M(S) \\ S \leftarrow S+1 \\ PCL \leftarrow M(S) \\ S \leftarrow S+1 \\ PCH \leftarrow M(S) \end{array}$ | This instruction increments S by one, and stores the contents of the memory location designated by S in PS. S is again incremented by one and stores the contents of the memory location designated by S in PCL. S is again incremented by one and stores the contents of memory location designated by S in PCH. | 40 | 6 | 1 | | | | | | | | | | | | | | | | | RTS | $S \leftarrow S + 1$ $PCL \leftarrow M(S)$ $S \leftarrow S + 1$ $PCH \leftarrow M(S)$ $(PC) \leftarrow (PC) + 1$ | This instruction increments S by one and stores the contents of the memory location designated by S in PCL. S is again incremented by one and the contents of the memory location is stored in PCH. PC is incremented by 1. | 60 | 6 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Ad | dres | ssin | g m | ode | | | | | | | | | | | | | | | F | roc | esso | or st | atus | reç | jiste | er | |----|------|---|----|-------|---|----|-----|---|----|-----|---|----|-----|----|------|------|-----|-----|-------|---|----|-----|---|----|-----|---|----|-----|---|----|----|---|---|-----|------|-------|-------|-------|-------|----| | Z | Έ, λ | | - | ZP, ` | | - | ABS | | - | BS, | 1 | 1 | BS, | | | IND | _ | _ | P, IN | _ | | ND, | | - | ND, | 1 | | REL | _ | - | SP | 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OP | n | # OР | n | # | OР | n | # | N | ٧ | Т | В | D | I | z | С | | 56 | 6 | 2 | | | | 4E | 6 | 3 | 5E | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | 0 | • | • | • | • | • | Z | С | | 62 | 15 | 2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | 15 | 4 | 2 | | | | 0D | 4 | 3 | 1D | 5 | 3 | 19 | 5 | 3 | | | | | | | 01 | 6 | 2 | 11 | 6 | 2 | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | (Va | lue | save | ed in | n sta | ack) | | | 36 | 6 | 2 | | | | 2E | 6 | 3 | 3E | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | 76 | 6 | 2 | | | | 6E | 6 | 3 | 7E | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | (Va | ilue | save | ed in | n sta | ack) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | APPENDIX **APPENDIX** 3.6 Machine instructions 38K0 Group 38K0 Group 3.6 Machine instructions | | | | | | | | | | Α | ddr | essi | ing r | nod | le | | | | | | | |-----------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|-----|------|-------------------|-----|----|----|----|---|-----------|------|----| | Symbol | Function | Details | | IMF | • | | IMI | М | | Α | | В | IT, | A | | ZP | | ВІ | T, Z | P. | | | | | OP | n | # | OF | n | # | ОР | n | # | ОР | n | # | OP | n | # | OP | n | # | | SBC<br>(Note 1)<br>(Note 5) | When T = 0 $A \leftarrow A - M - C$ When T = 1 $M(X) \leftarrow M(X) - M - C$ | When T = 0, this instruction subtracts the value of M and the complement of C from A, and stores the results in A and C. When T = 1, the instruction subtracts the contents of M and the complement of C from the contents of M(X), and stores the results in M(X) and C. A remain unchanged, but status flag are changed. M(X) represents the contents of memory where is indicated by X. | | | | ES | 2 | 2 | | | | | | | E5 | 3 | 2 | | | | | SEB | Ai or Mi ← 1 | This instruction sets the designated bit i of A or M. | | | | | | | | | | 0 <u>В</u><br>20і | 2 | 1 | | | | 0F<br>20i | 5 | 2 | | SEC | C ← 1 | This instruction sets C. | 38 | 2 | 1 | | | | | | | | | | | | | | | | | SED | D ← 1 | This instruction set D. | F8 | 2 | 1 | | | | | | | | | | | | | | | | | SEI | I ← 1 | This instruction set I. | 78 | 2 | 1 | | | | | | | | | | | | | | | | | SET | T ← 1 | This instruction set T. | 32 | 2 | 1 | | | | | | | | | | | | | | | | | STA | $M \leftarrow A$ | This instruction stores the contents of A in M. The contents of A does not change. | | | | | | | | | | | | | 85 | 4 | 2 | | | | | STP | | This instruction resets the oscillation control F/F and the oscillation stops. Reset or interrupt input is needed to wake up from this mode. | 42 | 2 | 1 | | | | | | | | | | | | | | | | | STX | $M \leftarrow X$ | This instruction stores the contents of X in M. The contents of X does not change. | | | | | | | | | | | | | 86 | 4 | 2 | | | | | STY | $M \leftarrow Y$ | This instruction stores the contents of Y in M. The contents of Y does not change. | | | | | | | | | | | | | 84 | 4 | 2 | | | | | TAX | $X \leftarrow A$ | This instruction stores the contents of A in X. The contents of A does not change. | AA | 2 | 1 | | | | | | | | | | | | | | | | | TAY | Y ← A | This instruction stores the contents of A in Y. The contents of A does not change. | А8 | 2 | 1 | | | | | | | | | | | | | | | | | TST | M = 0? | This instruction tests whether the contents of M are "0" or not and modifies the N and Z. | | | | | | | | | | | | | 64 | 3 | 2 | | | | | TSX | X←S | This instruction transfers the contents of S in X. | ВА | 2 | 1 | | | | | | | | | | | | | | | | | TXA | $A \leftarrow X$ | This instruction stores the contents of X in A. | 8A | 2 | 1 | | | | | | | | | | | | | | | | | TXS | S ← X | This instruction stores the contents of X in S. | 9A | 2 | 1 | | | | | | | | | | | | | | | | | TYA | A ← Y | This instruction stores the contents of Y in A. | 98 | 2 | 1 | | | | | | | | | | | | | | | | | WIT | | The WIT instruction stops the internal clock but not the oscillation of the oscillation circuit is not stopped. CPU starts its function after the Timer X over flows (comes to the terminal count). All registers or internal memory contents except Timer X will not change during this mode. (Of course needs VDD). | C2 | 2 | 1 | | | | | | | | | | | | | | | | Notes 1: The number of cycles "n" is increased by 3 when T is 1. 2: The number of cycles "n" is increased by 2 when T is 1. 3: The number of cycles "n" is increased by 1 when T is 1. 4: The number of cycles "n" is increased by 2 when branching has occurred. 5: N, V, and Z flags are invalid in decimal operation mode. | | | | | | | | | | | | | | | | Ade | dres | ssin | g m | ode | | | | | | | | | | | | | | | Р | roc | esso | or st | atus | reg | iste | er | |----|-------|---|----|-----|---|----|-----|---|----|----|------|-----|----|-------|-----|------|------|-----|-----|------|----|----|-----|---|----|-----|---|----|-----|---|----|----|---|--------|-----|------|-------|------|-----|--------|----| | Z | ZP, 2 | X | 7 | ZP, | Υ | | ABS | 3 | Д | BS | S, X | | AB | 3S, ` | Υ | | IND | ) | z | P, I | ND | II | ND, | Х | 11 | ND, | Υ | | REL | - | | SP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ЭP | n | # | OP | n | # | OP | n | # | OF | r | n # | : C | ЭP | n | # | OP | n | # | ОР | n | # | OP | n | # | OР | n | # | ОР | n | # | OР | n | # | N | ٧ | Т | В | D | _ | z | С | | F5 | 4 | 2 | | | | ED | 4 | 3 | FD | 5 | 5 3 | F | 9 | 5 | 3 | | | | | | | E1 | 6 | 2 | F1 | 6 | 2 | | | | | | | N | V | • | • | • | • | Z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | 1 | • | • | 1 | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | 1 | • | • | | | | | | | | | | | + | | | | | | | | | | | | | | | | | | | | | | | | | • | • | 1 | • | • | • | • | • | | 95 | 5 | 2 | | | | 8D | 5 | 3 | 9D | 6 | 3 | 9 | 99 | 6 | 3 | | | | | | | 81 | 7 | 2 | 91 | 7 | 2 | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | 96 | 5 | 2 | 8E | 5 | 3 | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | )4 | 5 | 2 | | | | 80 | 5 | 3 | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | N<br>N | • | • | • | • | • | Z<br>Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | + | + | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | N | • | | • | • | • | Z | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | Symbol | Contents | Symbol | Contents | |------------|---------------------------------------------|-------------|----------------------------------------------------------| | IMP | Implied addressing mode | + | Addition | | IMM | Immediate addressing mode | _ | Subtraction | | Α | Accumulator or Accumulator addressing mode | * | Multiplication | | BIT, A | Accumulator bit addressing mode | / | Division | | BIT, A, R | Accumulator bit relative addressing mode | ٨ | Logical OR | | ZP | Zero page addressing mode | V | Logical AND | | BIT, ZP | Zero page bit addressing mode | ¥ | Logical exclusive OR | | BIT, ZP, R | Zero page bit relative addressing mode | _ | Negation | | ZP, X | Zero page X addressing mode | ← | Shows direction of data flow | | ZP, Y | Zero page Y addressing mode | X | Index register X | | ABS | Absolute addressing mode | Υ | Index register Y | | ABS, X | Absolute X addressing mode | S | Stack pointer | | ABS, Y | Absolute Y addressing mode | PC | Program counter | | IND | Indirect absolute addressing mode | PS | Processor status register | | | | PCH | 8 high-order bits of program counter | | ZP, IND | Zero page indirect absolute addressing mode | PCL | 8 low-order bits of program counter | | | | ADH | 8 high-order bits of address | | IND, X | Indirect X addressing mode | ADL | 8 low-order bits of address | | IND, Y | Indirect Y addressing mode | FF | FF in Hexadecimal notation | | REL | Relative addressing mode | nn | Immediate value | | SP | Special page addressing mode | ZZ | Zero page address | | С | Carry flag | M | Memory specified by address designation of any ad- | | Z | Zero flag | | dressing mode | | | Interrupt disable flag | M(X) | Memory of address indicated by contents of index | | D | Decimal mode flag | | register X | | B<br>T | Break flag X-modified arithmetic mode flag | M(S) | Memory of address indicated by contents of stack pointer | | V | Overflow flag | M(ADH, ADL) | Contents of memory at address indicated by ADH and | | N | Negative flag | ( , , | ADL, in ADH is 8 high-order bits and ADL is 8 low-or- | | | | | der bits. | | | | M(00, ADL) | Contents of address indicated by zero page ADL | | | | Ai | Bit i (i = 0 to 7) of accumulator | | | | Mi | Bit i (i = 0 to 7) of memory | | | | OP | Opcode | | | | n | Number of cycles | | | | # | Number of bytes | ## 3.7 List of instruction code | | D3 - D0 | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | <b>1</b> 110 | 1111 | |---------|----------------------|------------|---------------|----------------|-------------|--------------|--------------|--------------|--------------|------|---------------|----------|-------------|---------------|---------------|---------------|--------------| | D7 – D4 | Hexadecimal notation | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | E | F | | 0000 | 0 | BRK | ORA<br>IND, X | JSR<br>ZP, IND | BBS<br>0, A | _ | ORA<br>ZP | ASL<br>ZP | BBS<br>0, ZP | PHP | ORA<br>IMM | ASL<br>A | SEB<br>0, A | _ | ORA<br>ABS | ASL<br>ABS | SEB<br>0, ZP | | 0001 | 1 | BPL | ORA<br>IND, Y | CLT | BBC<br>0, A | _ | ORA<br>ZP, X | ASL<br>ZP, X | BBC<br>0, ZP | CLC | ORA<br>ABS, Y | DEC<br>A | CLB<br>0, A | _ | ORA<br>ABS, X | ASL<br>ABS, X | CLB<br>0, ZP | | 0010 | 2 | JSR<br>ABS | AND<br>IND, X | JSR<br>SP | BBS<br>1, A | BIT<br>ZP | AND<br>ZP | ROL<br>ZP | BBS<br>1, ZP | PLP | AND<br>IMM | ROL<br>A | SEB<br>1, A | BIT<br>ABS | AND<br>ABS | ROL<br>ABS | SEB<br>1, ZP | | 0011 | 3 | ВМІ | AND<br>IND, Y | SET | BBC<br>1, A | _ | AND<br>ZP, X | ROL<br>ZP, X | BBC<br>1, ZP | SEC | AND<br>ABS, Y | INC<br>A | CLB<br>1, A | LDM<br>ZP | AND<br>ABS, X | ROL<br>ABS, X | CLB<br>1, ZP | | 0100 | 4 | RTI | EOR<br>IND, X | STP | BBS<br>2, A | COM<br>ZP | EOR<br>ZP | LSR<br>ZP | BBS<br>2, ZP | РНА | EOR<br>IMM | LSR<br>A | SEB<br>2, A | JMP<br>ABS | EOR<br>ABS | LSR<br>ABS | SEB<br>2, ZP | | 0101 | 5 | BVC | EOR<br>IND, Y | _ | BBC<br>2, A | _ | EOR<br>ZP, X | LSR<br>ZP, X | BBC<br>2, ZP | CLI | EOR<br>ABS, Y | _ | CLB<br>2, A | _ | EOR<br>ABS, X | LSR<br>ABS, X | CLB<br>2, ZP | | 0110 | 6 | RTS | ADC<br>IND, X | MUL<br>ZP, X | BBS<br>3, A | TST<br>ZP | ADC<br>ZP | ROR<br>ZP | BBS<br>3, ZP | PLA | ADC<br>IMM | ROR<br>A | SEB<br>3, A | JMP<br>IND | ADC<br>ABS | ROR<br>ABS | SEB<br>3, ZP | | 0111 | 7 | BVS | ADC<br>IND, Y | _ | BBC<br>3, A | _ | ADC<br>ZP, X | ROR<br>ZP, X | BBC<br>3, ZP | SEI | ADC<br>ABS, Y | _ | CLB<br>3, A | _ | ADC<br>ABS, X | ROR<br>ABS, X | CLB<br>3, ZP | | 1000 | 8 | BRA | STA<br>IND, X | RRF<br>ZP | BBS<br>4, A | STY<br>ZP | STA<br>ZP | STX<br>ZP | BBS<br>4, ZP | DEY | _ | TXA | SEB<br>4, A | STY<br>ABS | STA<br>ABS | STX<br>ABS | SEB<br>4, ZP | | 1001 | 9 | всс | STA<br>IND, Y | _ | BBC<br>4, A | STY<br>ZP, X | STA<br>ZP, X | STX<br>ZP, Y | BBC<br>4, ZP | TYA | STA<br>ABS, Y | TXS | CLB<br>4, A | _ | STA<br>ABS, X | _ | CLB<br>4, ZP | | 1010 | А | LDY<br>IMM | LDA<br>IND, X | LDX<br>IMM | BBS<br>5, A | LDY<br>ZP | LDA<br>ZP | LDX<br>ZP | BBS<br>5, ZP | TAY | LDA<br>IMM | TAX | SEB<br>5, A | LDY<br>ABS | LDA<br>ABS | LDX<br>ABS | SEB<br>5, ZP | | 1011 | В | BCS | LDA<br>IND, Y | JMP<br>ZP, IND | BBC<br>5, A | LDY<br>ZP, X | LDA<br>ZP, X | LDX<br>ZP, Y | BBC<br>5, ZP | CLV | LDA<br>ABS, Y | TSX | CLB<br>5, A | LDY<br>ABS, X | LDA<br>ABS, X | LDX<br>ABS, Y | CLB<br>5, ZP | | 1100 | С | CPY<br>IMM | CMP<br>IND, X | WIT | BBS<br>6, A | CPY<br>ZP | CMP<br>ZP | DEC<br>ZP | BBS<br>6, ZP | INY | CMP<br>IMM | DEX | SEB<br>6, A | CPY<br>ABS | CMP<br>ABS | DEC<br>ABS | SEB<br>6, ZP | | 1101 | D | BNE | CMP<br>IND, Y | _ | BBC<br>6, A | _ | CMP<br>ZP, X | DEC<br>ZP, X | BBC<br>6, ZP | CLD | CMP<br>ABS, Y | _ | CLB<br>6, A | _ | CMP<br>ABS, X | DEC<br>ABS, X | CLB<br>6, ZP | | 1110 | E | CPX<br>IMM | SBC<br>IND, X | DIV<br>ZP, X | BBS<br>7, A | CPX<br>ZP | SBC<br>ZP | INC<br>ZP | BBS<br>7, ZP | INX | SBC<br>IMM | NOP | SEB<br>7, A | CPX<br>ABS | SBC<br>ABS | INC<br>ABS | SEB<br>7, ZP | | 1111 | F | BEQ | SBC<br>IND, Y | _ | BBC<br>7, A | _ | SBC<br>ZP, X | INC<br>ZP, X | BBC<br>7, ZP | SED | SBC<br>ABS, Y | _ | CLB<br>7, A | _ | SBC<br>ABS, X | INC<br>ABS, X | CLB<br>7, ZP | | : 3-byte instruction | |------------------------| | i. O byto intotraction | : 2-byte instruction : 1-byte instruction # 3.8 SFR memory map | 000016 | Port P0 (P0) | 002016 | Prescaler 12 (PRE12) | |--------------------|------------------------------------------------|--------------------|------------------------------------------------| | | Port P0 direction register (P0D) | | Timer 1 (T1) | | | Port P1 (P1) | | Timer 2 (T2) | | | ` ' | | , , | | | Port P1 direction register (P1D) | | Timer X mode register (TM) | | | Port P2 (P2) | | Prescaler X (PREX) | | | Port P2 direction register (P2D) | | Timer X (TX) | | | Port P3 (P3) | | Transmit/Receive buffer register (TB/RB) | | 000716 | Port P3 direction register (P3D) | | Serial I/O status register (SIOSTS) | | 000816 | Port P4 (P4) | 002816 | Reserved (Note) | | 000916 | Port P4 direction register (P4D) | 002916 | Reserved (Note) | | 000A16 | Port P5 (P5) | | Reserved (Note) | | 000B <sub>16</sub> | Port P5 direction register (P5D) | 002B <sub>16</sub> | Reserved (Note) | | 000C16 | Port P6 (P6) | 002C <sub>16</sub> | Reserved (Note) | | | Port P6 direction register (P6D) | 002D <sub>16</sub> | Reserved (Note) | | 000E16 | Reserved (Note) | 002E <sub>16</sub> | Reserved (Note) | | 000F16 | Reserved (Note) | 002F <sub>16</sub> | Reserved (Note) | | | USB control register (USBCON) | 003016 | EXB interrupt source enable register (EXBICON) | | 001116 | USB function enable register (USBAE) | 003116 | EXB interrupt source register (EXBIREQ) | | | USB function address register (USBA0) | 003216 | Reserved (Note) | | 001316 | Reserved (Note) | 003316 | EXB index register (EXBINDEX) | | 001416 | Frame number register Low (FNUML) | 003416 | EXB field register 1 (EXBREG1) | | 001516 | Frame number register High (FNUMH) | 003516 | EXB field register 2 (EXBREG2) | | 001616 | USB interrupt source enable register (USBICON) | 003616 | AD control register (ADCON) | | 001716 | USB interrupt source register (USBIREQ) | 003716 | AD conversion register 1 (AD1) | | | Endpoint index register (USBINDEX) | 003816 | AD conversion register 2 (AD2) | | 001916 | Endpoint field register 1 (EPXXREG1) | 003916 | Watchdog timer control register (WDTCON) | | 001A <sub>16</sub> | Endpoint field register 2 (EPXXREG2) | 003A <sub>16</sub> | Reserved (Note) | | 001B <sub>16</sub> | Endpoint field register 3 (EPXXREG3) | 003B <sub>16</sub> | CPU mode register (CPUM) | | 001C <sub>16</sub> | Endpoint field register 4 (EPXXREG4) | 003C <sub>16</sub> | Interrupt request register 1(IREQ1) | | | Endpoint field register 5 (EPXXREG5) | | Interrupt request register 2(IREQ2) | | 001E <sub>16</sub> | Endpoint field register 6 (EPXXREG6) | 003E16 | | | 001F <sub>16</sub> | Endpoint field register 7 (EPXXREG7) | 003F <sub>16</sub> | Interrupt control register 2(ICON2) | | 0FE0 <sub>16</sub> | Serial I/O control register (SIOCON) | 0FF0 <sub>16</sub> | Port P0 pull-up control register (PULL0) | |--------------------|--------------------------------------|--------------------|---------------------------------------------| | 0FE1 <sub>16</sub> | UART control register (UARTCON) | 0FF1 <sub>16</sub> | Reserved (Note) | | 0FE2 <sub>16</sub> | Baud rate generator (BRG) | 0FF216 | Port P5 pull-up control register (PULL5) | | 0FE3 <sub>16</sub> | Reserved (Note) | 0FF316 | Interrupt edge selection register (INTEDGE) | | 0FE4 <sub>16</sub> | Reserved (Note) | 0FF4 <sub>16</sub> | Reserved (Note) | | 0FE5 <sub>16</sub> | Reserved (Note) | 0FF516 | Reserved (Note) | | 0FE6 <sub>16</sub> | Reserved (Note) | 0FF616 | Reserved (Note) | | 0FE7 <sub>16</sub> | Reserved (Note) | 0FF7 <sub>16</sub> | Reserved (Note) | | 0FE8 <sub>16</sub> | Reserved (Note) | 0FF816 | PLL control register (PLLCON) | | 0FE9 <sub>16</sub> | Reserved (Note) | 0FF916 | Reserved (Note) | | 0FEA <sub>16</sub> | Reserved (Note) | 0FFA <sub>16</sub> | Reserved (Note) | | 0FEB <sub>16</sub> | Reserved (Note) | 0FFB16 | MISRG | | 0FEC <sub>16</sub> | Endpoint field register 8 (EPXXREG8) | 0FFC <sub>16</sub> | Reserved (Note) | | 0FED <sub>16</sub> | Endpoint field register 9 (EPXXREG9) | 0FFD <sub>16</sub> | Reserved (Note) | | OFEE <sub>16</sub> | Reserved (Note) | 0FFE16 | Flash memory control register (FMCR) | | 0FEF16 | Reserved (Note) | 0FFF16 | Reserved (Note) | | | | | | Note: Do not write any data to these addresses, because these areas are reserved. 38K0 Group 3.9 Pin configurations ## 3.9 Pin configurations ## **REVISION HISTORY** ## 38K0 GROUP USER'S MANUAL | Rev. | Date | | Description | |------|----------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Page | Summary | | 1.0 | 01/17/03 | | First Edition | | 2.0 | 10/05/06 | All pages | Package names "64P6U-A" → "PLQP0064GA-A" revised Package names "64P6Q-A" → "PLQP0064KB-A" revised 38K0 group (Standard) deleted | | | | Chapter 1<br>2<br>76<br>79<br>80 | <ul> <li>Power source voltage (L version) "At 12 MHz/Through mode 4.50 to 5.25 V" deleted</li> <li>Fig. 108 revised</li> <li>CLOCK GENERATING CIRCUIT; "No external resistor is needed resistor exists on-chip." → "No external resistor is needed depending on conditions.)</li> <li>Fig. 111; Pulled up added, NOTE added</li> <li>Fig. 114 revised</li> </ul> | | | | 110<br>Chapter 2<br>35<br>91<br>92 | NOTES ON USAGE; Power Source Voltage, USB Communication added 3.3.6 (3) USB Communication added Table 2.11.1 revised Table 2.11.2 revised | | | | Chapter 3<br>20<br>82 | 3.2 deleted 3.6 Package outline revised | | | | | | RENESAS 8-BIT SINGLE-CHIP MICROCOMPUTER USER'S MANUAL 38K0 Group Publication Data: Rev.1.00 Jan 17, 2003 Rev.2.00 Oct 05, 2006 Published by : Sales Strategic Planning Div. Renesas Technology Corp. © 2006. Renesas Technology Corp., All rights reserved. Printed in Japan. 38K0 Group User's Manual