# M62363FP ## 8-bit 8ch D/A Converter REJ03D0874-0301 Rev.3.01 Apr 15, 2008 #### **Description** The M62363FP is an integrated circuit semiconductor of CMOS structured with 8 channels of built-in 8-bit multiplication type D/A converters. The input data is a easy-to-use 3-wire serial method and it is able to cascading serial use with D<sub>0</sub> terminal. The device is suited for use in automatic adjustment combination of microcomputer. #### **Features** - Digital data transfer method: 3-wire serial data transfer method - D/A converter system Employment of the additional higher-order segment R-2R method doubled precision compared to the conventional R-2R method. - Short setting time - 4 quadrant multiplication #### **Application** Conversion from digital control data to analog control data for home-use and industrial equipment. Automatic adjustment by combination with EEPROM and microcomputer. (Replacement of conventional half-fixed resistor.) Signal gain control of display-monitor or CTV ### **Block Diagram** ## **Pin Arrangement** ## **Pin Description** | Pin No. | Pin Name | Function | |---------|------------------|-----------------------------------------------------------| | 8 | DI | Serial data input terminal | | 17 | Do | Serial data output terminal | | 7 | CLK | Serial clock input terminal | | 6 | LD | LD terminal input high level then latch circuit data load | | 19 | RESET | Reset terminal | | 2 | V <sub>O1</sub> | 8-bit resolution D/A output | | 3 | V <sub>O2</sub> | | | 10 | V <sub>O3</sub> | | | 11 | $V_{O4}$ | | | 14 | V <sub>O5</sub> | | | 15 | V <sub>O6</sub> | | | 22 | V <sub>O7</sub> | | | 23 | V <sub>O8</sub> | | | 5 | $V_{DD}$ | Power supply terminal | | 20 | GND | GND terminal | | 1 | V <sub>IN1</sub> | D/A converter input terminal | | 4 | V <sub>IN2</sub> | | | 9 | V <sub>IN3</sub> | | | 12 | $V_{IN4}$ | | | 13 | V <sub>IN5</sub> | | | 16 | V <sub>IN6</sub> | | | 21 | V <sub>IN7</sub> | | | 24 | V <sub>IN8</sub> | | | 18 | $V_{DAref}$ | D/A converter reference voltage input terminal | | | | $V_O = (V_{IN} - V_{DAref}) \times n / 256 + V_{DAref}$ | ## **Absolute Maximum Ratings** | Item | Symbol | Ratings | Unit | |-----------------------|------------------|-------------------------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +7.0 | V | | Input voltage | V <sub>IND</sub> | -0.3 to +7.0 | V | | Input voltage | V <sub>IN</sub> | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output voltage | Vo | -0.3 to V <sub>DD</sub> + 0.3 | V | | D/A reference voltage | $V_{DAref}$ | -0.3 to V <sub>DD</sub> + 0.3 | V | | Operating temperature | Topr | −20 to +75 | °C | | Storage temperature | Tstg | -40 to +125 | °C | ### **Electrical Characteristics** ### <Digital Part> $(V_{DD},\,V_{IN}=+5\,\,V\pm10\%,\,V_{DD}\geq V_{IN},\,GND=V_{DAref}=0\,\,V,\,Ta=-20\,\,to\,\,+75^{\circ}C,\,unless\,\,otherwise\,\,noted.)$ | | | | Limits | | | | |---------------------|------------------|---------------------|--------|---------------------|------|---------------------------| | Item | Symbol | Min | Тур | Max | Unit | Conditions | | Supply voltage | $V_{DD}$ | 4.5 | 5.0 | 5.5 | V | | | Input leak current | I <sub>ILK</sub> | -10 | _ | 10 | μΑ | $V_{IN} = 0$ to $V_{DD}$ | | Input low voltage | V <sub>IL</sub> | _ | _ | 0.2 V <sub>DD</sub> | V | | | Input high voltage | V <sub>IH</sub> | 0.8 V <sub>DD</sub> | _ | _ | V | | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 2.5 mA | | Output high voltage | V <sub>OH</sub> | $V_{DD} - 0.4$ | _ | | V | I <sub>OH</sub> = -400 μA | ### <Analog Part> $(V_{DD},\,V_{IN}=+5\,\,V\pm10\%,\,V_{DD}\geq V_{IN},\,GND=V_{DAref}=0\,\,V,\,Ta=-20\,\,to\,\,+75^{\circ}C,\,unless\,\,otherwise\,\,noted.)$ | | | | Limits | | | | |-----------------------------|--------------------|-------|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | Symbol | Min | Тур | Max | Unit | Conditions | | Input current | I <sub>IN</sub> | _ | _ | 0.30 | mA | $V_{IN} = 5 \text{ V}, V_{DAref} = 0 \text{ V}$ Proportional to Max. input current condition ( $V_{IN} - V_{DAref}$ ) and digital data of each cannels | | D/A reference input current | I <sub>DAref</sub> | -2.40 | _ | _ | mA | $V_{\text{IN1}}$ to $V_{\text{IN8}} = 5 \text{ V}$ , $V_{\text{DAref}} = 0 \text{ V}$<br>Proportional to Max. input current<br>condition ( $V_{\text{IN}} - V_{\text{DAref}}$ ) and digital<br>data of each channels | | Output impedance | Ro | _ | _ | 50 | kΩ | Constant for all D/A output mode | | Resolution | RES | _ | 8 | _ | bit | | | Differential nonlinearity | DNL | -1 | _ | 1 | LSB | | | Nonlinearity | NL | -1 | _ | 1 | LSB | | ### **AC Characteristics** $(V_{DD},\,V_{IN}=+5\,\,V\pm10\%,\,V_{DD}\geq V_{IN},\,GND=V_{DAref}=0\,\,V,\,Ta=-20\,\,to\,\,+75^{\circ}C,\,unless\,\,otherwise\,\,noted.)$ | | | | Limits | | | | |--------------------------|------------------|-----|--------|-----|------|-----------------------------------| | Item | Symbol | Min | Тур | Max | Unit | Conditions | | Clock "L" pulse width | t <sub>CKL</sub> | 200 | _ | _ | ns | | | Clock "H" pulse width | t <sub>CKH</sub> | 200 | _ | _ | ns | | | Clock rise time | t <sub>CR</sub> | _ | _ | 200 | ns | | | Clock fall time | t <sub>CF</sub> | _ | _ | 200 | ns | | | Data setup time | t <sub>DCH</sub> | 60 | _ | _ | ns | | | Data hold time | t <sub>CHD</sub> | 100 | _ | _ | ns | | | LD setup time | t <sub>CHL</sub> | 200 | _ | _ | ns | | | LD hold time | t <sub>LDC</sub> | 100 | _ | _ | ns | | | LD "H" pulse width | t <sub>LDH</sub> | 100 | _ | _ | ns | | | Data output delay time | t <sub>DO</sub> | 70 | _ | 350 | ns | Less than C <sub>L</sub> = 100 pF | | D/A output setting time | t <sub>LDD</sub> | _ | _ | 5 | μS | Without load | | Input/output replay time | _ | _ | _ | 5 | μS | f = 10 kHz | ## **Timing Chart** ## **Digital Data Format** ### 12-bit serial data ### Data assignment | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | : DAC data | |-------|----|----|----|----|----|-----|-------|-------------------| | (LSB) | | | | | | | (MSB) | | | | | | · | D8 | D9 | D10 | D11 | : DAC select data | #### **DAC Data** (LSB) (MSB) | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | D/A Output | |----|----|----|----|----|----|----|----|-----------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | V <sub>DAref</sub> | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $(V_{IN} - V_{DAref}) / 256 \times 1 + V_{DAref}$ | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | $(V_{IN} - V_{DAref}) / 256 \times 2 + V_{DAref}$ | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | $(V_{IN} - V_{DAref}) / 256 \times 3 + V_{DAref}$ | | : | : | : | : | : | : | : | : | : | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(V_{IN} - V_{DAref}) / 256 \times 255 + V_{DAref}$ | #### **DAC Select Data** | D8 | D9 | D10 | D11 | DAC Selection | |----|----|-----|-----|---------------------------| | 0 | 0 | 0 | 0 | Don't care | | 0 | 0 | 0 | 1 | V <sub>01</sub> selection | | 0 | 0 | 1 | 0 | V <sub>02</sub> selection | | 0 | 0 | 1 | 1 | V <sub>O3</sub> selection | | 0 | 1 | 0 | 0 | V <sub>O4</sub> selection | | 0 | 1 | 0 | 1 | V <sub>05</sub> selection | | 0 | 1 | 1 | 0 | V <sub>06</sub> selection | | 0 | 1 | 1 | 1 | V <sub>07</sub> selection | | 1 | 0 | 0 | 0 | V <sub>08</sub> selection | | 1 | 0 | 0 | 1 | Don't care | | 1 | 0 | 1 | 0 | Don't care | | 1 | 0 | 1 | 1 | Don't care | | 1 | 1 | 0 | 0 | Don't care | | 1 | 1 | 0 | 1 | Don't care | | 1 | 1 | 1 | 0 | Don't care | | 1 | 1 | 1 | 1 | Don't care | ## **Timing Chart (Model)** ### **Operating Description** Note: ch1 to ch7 becomes multiplication type D/A converter action of 0 to 5 V range by each output adds OP1. ch8 become 4 quadrant multiplication of 0 to 12 V range at 6 V center by add OP1 and OP2 to this channel. 1. The value of $V_{\rm O}$ depend on output direct buffer. $$V_{O} = (V_{IN} - V_{DAref}) \bullet \frac{n}{256} + V_{DAref}... (n = 0 \text{ to } 255) ...(1)$$ | - • 114 | <b>•</b> ., | |---------|-------------| | | Vo | | | | | n | Vo | |-----|------| | 0 | 0 | | 128 | 3.75 | | 255 | 4.99 | | $$ | | | | | | |-----|------|--|--|--|--| | n | Vo | | | | | | 0 | 2.5 | | | | | | 128 | 1.25 | | | | | | 255 | 0.01 | | | | | 2. The value of $V_0$ depend on application of ch8. $$V_{OP1} = (V_{IN} - V_{DAref}) \bullet (\frac{n}{128} - 1) + V_{DAref}... (n = 0 \text{ to } 255) ...(2)$$ $$V_{OP2} = V_{OP1} \times 2.4$$ .....(3) | <V <sub>IN</sub> = 0 V $>$ | | | | | | |----------------------------|------------------|--|--|--|--| | n | V <sub>OP1</sub> | | | | | | 0 | 5.00 | | | | | | 128 | 2.50 | | | | | | 255 | 0.02 | | | | | | n | V <sub>OP1</sub> | | |-----|------------------|--| | 0 | 0 | | | 128 | 6.00 | | | 255 | 11.95 | | | n | V <sub>OP1</sub> | | |-----|------------------|--| | 0 | 12.00 | | | 128 | 6.00 | | | 255 | 0.05 | | ## **Application Example of Cascade Connection** In this example, M62363 $\times$ 2 are connected in cascade. Note: A 24-bit input data can be used to automatically control up to 16 channels. ## **Package Dimensions** Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the development is satisfied. The procedure is such as the development of dev #### **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. #### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510