# ES29LV160F 16 Megabit (2 M x 8-Bit/1 M x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory **Excel Semiconductor inc.** ## **ES29LV160F** ### 16 Megabit (2 M x 8-Bit/1 M x 16-Bit) **CMOS 3.0 Volt-only Boot Sector Flash Memory** #### Main Characteristics #### **Architectural Advantages** #### ■ Single Power Supply Operation Full voltage range: 2.7 to 3.6 volt read and write operations for battery-powered applications #### ■ Flexible Sector Architecture - One 16 Kbyte, two 8 Kbyte, one 32 Kbyte, and thirty-one 64 Kbyte sectors (byte mode) - One 8 Kword, two 4 Kword, one 16 Kword, and thirty-one 32 Kword sectors (word mode) #### ■ Sector Protection Features - A hardware method of locking a sector to prevent any program or erase operations within that sector - Sectors can be locked in-system or via programming equipment - Temporary Sector Unprotect feature allows code changes in previously locked sectors #### ■ Unlock Bypass Program Command - Reduces overall programming time when issuing multiple program command sequences - Top or Bottom Boot Block Configurations Available - Compatibility with JEDEC standards - Pinout and software compatible with single-power supply Flash - Superior inadvertent write protection #### **Performance Characteristics** #### ■ High Performance - Access times as fast as 55ns - Commercial (0°C to +70°C) and Industrial temperature range (-40°C to +85°C) #### ■ Program and erase performance (typical values) - Program time, 5us/byte, 7us/word - Erase time 0.4sec/sector #### ■ Ultra Low Power Consumption (typical values) - 10uA Automatic Sleep mode current - 10uA standby mode current - 9 mA read current at 5MHz - 15 mA program/erase current - Cycling Endurance: Minimum 100,000 cycles per sector - Data Retention: 20 years typical #### **Package Options** - 48-ball FBGA (6 mm x 8 mm) - 48-pin TSOP #### Software & Hardware Features - CFI (Common Flash Interface) Compliant - Provides device-specific information to the system, allowing host software to easily reconfigure for different Flash devices - Erase Suspend/Erase Resume - Suspends an erase operation to read data from, or program data to, a sector that is not being erased, then resumes the erase operation - Data# Polling and Toggle Bits - Provides a software method of detecting program or erase operation completion - Ready/Busy# Pin (RY/BY#) - Provides a hardware method of detecting program or erase cycle completion - Hardware Reset Pin (RESET#) - Hardware method to reset the device to reading array data #### Additional Features In ES29LV160F device, a few of additional and useful features are provided. These are additional so that its functionality is 100% compatible with other flash devices. More and detail explanations for each additional features can be found at page 58. - Deep power-down mode (less than 1uA) - Program acceleration mode by ACC pin, effectively 4usec/word - Page buffer program (32 words), effectively 5usec/word - Page buffer program with ACC pin acceleration, effectively 2usec/word - 256 bytes of security sector for customer codes - Factory and customer-lockable functions for the security sector ## General Description The ES29LV160F is a 16Mbit, 3.0 Volt-only Flash memory organized as 2,097,152 bytes or 1,048,576 words. The device is offered in 48-ball FBGA, and 48-pin TSOP packages. The word-wide data (x16) appears on DQ15–DQ0; the byte-wide (x8) data appears on DQ7–DQ0. This device is designed to be programmed in system with the standard system 3.0 volt $V_{CC}$ supply. A 12.0 V VPP or 5.0 $V_{CC}$ are not required for write or erase operations. The device can also be programmed in standard EPROM programmers. The device offers access times of 55 ns and 70 ns allowing high speed microprocessors to operate without wait states. To eliminate bus contention the device has separate chip enable (CE#), write enable (WE#) and output enable (OE#) controls. The device requires only a **single 3.0 volt power supply** for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. The ES29LV160F is entirely command set compatible with the **JEDEC single-power-supply Flash standard**. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine that controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from other Flash or EPROM devices. Device programming occurs by executing the program command sequence. This initiates the **Embedded Program** algorithm—an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. The **Unlock Bypass** mode facilitates faster programming times by requiring only two write cycles to program data instead of four. Device erasure occurs by executing the erase command sequence. This initiates the **Embedded Erase** algorithm—an internal algorithm that automatically preprograms the array (if it is not already programmed) before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin. The host system can detect whether a program or erase operation is complete by observing the RY/BY# pin, or by reading the DQ7 (Data# Polling) and DQ6 (toggle) **status bits**. After a program or erase cycle has been completed, the device is ready to read array data or accept another command. The **sector erase architecture** allows memory sectors to be erased and reprogrammed without affecting the data contents of other sectors. The device is fully erased when shipped from the factory. **Hardware data protection** measures include a low $V_{CC}$ detector that automatically inhibits write operations during power transitions. The **hardware sector protection** feature disables both program and erase operations in any combination of the sectors of memory. This can be achieved in-system or via programming equipment. The **Erase Suspend/Erase Resume** feature enables the user to put erase on hold for any period of time to read data from, or program data to, any sector that is not selected for erasure. True background erase can thus be achieved. The hardware RESET# pin terminates any operation in progress and resets the internal state machine to reading array data. The RESET# pin may be tied to the system reset circuitry. A system reset would thus also reset the device, enabling the system microprocessor to read the boot-up firmware from the Flash memory. The device offers two power-saving features. When addresses have been stable for a specified amount of time, the device enters the automatic sleep mode. The system can also place the device into the **standby mode**. Power consumption is greatly reduced in both these modes. ESI's Flash technology combines years of Flash memory manufacturing experience to produce the highest levels of quality, reliability and cost effectiveness. The device electrically erases all bits within a sector simultaneously via Fowler-Nordheim tunneling. The data is programmed using hot electron injection. #### 1. Product Selector Guide | Family Part Number | ES29LV160F | | | | | |--------------------------------------------|------------|-----------|--|--|--| | Speed Option | 55R 70 | | | | | | Voltage Range ( Vcc ) | 3.0 ~3.6V | 2.7 ~3.6V | | | | | Max access time, ns (t <sub>ACC</sub> ) | 55 | 70 | | | | | Max CE# access time, ns (t <sub>CE</sub> ) | 55 | 70 | | | | | Max OE# access time, ns (t <sub>OE</sub> ) | 25 | 30 | | | | #### Note See AC Characteristics on page 45 for full specifications. ## 2. Block Diagram ## 3. Connection Diagrams ## 3.1 Special Handling Instructions Special handling is required for Flash Memory products in FBGA packages. Flash memory devices in FBGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time. ## 4. Pin Configuration | AO-A19 | 20 addresses | |-----------------|---------------------------------------------------------------------------------------------------------------------------------| | DQ0-DQ14 | 15 data inputs/outputs | | DQ15/A -1 | DQ15 (data inputs/outputs, word mode), A-1 (LSB address input, byte mode) | | BYTE# | Selects 8-bit or 16-bit mode | | CE# | Chip enable | | OE# | Output enable | | WE# | Write enable | | RESET# | Hardware reset pin | | ACC | Program acceleration pin | | RY/BY# | Ready/Busy output | | V <sub>cc</sub> | 3.0 volt-only single power supply (see <i>Product Selector Guide on page 5</i> for speed options and voltage supply tolerances) | | V <sub>ss</sub> | Device ground | | NC | Pin not connected internally | ## 5. Logic Symbol #### About ACC pin (for programming acceleration mode) ACC pin is an extra pin to be used for an accelerated programming. Programming speed is more accelerated when 12V voltage is applied to this ACC pin. About 40% program time can be saved with this mode. However, ACC pin can be floated or non-connected ( NC ) if users do not want use this pin. This flexible feature is provided for full compatibility with other vendors' flash memory devices. ## 6. Ordering Information ESI standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below. Valid option combinations are planned to be supported in volume. Consult your local sales office to confirm availability of specific valid combinations and check on newly released combinations. ## 7. Device Bus Operations This section describes the requirements and use of the device bus operations, which are initiated through the internal command register. The command register itself does not occupy any addressable memory location. The register is composed of latches that store the commands, along with the address and data information needed to execute the command. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. Table 7.1 lists the device bus operations, the inputs and control levels they require, and the resulting output. The following subsections describe each of these operations in further detail. Table 7.1 ES29LV160F Device Bus Operations | | | | | | Addresses | DQ0- | DQ | 8-DQ15 | |----------------------------------|-------------------------|-----|-----|-------------------------|----------------------------------------------|------------------|---------------------------|---------------------------| | Operation | CE# | OE# | WE# | RESET# | (Note 1) | DQ7 | BYTE#<br>=V <sub>IH</sub> | BYTE#<br>=V <sub>IL</sub> | | Read | L | L | Н | H A <sub>IN</sub> | | D <sub>out</sub> | D <sub>OUT</sub> | DQ8-DQ14<br>= High-Z, | | Write | L | Н | L | Н | A <sub>IN</sub> | D <sub>IN</sub> | D <sub>IN</sub> | DQ15 = A-1 | | Standby | V <sub>CC</sub> ± 0.3 V | х | Х | V <sub>cc</sub> ± 0.3 V | T X I F | | High-Z | High-Z | | Output<br>Disable | L | Н | Н | Н | Х | High-Z | High-Z | High-Z | | Reset | Х | Х | Х | L | Х | High-Z | High-Z | High-Z | | Sector<br>Protect<br>(Note 2) | L | Н | L | $V_{\text{ID}}$ | Sector Address,<br>A6=L, A1=H,<br>A0=L | D <sub>IN</sub> | × | х | | Sector<br>Unprotect<br>(Note 2) | L | н | L | $V_{\text{ID}}$ | Sector Address,<br>A6 = H, A1 = H,<br>A0 = L | | X | х | | Temporary<br>Sector<br>Unprotect | х | х | Х | $V_{\text{ID}}$ | A <sub>IN</sub> | D <sub>IN</sub> | D <sub>IN</sub> | High-Z | #### Leaend $L = Logic\ Low = VIL,\ H = Logic\ High = VIH,\ VID = 12.0 \pm 0.5\ V,\ X = Don't\ Care,\ A_{IN} = Address\ In,$ $D_{IN} = Data In, D_{OUT} = Data Out$ #### Notes - 1. Addresses are A19:A0 in word mode (BYTE# = VIH), A19:A-1 in byte mode (BYTE# = VIL). - 2. The sector protect and sector unprotect functions may also be implemented via programming equipment. See Sector Protection/ Unprotection on page 18. ## 7.1 Word/Byte Configuration The BYTE# pin controls whether the device data I/O pins DQ15-DQ0 operate in the byte or word configuration. If the BYTE# pin is set at logic 1, the device is in word configuration, DQ15-DQ0 are active and controlled by CE# and OE#. If the BYTE# pin is set at logic 0, the device is in byte configuration, and only data I/O pins DQ0-DQ7 are active and controlled by CE# and OE#. The data I/O pins DQ8-DQ14 are tri-stated, and the DQ15 pin is used as an input for the LSB (A-1) address function. ## 7.2 Requirements for Reading Array Data To read array data from the outputs, the system must drive the CE# and OE# pins to VIL. CE# is the power control and selects the device. OE# is the output control and gates array data to the output pins. WE# should remain at VIH. The BYTE# pin determines whether the device outputs array data in words or bytes. The internal state machine is set for reading array data upon device power-up, or after a hardware reset. This ensures that no spurious alteration of the memory content occurs during the power transition. No command is necessary in this mode to obtain array data. Standard microprocessor read cycles that assert valid addresses on the device address inputs produce valid data on the device data outputs. The device remains enabled for read access until the command register contents are altered. See Reading Array Data on page 25 for more information. Refer to the AC Read Operations on page 45 for timing specifications and to Figure 17.1 on page 45 for the timing diagram. ICC1 in DC Characteristics on page 41 represents the active current specification for reading array data. ## 7.3 Writing Commands/Command Sequences To write a command or command sequence (which includes programming data to the device and erasing sectors of memory), the system must drive WE# and CE# to VIL, and OE# to VIH. For program operations, the BYTE# pin determines whether the device accepts program data in bytes or words. See Word/Byte Configuration on page 12 for more information. The device features an Unlock Bypass mode to facilitate faster programming. Once the device enters the Unlock Bypass mode, only two write cycles are required to program a word or byte, instead of four. Word/ Byte Program Command Sequence on page 26 has details on programming data to the device using both standard and Unlock Bypass command sequences. An erase operation can erase one sector, multiple sectors, or the entire device. Table 7.2 on page 15 and Table 7.3 on page 16 indicate the address space that each sector occupies. A "sector address" consists of the address bits required to uniquely select a sector. The Command Definitions on page 25 has details on erasing a sector or the entire chip, or suspending/resuming the erase operation. After the system writes the autoselect command sequence, the device enters the autoselect mode. The system can then read autoselect codes from the internal register (which is separate from the memory array) on DQ7–DQ0. Standard read cycle timings apply in this mode. Refer to *Autoselect Mode* on page 17 and *Autoselect Command Sequence* on page 26 for more information. ICC2 in *DC Characteristics* on page 41 represents the active current specification for the write mode. *AC Characteristics* on page 45 contains timing specification tables and timing diagrams for write operations. ## 7.4 Program and Erase Operation Status During an erase or program operation, the system may check the status of the operation by reading the status bits on DQ7–DQ0. Standard read cycle timings and ICC read specifications apply. Refer to *Write Operation Status* on page 33 for more information, and to *AC Characteristics* on page 45 for timing diagrams. ## 7.5 Standby Mode When the system is not reading or writing to the device, it can place the device in the standby mode. In this mode, current consumption is greatly reduced, and the outputs are placed in the high impedance state, independent of the OE# input. The device enters the CMOS standby mode when the CE# and RESET# pins are both held at $V_{CC}$ $\pm$ 0.3 V. (Note that this is a more restricted voltage range than VIH.) If CE# and RESET# are held at VIH, but not within $V_{CC}$ $\pm$ 0.3 V, the device will be in the standby mode, but the standby current will be greater. The device requires standard access time (tCE) for read access when the device is in either of these standby modes, before it is ready to read data. If the device is deselected during erasure or programming, the device draws active current until the operation is completed. ICC3 represents the standby current specification shown in the table in *DC Characteristics* on page 41. ## 7.6 Automatic Sleep Mode The automatic sleep mode minimizes Flash device energy consumption. The device automatically enables this mode when addresses remain stable for tACC + 30 ns. The automatic sleep mode is independent of the CE#, WE#, and OE# control signals. Standard address access timings provide new data when addresses are changed. While in sleep mode, output data is latched and always available to the system. ICC5 in the DC Characteristics on page 41 represents the automatic sleep mode current specification. #### 7.7 RESET#: Hardware Reset Pin The RESET# pin provides a hardware method of resetting the device to reading array data. When the system drives the RESET# pin to VIL for at least a period of tRP, the device immediately terminates any operation in progress, tristates all data output pins, and ignores all read/write attempts for the duration of the RESET# pulse. The device also resets the internal state machine to reading array data. The operation that was interrupted should be reinitiated once the device is ready to accept another command sequence, to ensure data integrity. Current is reduced for the duration of the RESET# pulse. When RESET# is held at Vss±0.3 V, the device draws CMOS standby current (ICC4). If RESET# is held at VIL but not within Vss±0.3 V, the standby current will be greater. The RESET# pin may be tied to the system reset circuitry. A system reset would thus also reset the Flash memory, enabling the system to read the boot-up firmware from the Flash memory. If RESET# is asserted during a program or erase operation, the RY/BY# pin remains a 0 (busy) until the internal reset operation is complete, which requires a time of tREADY (during Embedded Algorithms). The system can thus monitor RY/BY# to determine whether the reset operation is complete. If RESET# is asserted when a program or erase operation is not executing (RY/BY# pin is 1), the reset operation is completed within a time of tREADY (not during Embedded Algorithms). The system can read data tRH after the RESET# pin returns to VIH. Refer to the tables in AC Characteristics on page 45 for RESET# parameters and to Figure 17.2 on page 46 for the timing diagram. ## 7.8 Output Disable Mode When the OE# input is at VIH, output from the device is disabled. The output pins are placed in the high impedance state. Table 7.2 Sector Address Tables (Top Boot Device) | SA0 SA1 SA2 SA3 SA4 SA5 SA6 SA7 SA8 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 0<br>0 | <b>A15</b> | A14 | A13 | A12 | (Kbytes/<br>Kwords) | Byte Mode(x8) | (in hexadecimal) Word Mode(x16) | | |-------------------------------------|-----------------------|------------------|-------------|--------|------------|--------|-----|-----|----------------------------------|--------------------------------|---------------------------------|--| | SA1 SA2 SA3 SA4 SA5 SA6 SA7 SA8 | 0 0 0 0 | 0 | 0 | | 0 | | | | | | | | | SA1 SA2 SA3 SA4 SA5 SA6 SA7 SA8 | 0 0 0 0 | 0 | 0 | | 0 | Х | Х | Х | 64/32 | 000000-00FFFF | 00000-07FFF | | | SA2 SA3 SA4 SA5 SA6 SA7 SA8 | 0 0 0 | 0 | | | 1 | X | X | X | 64/32 | 010000-01FFFF | 08000-0FFFF | | | SA3 SA4 SA5 SA6 SA7 SA8 | 0 | | | 1 | 0 | X | X | Х | 64/32 | 020000-02FFFF | 10000-17FFF | | | SA4 SA5 SA6 SA7 SA8 | 0 | U | 0 | 1 | 1 | X | X | X | 64/32 | 030000-03FFFF | 18000-17FFF | | | SA5<br>SA6<br>SA7<br>SA8 | | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000-03FFFF | 20000-27FFF | | | SA6<br>SA7<br>SA8 | | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000-05FFFF | 28000-2FFFF | | | SA7<br>SA8 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000-06FFFF | 30000-37FFF | | | SA8 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000-07FFFF | 38000-3FFFF | | | | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000-07FFFF | 40000-47FFF | | | | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000-09FFFF | 48000-47FFF | | | | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 0A0000-03FFFF | 50000-57FFF | | | | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 0B0000-0BFFFF | 58000-5FFFF | | | | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 0C0000-0CFFFF | 60000-67FFF | | | | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 0D0000-0DFFFF | | | | | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 0E0000-0EFFFF | | | | | 0 | 1 | 1 | 1 | 1 | | X | X | 64/32 | 0F0000-0FFFFF | 70000-77FFF<br>78000-7FFFF | | | | 1 | 0 | 0 | | 0 | X | | X | | | 80000-87FFF | | | | 1 | 0 | 0 | 0 | 1 | X | X | X | 64/32<br>64/32 | 100000-10FFFF<br>110000-11FFFF | | | | | | 0 | 0 | 1 | 0 | | | | | | 88000-8FFFF | | | | 1 | | | | | X | X | X | 64/32 | 120000-12FFFF | 90000-97FFF | | | | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 130000-13FFFF | 98000-9FFFF | | | | 1 | 0 | 1 | 0 | 1 | | X | X | 64/32 | 140000-14FFFF | A0000-A7FFF | | | | 1 | 0 | | 1 | 0 | X | X | X | 64/32 | 150000-15FFFF | A8000-AFFFF | | | | | 0 | 1 | 1 | | X | | | 64/32<br>64/32 | 160000-16FFFF | B0000-B7FFF | | | | 1 | | 0 | 0 | 0 | X | X | X | | 170000-17FFFF | B8000-BFFFF | | | | 1 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 180000-18FFFF | C0000-C7FFF | | | | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32<br>64/32 | 190000-19FFFF | C8000-CFFFF | | | | 1 | | 0 | 1 | | | X | X | | 1A0000-1AFFFF<br>1B0000-1BFFFF | D0000-D7FFF<br>D8000-DFFFF | | | SA27<br>SA28 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32<br>64/32 | 1C0000-1CFFFF | E0000-E7FFF | | | SA29 | | | | 0 | | X | X | X | 64/32 | 1D0000-1DFFFF | E8000-E7FFF | | | | 1 | 1 | 1 | 1 | 0 | | X | | 64/32 | | | | | | 1 | 1 | 1 | | 1 | 0<br>0 | X | X | | 1E0000-1EFFFF | F0000-F7FFF | | | | | | | 1 | | | 0 | 0 | 32/16 | 1F0000-1F7FFF | F8000-FBFFF | | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8/4 | 1F8000-1F9FFF | FC000-FCFFF<br>FD000-FDFFF | | | | 1 | 1 | 1 | 1 | 1 | 1 | | | 8/4 | 1FA000-1FBFFF | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 16/8<br>256/128<br>(bytes/words) | 1FC000-1FFFFF<br>1FFF00-1FFFFF | FE000-FFFFF<br>FFF80-FFFFF | | Note Address range is A19:A-1 in byte mode and A19:A0 in word mode. See Word/Byte Configuration on page 12. Table 7.3 Sector Address Tables (Bottom Boot Device) | | Table 7.3 Sector Address Tables | | | | | | abics | (Bottom Boot | Device | ice) | | | | |----------|---------------------------------|-----|-----|-----|-----|-----|-------|--------------|--------------------------|---------------|------------------|--|--| | Sector | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | Sector Size<br>(Kbytes/ | Address Range | (in hexadecimal) | | | | | | | | | | | | | Kwords) | Byte Mode(x8) | Word Mode(x16) | | | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Х | 16/8 | 000000-003FFF | 00000-01FFF | | | | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 8/4 | 004000-005FFF | 02000-02FFF | | | | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 8/4 | 006000-007FFF | 03000-03FFF | | | | SA3 | 0 | 0 | 0 | 0 | 0 | 1 | Х | Х | 32/16 | 008000-00FFFF | 04000-07FFF | | | | SA4 | 0 | 0 | 0 | 0 | 1 | Х | Х | Х | 64/32 | 010000-01FFFF | 08000-0FFFF | | | | SA5 | 0 | 0 | 0 | 1 | 0 | Х | Х | Х | 64/32 | 020000-02FFFF | 10000-17FFF | | | | SA6 | 0 | 0 | 0 | 1 | 1 | Х | Х | Х | 64/32 | 030000-03FFFF | 18000-1FFFF | | | | SA7 | 0 | 0 | 1 | 0 | 0 | Х | Х | Х | 64/32 | 040000-04FFFF | 20000-27FFF | | | | SA8 | 0 | 0 | 1 | 0 | 1 | Х | Х | Х | 64/32 | 050000-05FFFF | 28000-2FFFF | | | | SA9 | 0 | 0 | 1 | 1 | 0 | Х | Х | Х | 64/32 | 060000-06FFFF | 30000-37FFF | | | | SA10 | 0 | 0 | 1 | 1 | 1 | Х | Х | Х | 64/32 | 070000-07FFFF | 38000-3FFFF | | | | SA11 | 0 | 1 | 0 | 0 | 0 | Х | Х | Х | 64/32 | 080000-08FFFF | 40000-47FFF | | | | SA12 | 0 | 1 | 0 | 0 | 1 | Х | Х | Х | 64/32 | 090000-09FFFF | 48000-4FFFF | | | | SA13 | 0 | 1 | 0 | 1 | 0 | Х | Х | Х | 64/32 | 0A0000-0AFFFF | 50000-57FFF | | | | SA14 | 0 | 1 | 0 | 1 | 1 | Х | Х | Х | 64/32 | 0B0000-0BFFFF | 58000-5FFFF | | | | SA15 | 0 | 1 | 1 | 0 | 0 | Х | Х | Х | 64/32 | 0C0000-0CFFFF | F 60000-67FFF | | | | SA16 | 0 | 1 | 1 | 0 | 1 | Х | Х | Х | 64/32 | 0D0000-0DFFFF | 68000-6FFFF | | | | SA17 | 0 | 1 | 1 | 1 | 0 | Х | Х | Х | 64/32 | 0E0000-0EFFFF | 70000-77FFF | | | | SA18 | 0 | 1 | 1 | 1 | 1 | Х | Х | Х | 64/32 | 0F0000-0FFFFF | 78000-7FFFF | | | | SA19 | 1 | 0 | 0 | 0 | 0 | Х | Х | Х | 64/32 | 100000-10FFFF | 80000-87FFF | | | | SA20 | 1 | 0 | 0 | 0 | 1 | Х | Х | Х | 64/32 | 110000-11FFFF | FF 88000-8FFFF | | | | SA21 | 1 | 0 | 0 | 1 | 0 | Х | Х | Х | 64/32 | 120000-12FFFF | 90000-97FFF | | | | SA22 | 1 | 0 | 0 | 1 | 1 | Х | Х | Х | 64/32 | 130000-13FFFF | 98000-9FFFF | | | | SA23 | 1 | 0 | 1 | 0 | 0 | Х | Х | Х | 64/32 | 140000-14FFFF | A0000-A7FFF | | | | SA24 | 1 | 0 | 1 | 0 | 1 | Х | Х | Х | 64/32 | 150000-15FFFF | A8000-AFFFF | | | | SA25 | 1 | 0 | 1 | 1 | 0 | Х | Х | Х | 64/32 | 160000-16FFFF | B0000-B7FFF | | | | SA26 | 1 | 0 | 1 | 1 | 1 | Х | Х | Х | 64/32 | 170000-17FFFF | B8000-BFFFF | | | | SA27 | 1 | 1 | 0 | 0 | 0 | Х | Х | Х | 64/32 | 180000-18FFFF | C0000-C7FFF | | | | SA28 | 1 | 1 | 0 | 0 | 1 | Х | Х | Х | 64/32 | 190000-19FFFF | C8000-CFFFF | | | | SA29 | 1 | 1 | 0 | 1 | 0 | Х | Х | Х | 64/32 | 1A0000-1AFFFF | D0000-D7FFF | | | | SA30 | 1 | 1 | 0 | 1 | 1 | Х | Х | Х | 64/32 | 1B0000-1BFFFF | D8000-DFFFF | | | | SA31 | 1 | 1 | 1 | 0 | 0 | Х | Х | Х | 64/32 | 1C0000-1CFFFF | E0000-E7FFF | | | | SA32 | 1 | 1 | 1 | 0 | 1 | Х | Х | Х | 64/32 | 1D0000-1DFFFF | E8000-EFFFF | | | | SA33 | 1 | 1 | 1 | 1 | 0 | Х | Х | Х | 64/32 | 1E0000-1EFFFF | F0000-F7FFF | | | | SA34 | 1 | 1 | 1 | 1 | 1 | Х | Х | Х | 64/32 | 1F0000-1FFFFF | F8000-FFFFF | | | | Security | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 256/128<br>(bytes/words) | 000000-0000FF | 00000-0007F | | | Note Address range is A19:A-1 in byte mode and A19:A0 in word mode. See the Word/Byte Configuration on page 12. #### 7.9 Autoselect Mode The autoselect mode provides manufacturer and device identification, and sector protection verification, through identifier codes output on DQ7–DQ0. This mode is primarily intended for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm. However, the autoselect codes can also be accessed in-system through the command register. When using programming equipment, the autoselect mode requires VID (11.5 V to 12.5 V) on address pin A9. Address pins A6, A1, and A0 must be as shown in Table 7.4. In addition, when verifying sector protection, the sector address must appear on the appropriate highest order address bits (see Table 7.2 on page 15 and Table 7.3 on page 16). Table 7.4 shows the remaining address bits that are don't care. When all necessary bits have been set as required, the programming equipment may then read the corresponding identifier code on DQ7-DQ0. To access the autoselect codes in-system, the host system can issue the autoselect command via the command register, as shown in Table 10.1 on page 32. This method does not require VID. See *Command Definitions* on page 25 for details on using the autoselect mode. DQ8 DQ7 A19 A11 **A8** Α5 **A3** Description CF# OF# WF# Mode to to A9 to A6 to to Α1 A0 to DQ0 DQ15 A12 A10 Α7 Α4 A2 Manufacturer ID: ESI $V_{\text{ID}}$ L Н Х Χ L Х L L Х 4Ah L Х L Device ID: Word 1 Н 22h C4h ES29LV160F Х Х $V_{\text{ID}}$ Х L Х L L Н (Top Boot Byte ı ı Н Χ C4h Block) Device ID: Word Н 22h 49h ES29LV160F Х Χ $V_{\text{ID}}$ Χ L Х L L Н (Bottom Boot Byte L Χ 49h Block) Χ 01h(protected) **Sector Protection** SA L L Н Χ $V_{ID}$ Χ L Χ L Н L Verification Χ 00h(unprotected) Table 7.4 ES29LV160F Autoselect Codes (High Voltage Method) #### Legend L = Logic Low = VIL, H = Logic High = VIH, SA = Sector Address, X = Don't care Note The autoselect codes may also be accessed in-system via command sequences. See Table 10.1 on page 32. ## 7.10 Sector Protection/Unprotection The hardware sector protection feature disables both program and erase operations in any sector. The hardware sector unprotection feature re-enables both program and erase operations in previously protected sectors. The device is shipped with all sectors unprotected. ESI offers the option of programming and protecting sectors at its factory prior to shipping the device through ESI's High-way™ Service. Contact a ESI representative for details. It is possible to determine whether a sector is protected or unprotected. See Autoselect Mode on page 17 for details. Sector protection/unprotection can be implemented via two methods. The primary method requires VID on the RESET# pin only, and can be implemented either insystem or via programming equipment. Figure 7.3 on page 20 shows the algorithms and Figure 17.12 on page 53 shows the timing diagram. This method uses standard microprocessor bus cycle timing. For sector unprotect, all unprotected sectors must first be protected prior to the first sector unprotect write cycle. ## 7.11 Temporary Sector Unprotect This feature allows temporary unprotection of previously protected sectors to change data insystem. The Sector Unprotect mode is activated by setting the RESET# pin to VID. During this mode, formerly protected sectors can be programmed or erased by selecting the sector addresses. Once VID is removed from the RESET# pin, all the previously protected sectors are protected again. Figure 7.2 shows the algorithm, and Figure 17.11 on page 52 shows the timing diagrams, for this feature. Figure 7.2 Temporary Sector Unprotect Operation #### Notes - 1. All protected sectors unprotected. - 2. All previously protected sectors are protected once again. Figure 7.3 In-System Sector Protect/Unprotect Algorithms ## 8. Common Flash Memory Interface (CFI) The Common Flash Interface (CFI) specification outlines device and host system software interrogation handshake, which allows specific vendor-specified software algorithms to be used for entire families of devices. Software support can then be device-independent, JEDEC IDindependent, and forward- and backward-compatible for the specified flash device families. Flash vendors can standardize their existing interfaces for long-term compatibility. This device enters the CFI Query mode when the system writes the CFI Query command, 98h, to address 55h in word mode (or address AAh in byte mode), any time the device is ready to read array data. The system can read CFI information at the addresses given in Table 8.1 to Table 8.4 on page 21-23. In word mode, the upper address bits (A7-MSB) must be all zeros. To terminate reading CFI data, the system must write the reset command. The system can also write the CFI query command when the device is in the autoselect mode. The device enters the CFI query mode, and the system can read CFI data at the addresses given in Table 8.1 to Table 8.4 on page 21-23. The system must write the reset command to return the device to the autoselect mode. Table 8.1 CFI Query Identification String | Addresses<br>(Word Mode) | Addresses<br>(Byte Mode) | Data | Description | |--------------------------|--------------------------|-------|--------------------------------------------------------------| | 10h | 20h | 0051h | Query Unique ASCII string "QRY" | | 11h | 22h | 0052h | | | 12h | 24h | 0059h | | | 13h | 26h | 0002h | Primary OEM Command Set | | 14h | 28h | 0000h | | | 15h | 2Ah | 0040h | Address for Primary Extended Table | | 16h | 2Ch | 0000h | | | 17h | 2Eh | 0000h | Alternate OEM Command Set (00h = none exists) | | 18h | 30h | 0000h | | | 19h | 32h | 0000h | Address for Alternate OEM Extended Table (00h = none exists) | | 1Ah | 34h | 0000h | | Table 8.2 System Interface String | Addresses<br>(Word<br>Mode) | Addresses<br>(Byte<br>Mode) | Data | Description | |-----------------------------|-----------------------------|-------|-------------------------------------------------------------------------------------| | 1Bh | 36h | 0027h | V <sub>CC</sub> Min. (write/erase)<br>D7-D4: volt, D3-D0: 100 mV | | 1Ch | 38h | 0036h | V <sub>CC</sub> Max. (write/erase)<br>D7-D4 : volt, D3-D0: 100 mV | | 1Dh | 3Ah | 0000h | V <sub>PP</sub> Min. voltage (00h = no V <sub>PP</sub> pin present) | | 1Eh | 3Ch | 0000h | V <sub>PP</sub> Max. voltage (00h = no V <sub>PP</sub> pin present) | | 1Fh | 3Eh | 0004h | Typical timeout per single byte/word write 2 <sup>N</sup> us | | 20h | 40h | 0000h | Typical timeout for Min. size buffer write 2 <sup>N</sup> us (00h = not supported) | | 21h | 42h | 000Ah | Typical timeout per individual block erase 2 <sup>N</sup> ms | | 22h | 44h | 0000h | Typical timeout for full chip erase 2 <sup>N</sup> ms (00h = not supported) | | 23h | 46h | 0005h | Max. timeout for byte/word write 2 <sup>N</sup> times typical | | 24h | 48h | 0000h | Max. timeout for buffer write 2 <sup>N</sup> times typical | | 25h | 4Ah | 0004h | Max. timeout per individual block erase 2 <sup>N</sup> times typical | | 26h | 4Ch | 0000h | Max. timeout for full chip erase 2 <sup>N</sup> times typical (00h = not supported) | Table 8.3 Device Geometry Definition | Addresses<br>(Word<br>Mode) | Addresses<br>(Byte<br>Mode) | (Byte Data Description | | | | | | | |-----------------------------|-----------------------------|------------------------|--------------------------------------------------------------------------------|--|--|--|--|--| | 27h | 4Eh | 0015h | Device Size = 2 <sup>N</sup> byte | | | | | | | 28h<br>29h | 50h<br>52h | 0002h<br>0000h | Flash Device Interface description (02h = x8,x16 Asynchronous) | | | | | | | 2Ah<br>2Bh | 54h<br>56h | 0000h<br>0000h | Max. number of byte in multi-byte write = 2 <sup>N</sup> (00h = not supported) | | | | | | | 2Ch | 58h | 0004h | Number of Erase Block Regions within device | | | | | | | 2Dh | 5Ah | 0000h | Erase Block Region 1 Information (Number of identical size erase block = 0000h+1 = 1 Block size in Region 1 = 0040h*256 byte = 16 Kbyte) | |-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | 2Eh | 5Ch | 0000h | | | 2Fh | 5Eh | 0040h | | | 30h | 60h | 0000h | | | 31h | 62h | 0001h | Erase Block Region 2 Information (Number of identical size erase block = 0001h+1 = 2 Block size in Region 2 = 0020h*256 byte = 8 Kbyte) | | 32h | 64h | 0000h | | | 33h | 66h | 0020h | | | 34h | 68h | 0000h | | | 35h | 6Ah | 0000h | Erase Block Region 3 Information (Number of identical size erase block = 0000h+1 = 1 Block size in Region 3 = 0080h*256 byte = 32 Kbyte) | | 36h | 6Ch | 0000h | | | 37h | 6Eh | 0080h | | | 38h | 70h | 0000h | | | 39h | 72h | 001Eh | Erase Block Region 4 Information (Number of identical size erase block = 001Eh+1 = 31 Block size in Region 4 = 0100h*256 byte = 64 Kbyte) | | 3Ah | 74h | 0000h | | | 3Bh | 76h | 0000h | | | 3Ch | 78h | 0001h | | Table 8.4 Primary Vendor-Specific Extended Query | Addresses<br>(Word<br>Mode) | Addresses<br>(Byte<br>Mode) | Data | Description | |-----------------------------|-----------------------------|-------------------------|------------------------------------------------------------------------------| | 40h<br>41h<br>42h | 80h<br>82h<br>84h | 0050h<br>0052h<br>0049h | Query-unique ASCII string " PRI" | | 43h | 86h | 0031h | Major version number, ASCII | | 44h | 88h | 0030h | Major version number, ASCII | | 45h | 8Ah | 0000h | Address Sensitive Unlock<br>0 = Required, 1 = To Required | | 46h | 8Ch | 0002h | Erase Suspend<br>0 = Not Supported, 1 = To Read Only, 2 = To Read & Write | | 47h | 8Eh | 0001h | Sector Protect 0 = Not Supported, X = Number of sectors per group | | 48h | 90h | 0001h | Sector Temporary Unprotect<br>0 = Not Supported, 01 = Supported | | 49h | 92h | 0004h | Sector Protect/Unprotect<br>04 = In-system Method and A9 High-Voltage Method | | 4Ah | 94h | 0000h | Simultaneous Operation<br>00= Not Supported, 01 = Supported | | 4Bh | 96h | 0000h | Burst Mode Type<br>00 = Not Supported, 01 = Supported | |-----|-----|-------|-------------------------------------------------------------------------------| | 4Ch | 98h | 0000h | Page Mode Type<br>00 = Not Supported, 01 =4 Word Page, 02 = Word Page | | 4Dh | 9Ah | 00B5h | ACC(Acceleration) Supply Minimum 00 = Not Supported, D7-D4: Volt, D3-D0:100mV | | 4Eh | 9Ch | 00C5h | ACC(Acceleration) Supply Maximum 00 = Not Supported, D7-D4: Volt, D3-D0:100mV | | 4Fh | 9Eh | 000xh | Top/Bottom Boot Sector Flag<br>3 = Top, 2 = Bottom | ### 8.1 Hardware Data Protection The command sequence requirement of unlock cycles for programming or erasing provides data protection against inadvertent writes (refer to Table 10.1 on page 32 for command definitions). In addition, the following hardware data protection measures prevent accidental erasure or programming, which might otherwise be caused by spurious system level signals during V<sub>CC</sub> power-up and power-down transitions, or from system noise. ## 8.1.1 Low V<sub>CC</sub> Write Inhibit When V<sub>CC</sub> is less than VLKO, the device does not accept any write cycles. This protects data during V<sub>CC</sub> power-up and power-down. The command register and all internal program/erase circuits are disabled, and the device resets. Subsequent writes are ignored until V<sub>CC</sub> is greater than VLKO. The system must provide the proper signals to the control pins to prevent unintentional writes when V<sub>CC</sub> is greater than VLKO. #### 8.1.2 Write Pulse Glitch Protection Noise pulses of less than 5 ns (typical) on OE#, CE# or WE# do not initiate a write cycle. ## 8.1.3 Logical Inhibit Write cycles are inhibited by holding any one of OE# = VIL, CE# = VIH or WE# = VIH. To initiate a write cycle, CE# and WE# must be a logical zero while OE# is a logical one. ## 8.1.4 Power-Up Write Inhibit If WE# = CE# = VIL and OE# = VIH during power up, the device does not accept commands on the rising edge of WE#. The internal state machine is automatically reset to reading array data on power-up. #### 9. Command Definitions Writing specific address and data commands or sequences into the command register initiates device operations. Table 10.1 on page 32 defines the valid register command sequences. Writing incorrect address and data values or writing them in the improper sequence resets the device to reading array data. All addresses are latched on the falling edge of WE# or CE#, whichever happens later. All data is latched on the rising edge of WE# or CE#, whichever happens first. Refer to the appropriate timing diagrams in AC Characteristics on page 45. ## 9.1 Reading Array Data The device is automatically set to reading array data after device power-up. No commands are required to retrieve data. The device is also ready to read array data after completing an Embedded Program or Embedded Erase algorithm. After the device accepts an Erase Suspend command, the device enters the Erase Suspend mode. The system can read array data using the standard read timings, except that if it reads at an address within erase suspended sectors, the device outputs status data. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. See Erase Suspend/ Erase Resume Commands on page 30 for more information on this mode. The system must issue the reset command to re-enable the device for reading array data if DQ5 goes high, or while in the autoselect mode. See Reset Command on page 25. See also Requirements for Reading Array Data on page 12 for more information. The Read Operations on page 45 provides the read parameters, and Figure 17.1 on page 45 shows the timing diagram. #### 9.2 Reset Command Writing the reset command to the device resets the device to reading array data. Address bits are don't care for this command. The reset command may be written between the sequence cycles in an erase command sequence before erasing begins. This resets the device to reading array data. Once erasure begins, however, the device ignores reset commands until the operation is complete. The reset command may be written between the sequence cycles in a program command sequence before programming begins. This resets the device to reading array data (also applies to programming in Erase Suspend mode). Once programming begins, however, the device ignores reset commands until the operation is complete. The reset command may be written between the sequence cycles in an autoselect command sequence. Once in the autoselect mode, the reset command must be written to return to reading array data (also applies to autoselect during Erase Suspend). If DQ5 goes high during a program or erase operation, writing the reset command returns the device to reading array data (also applies during Erase Suspend). ## 9.3 Autoselect Command Sequence The autoselect command sequence allows the host system to access the manufacturer and devices codes, and determine whether or not a sector is protected. Table 10.1 on page 32 shows the address and data requirements. This method is an alternative to that shown in Table 7.4 on page 17, which is intended for PROM programmers and requires VID on address bit A9. The autoselect command sequence is initiated by writing two unlock cycles, followed by the autoselect command. The device then enters the autoselect mode, and the system may read at any address any number of times, without initiating another command sequence. A read cycle at address XX00h retrieves the manufacturer code. A read cycle at address XX01h returns the device code. A read cycle containing a sector address (SA) and the address 02h in word mode (or 04h in byte mode) returns 01h if that sector is protected, or 00h if it is unprotected. Refer to Table 7.2 on page 15 and Table 7.3 on page 16 for valid sector addresses. The system must write the reset command to exit the autoselect mode and return to reading array data. ## 9.4 Word/Byte Program Command Sequence The system may program the device by word or byte, depending on the state of the BYTE# pin. Programming is a four-bus-cycle operation. The program command sequence is initiated by writing two unlock write cycles, followed by the program set-up command. The program address and data are written next, which in turn initiate the Embedded Program algorithm. The system is not required to provide further controls or timings. The device automatically generates the program pulses and verifies the programmed cell margin. Table 10.1 on page 32 shows the address and data requirements for the byte program command sequence. When the Embedded Program algorithm is complete, the device then returns to reading array data and addresses are no longer latched. The system can determine the status of the program operation by using DQ7, DQ6, or RY/BY#. See *Write Operation Status* on page 33 for information on these status bits. Any commands written to the device during the Embedded Program Algorithm are ignored. Note that a **hardware reset** immediately terminates the programming operation. The Byte Program command sequence should be reinitiated once the device has reset to reading array data, to ensure data integrity. Programming is allowed in any sequence and across sector boundaries. A bit cannot be programmed from a 0 back to a 1. Attempting to do so may halt the operation and set DQ5 to 1, or cause the Data# Polling algorithm to indicate the operation was successful. However, a succeeding read will show that the data is still 0. Only erase operations can convert a 0 to a 1. ## 9.5 Unlock Bypass Command Sequence The unlock bypass feature allows the system to program bytes or words to the device faster than using the standard program command sequence. The unlock bypass command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the unlock bypass command, 20h. The device then enters the unlock bypass mode. A two-cycle unlock bypass program command sequence is all that is required to program in this mode. The first cycle in this sequence contains the unlock bypass program command, A0h; the second cycle contains the program address and data. Additional data is programmed in the same manner. This mode dispenses with the initial two unlock cycles required in the standard program command sequence, resulting in faster total programming time. Table 10.1 on page 32 shows the requirements for the command sequence. During the unlock bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset commands are valid. To exit the unlock bypass mode, the system must issue the two-cycle unlock bypass reset command sequence. The first cycle must contain the data 90h; the second cycle the data 00h. Addresses are don't care for both cycles. The device then returns to reading array data. Figure 9.1 on page 28 illustrates the algorithm for the program operation. See *Erase/Program Operations* on page 49 for parameters, and to Figure 17.5 on page 49 for timing diagrams. Figure 9.1 Program Operation Note See Table 10.1 on page 32 for program command sequence. ## 9.6 Chip Erase Command Sequence Chip erase is a six bus cycle operation. The chip erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase command, which in turn invokes the Embedded Erase algorithm. The device does not require the system to preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. Table 10.1 on page 32 shows the address and data requirements for the chip erase command sequence. Any commands written to the chip during the Embedded Erase algorithm are ignored. Note that a hardware reset during the chip erase operation immediately terminates the operation. The Chip Erase command sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity. The system can determine the status of the erase operation by using DQ7, DQ6, DQ2, or RY/BY#. See Write Operation Status on page 33 for information on these status bits. When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. Figure 9.2 on page 31 illustrates the algorithm for the erase operation. See Erase/Program Operations on page 49 for parameters, and Figure 17.6 on page 50 for timing diagrams. ## 9.7 Sector Erase Command Sequence Sector erase is a six bus cycle operation. The sector erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the address of the sector to be erased, and the sector erase command. Table 10.1 on page 32 shows the address and data requirements for the sector erase command sequence. The device does *not* require the system to preprogram the memory prior to erase. The Embedded Erase algorithm automatically programs and verifies the sector for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. After the command sequence is written, a sector erase time-out of 50 µs begins. During the timeout period, additional sector addresses and sector erase commands may be written. Loading the sector erase buffer may be done in any sequence, and the number of sectors may be from one sector to all sectors. The time between these additional cycles must be less than 50 µs, otherwise the last address and command might not be accepted, and erasure may begin. It is recommended that processor interrupts be disabled during this time to ensure all commands are accepted. The interrupts can be re-enabled after the last Sector Erase command is written. If the time between additional sector erase commands can be assumed to be less than 50 µs, the system need not monitor DQ3. Any command other than Sector Erase or Erase Suspend during the time-out period resets the device to reading array data. The system must rewrite The system can monitor DQ3 to determine if the sector erase timer has timed out. (See DQ3: Sector Erase Timer on page 38.) The time-out begins from the rising edge of the final WE# pulse in the command sequence. the command sequence and any additional sector addresses and commands. Once the sector erase operation has begun, only the Erase Suspend command is valid. All other commands are ignored. Note that a hardware reset during the sector erase operation immediately terminates the operation. The Sector Erase command sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity. When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. The system can determine the status of the erase operation by using DQ7, DQ6, DQ2, or RY/BY#. (Refer to *Write Operation Status* on page 33 for information on these status bits.) Figure 9.2 on page 31 illustrates the algorithm for the erase operation. Refer to *Erase/Program Operations* on page 49 for parameters, and to Figure 17.6 on page 50 for timing diagrams. ### 9.8 Erase Suspend/Erase Resume Commands The Erase Suspend command allows the system to interrupt a sector erase operation and then read data from, or program data to, any sector not selected for erasure. This command is valid only during the sector erase operation, including the 50 µs time-out period during the sector erase command sequence. The Erase Suspend command is ignored if written during the chip erase operation or Embedded Program algorithm. Writing the Erase Suspend command during the Sector Erase time-out immediately terminates the time-out period and suspends the erase operation. Addresses are *don't-cares* when writing the Erase Suspend command. When the Erase Suspend command is written during a sector erase operation, the device requires a maximum of $20~\mu s$ to suspend the erase operation. However, when the Erase Suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation. After the erase operation has been suspended, the system can read array data from or program data to any sector not selected for erasure. (The device "erase suspends" all sectors selected for erasure.) Normal read and write timings and command definitions apply. Reading at any address within erase-suspended sectors produces status data on DQ7–DQ0. The system can use DQ7, or DQ6 and DQ2 together, to determine if a sector is actively erasing or is erase-suspended. See *Write Operation Status* on page 33 for information on these status bits. After an erase-suspended program operation is complete, the system can once again read array data within non-suspended sectors. The system can determine the status of the program operation using the DQ7 or DQ6 status bits, just as in the standard program operation. See *Write Operation Status* on page 33 for more information. The system may also write the autoselect command sequence when the device is in the Erase Suspend mode. The device allows reading autoselect codes even at addresses within erasing sectors, since the codes are not stored in the memory array. When the device exits the autoselect mode, the device reverts to the Erase Suspend mode, and is ready for another valid operation. See *Autoselect Command Sequence* on page 26 for more information. The system must write the Erase Resume command (address bits are *don't care*) to exit the erase suspend mode and continue the sector erase operation. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the device has resumed erasing. Figure 9.2 Erase Operation #### Notes - See Table 10.1 on page 32 for erase command sequence. See DQ3: Sector Erase Timer on page 38 for more information. ## 10. Command Definitions Table 10.1 ES29LV160F Command Definitions | Command | | | | | | | | Bus | s Cycles | (Notes 2 | -5) | | | | | |---------------------|----------------------------|-------|--------|------|-------------|--------|------------|------|----------|----------|------|------|------|------|-------| | | uence | | Cycles | Fir | rst | Sec | ond | Thi | ird | For | urth | Fi | fth | Six | ĸth | | (Note 1) | | S | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | | Read | d (Note 6) | | 1 | RA | RD | | | | | | | | | | | | Rese | et (Note 7) | | 1 | XXX | F0 | | | | | | | | | | | | | Manufacturer Word | Word | | 555 | | 2AA | | 555 | | .,,,, | | | | | | | | ID | Byte | 4 | AAA | AA | 555 | 55 | AAA | 90 | X00 | 4A | | | | | | 1 | Device ID,<br>Top Boot | Word | 4 | 555 | ۸۸ | AA 2AA | 55 | 555 | 90 | X01 | 22C4 | | | | | | 8 8) | Block | Byte | 4 | AAA | ξ. | 555 | 3 | AAA | 90 | X02 | C4 | | | | | | Autoselect (Note 8) | Device ID,<br>Bottom Boot | Word | 4 | 555 | AA | 2AA 55 | 555 | 90 | X01 | 2249 | | | | | | | osele | Block | Byte | | AAA | | 555 | | AAA | | X02 | 49 | | | | | | Ant | | Word | | 555 | | 2AA | | 555 | | (SA) | XX00 | | | | | | | Sector<br>Protect Verify | vvoid | 4 | 000 | AA | 2701 | 55 | 333 | 90 | X02 | XX01 | | | | | | | (Note 9) Byte | , I | | AAA | <i>/</i> // | 555 | 33 | AAA | 30 | (SA) | 00 | | | | | | L | | | ,,,, | | 000 | | ,,,, | | X04 | 01 | | | | | | | | Query | Word | 1 | 55 | 98 | | | | | | | | | | | | (Note | e 10) | Byte | ' | AA | 00 | | | | | | | | | | | | Prog | ıram | Word | 4 | 555 | AA | 2AA | 55 | 555 | Α0 | PA | PD | | | | | | | | Byte | | AAA | | 555 | | AAA | Α0 | 17. | | | | | | | Unic | ock Bypass | Word | 3 | 555 | AA | 2AA | 55 | 555 | 20 | | | | | | | | | э эүрий | Byte | Ů | AAA | , , , | 555 | | AAA | 0 | | | | | | | | | ock Bypass Progra<br>e 11) | am | 2 | XXX | A0 | PA | PD | | | | | | | | | | | ock Bypass Reset<br>e 12) | | 2 | xxx | 90 | xxx | F0 | | | | | | | | | | Ol.: | E | Word | _ | 555 | | 2AA | | 555 | | 555 | | 2AA | | 555 | 40 | | Cnip | Erase | Byte | 6 | AAA | AA | 555 | 55 | AAA | 80 | AAA | AA | 555 | 55 | AAA | 10 | | Soci | Sector Erase Word | | 6 | 555 | AA | 2AA | 55 | 555 | gn | 555 | AA | 2AA | 55 | SA | 04 26 | | 3600 | UI LI 435 | Byte | | AAA | ~~ | 555 | 555<br>555 | AAA | 80 | AAA | ~~ | 555 | 33 | - JA | 30 | | Eras | se Suspend (Note | 13) | 1 | XXX | В0 | | | | | | | | | | | | Eras | se Resume (Note | 14) | 1 | XXX | 30 | | | | | | | | | | | #### Legend X = Don't care RA = Address of the memory location to be read. RD = Data read from location RA during read operation. PA = Address of the memory location to be programmed. Addresses latch on the falling edge of the WE# or CE# pulse, whichever happens later. PD = Data to be programmed at location PA. Data latches on the rising edge of WE# or CE# pulse, whichever happens first. SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits A19–A12 uniquely select any sector. #### Notes - 1. See Table 7.1 on page 11 for description of bus operations. - 2. All values are in hexadecimal. - 3. Except for the read cycle and the fourth cycle of the autoselect command sequence, all bus cycles are write cycles. - 4. Data bits DQ15-DQ8 are don't cares for unlock and command cycles. - 5. Address bits A19-A11 are don't cares for unlock and command cycles, unless SA or PA required. - 6. No unlock or command cycles required when reading array data. - 7. The Reset command is required to return to reading array data when device is in the autoselect mode, or if DQ5 goes high (while the device is providing status data). - 8. The fourth cycle of the autoselect command sequence is a read cycle. - 9. The data is 00h for an unprotected sector and 01h for a protected sector. See "Autoselect Command Sequence" for more information - 10.Command is valid when device is ready to read array data or when device is in autoselect mode. - 11. The Unlock Bypass command is required prior to the Unlock Bypass Program command. - 12. The Unlock Bypass Reset command is required to return to reading array data when the device is in the unlock bypass mode. F0 is also acceptable. - 13. The system may read and program in non-erasing sectors, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a sector erase operation. - 14. The Erase Resume command is valid only during the Erase Suspend mode. ## 11. Write Operation Status The device provides several bits to determine the status of a write operation: DQ2, DQ3, DQ5, DQ6, DQ7, and RY/BY#. Table 11.1 on page 38 and the following subsections describe the functions of these bits. DQ7, RY/BY#, and DQ6 each offer a method for determining whether a program or erase operation is complete or in progress. These three bits are discussed first. ## 11.1 DQ7: Data# Polling The Data# Polling bit, DQ7, indicates to the host system whether an Embedded Algorithm is in progress or completed, or whether the device is in Erase Suspend. Data# Polling is valid after the rising edge of the final WE# pulse in the program or erase command sequence. During the Embedded Program algorithm, the device outputs on DQ7 the complement of the datum programmed to DQ7. This DQ7 status also applies to programming during Erase Suspend. When the Embedded Program algorithm is complete, the device outputs the datum programmed to DQ7. The system must provide the program address to read valid status information on DQ7. If a program address falls within a protected sector, Data# Polling on DQ7 is active for approximately 250ns, then the device returns to reading array data. During the Embedded Erase algorithm, Data# Polling produces a 0 on DQ7. When the Embedded Erase algorithm is complete, or if the device enters the Erase Suspend mode, Data# Polling produces a 1 on DQ7. This is analogous to the complement/true datum output described for the Embedded Program algorithm: the erase function changes all the bits in a sector to 1; prior to this, the device outputs the *complement*, or 0. The system must provide an address within any of the sectors selected for erasure to read valid status information on DQ7. After an erase command sequence is written, if all sectors selected for erasing are protected, Data# Polling on DQ7 is active for approximately 1.8 µs, then the device returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. When the system detects DQ7 has changed from the complement to true data, it can read valid data at DQ7- DQ0 on the following read cycles. This is because DQ7 may change asynchronously with DQ0-DQ6 while Output Enable (OE#) is asserted low. Figure 17.8 on page 51, illustrates this. Table 11.1 on page 38 shows the outputs for Data# Polling on DQ7. Figure 11.1 on page 34 shows the Data# Polling algorithm. Figure 11.1 Data# Polling Algorithm #### Notes 1. VA = Valid address for programming. During a sector erase operation, a valid address is an address within any sector selected for erasure. During chip erase, a valid address is any non-protected sector address. 2. DQ7 should be rechecked even if DQ5 = 1 because DQ7 may change simultaneously with DQ5. ### 11.2 RY/BY#: Ready/Busy# The RY/BY# is a dedicated, open-drain output pin that indicates whether an Embedded Algorithm is in progress or complete. The RY/BY# status is valid after the rising edge of the final WE# pulse in the command sequence. Since RY/BY# is an open-drain output, several RY/BY# pins can be tied together in parallel with a pull-up resistor to $V_{\text{CC}}$ . If the output is low (Busy), the device is actively erasing or programming. (This includes programming in the Erase Suspend mode.) If the output is high (Ready), the device is ready to read array data (including during the Erase Suspend mode), or is in the standby mode. Table 11.1 on page 38 shows the outputs for RY/BY#. Figures Figure 17.1 on page 45, Figure 17.2 on page 46, Figure 17.5 on page 49 and Figure 17.6 on page 50 shows RY/BY# for read, reset, program, and erase operations, respectively. ## 11.3 DQ6: Toggle Bit I Toggle Bit I on DQ6 indicates whether an Embedded Program or Erase algorithm is in progress or complete, or whether the device has entered the Erase Suspend mode. Toggle Bit I may be read at any address, and is valid after the rising edge of the final WE# pulse in the command sequence (prior to the program or erase operation), and during the sector erase time-out. During an Embedded Program or Erase algorithm operation, successive read cycles to any address cause DQ6 to toggle. (The system may use either OE# or CE# to control the read cycles.) When the operation is complete, DQ6 stops toggling. After an erase command sequence is written, if all sectors selected for erasing are protected, DQ6 toggles for approximately 1.8 $\mu$ s, then returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. The system can use DQ6 and DQ2 together to determine whether a sector is actively erasing or is erase suspended. When the device is actively erasing (that is, the Embedded Erase algorithm is in progress), DQ6 toggles. When the device enters the Erase Suspend mode, DQ6 stops toggling. However, the system must also use DQ2 to determine which sectors are erasing or erase-suspended. Alternatively, the system can use DQ7 (see *DQ7*: *Data# Polling* on page 33). If a program address falls within a protected sector, DQ6 toggles for approximately 250 ns after the program command sequence is written, then returns to reading array data. DQ6 also toggles during the erase-suspend-program mode, and stops toggling once the Embedded Program algorithm is complete. Table 11.1 on page 38 shows the outputs for Toggle Bit I on DQ6. Figure 11.2 on page 37 shows the toggle bit algorithm in flowchart form, and Reading Toggle Bits DQ6/DQ2 on page 36 explains the algorithm. Figure 17.9 on page 51 shows the toggle bit timing diagrams. Figure 17.10 on page 52 shows the differences between DQ2 and DQ6 in graphical form. See also the subsection on DQ2: Toggle Bit II on page 36. ## 11.4 DQ2: Toggle Bit II The "Toggle Bit II" on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing (that is, the Embedded Erase algorithm is in progress), or whether that sector is erasesuspended. Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence. DQ2 toggles when the system reads at addresses within those sectors that have been selected for erasure. (The system may use either OE# or CE# to control the read cycles.) But DQ2 cannot distinguish whether the sector is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sector and mode information. Refer to Table 11.1 on page 38 to compare outputs for DQ2 and DQ6. Figure 11.2 on page 37 shows the toggle bit algorithm in flowchart form, and the section Reading Toggle Bits DQ6/DQ2 on page 36 explains the algorithm. See also the DQ6: Toggle Bit I on page 35 subsection. Figure 17.9 on page 51 shows the toggle bit timing diagram. Figure 17.10 on page 52 shows the differences between DQ2 and DQ6 in graphical form. ## 11.5 Reading Toggle Bits DQ6/DQ2 Refer to Figure 11.2 on page 37 for the following discussion. Whenever the system initially begins reading toggle bit status, it must read DQ7-DQ0 at least twice in a row to determine whether a toggle bit is toggling. Typically, the system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on DQ7-DQ0 on the following read cycle. However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of DQ5 is high (see the section on DQ5). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data. The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation (top of Figure 11.2 on page 37). Figure 11.2 Toggle Bit Algorithm - Read toggle bit twice to determine whether or not it is toggling. See text. - 2. Recheck toggle bit because it may stop toggling as DQ5 changes to 1. See text. # 11.6 DQ5: Exceeded Timing Limits DQ5 indicates whether the program or erase time has exceeded a specified internal pulse count limit. Under these conditions DQ5 produces a 1. This is a failure condition that indicates the program or erase cycle was not successfully completed. The DQ5 failure condition may appear if the system tries to program a 1 to a location that is previously programmed to 0. **Only an erase operation can change a 0 back to a 1.** Under this condition, the device halts the operation, and when the operation has exceeded the timing limits, DQ5 produces a 1. Under both these conditions, the system must issue the reset command to return the device to reading array data. ### 11.7 DO3: Sector Erase Timer After writing a sector erase command sequence, the system may read DQ3 to determine whether or not an erase operation has begun. (The sector erase timer does not apply to the chip erase command.) If additional sectors are selected for erasure, the entire time-out also applies after each additional sector erase command. When the time-out is complete, DQ3 switches from 0 to 1. The system may ignore DQ3 if the system can guarantee that the time between additional sector erase commands will always be less than $50~\mu s$ . See also s After the sector erase command sequence is written, the system should read the status on DQ7 (Data# Polling) or DQ6 (Toggle Bit I) to ensure the device has accepted the command sequence, and then read DQ3. If DQ3 is 1, the internally controlled erase cycle has begun; all further commands (other than Erase Suspend) are ignored until the erase operation is complete. If DQ3 is 0, the device will accept additional sector erase commands. To ensure the command has been accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 is high on the second status check, the last command might not have been accepted. Table 11.1 shows the outputs for DQ3. DQ7 DQ5 DQ2 Operation DQ6 DQ3 RY/BY# (Note 2) (Note 1) (Note 2) Embedded Program DO7# Toggle n N/A No toggle Ω Algorithm Standard Mode Embedded Erase 0 Toggle 0 1 0 Toggle Algorithm Reading within Erase No N/A Toggle Suspended Sector toggle Erase Suspend Reading within Non-Erase Data Data Data Data Data 1 Mode Suspended Sector Erase-Suspend-Program DQ7# 0 N/A N/A 0 Togale Table 11.1 Write Operation Status ### Notes - 1. DQ5 switches to 1 when an Embedded Program or Embedded Erase operation has exceeded the maximum timing limits. See DQ5: Exceeded Timing Limits on page 38 for more information. - 2. DQ7 and DQ2 require a valid address when reading status information. Refer to the appropriate subsection for further details. # 12. Absolute Maximum Ratings | Storage Temperature Plastic<br>Packages | -65℃ to + 150℃ | | | |-----------------------------------------|----------------------------------|--|--| | Ambient Temperature with Power Applied | -65℃ to + 125℃ | | | | Voltage with Respect to Ground | | | | | V <sub>CC</sub> (Note 1) | -0.5 V to +4.0 V | | | | A9, OE#, and RESET# (Note 2) | -0.5 V to +12.5 V | | | | All other pins (Note 1) | -0.5 V to V <sub>CC</sub> +0.5 V | | | | Output Short Circuit Current (Note 3) | 200 mA | | | - 1. Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input or I/O pins may overshoot $V_{SS}$ to -2.0 V for periods of up to 20 ns. See Figure 13.1 on page 40. Maximum DC voltage on input or I/O pins is $V_{CC}$ +0.5 V. During voltage transitions, input or I/O pins may overshoot to $V_{CC}$ +2.0 V for periods up to 20 ns. See Figure 13.2 on page 40. - 2. Minimum DC input voltage on pins A9, OE#, and RESET# is -0.5 V. During voltage transitions, A9, OE#, and RESET# may overshoot $V_{ss}$ to -2.0 V for periods of up to 20 ns. See Figure 13.1 on page 40. Maximum DC input voltage on pin A9 is +12.5 V which may overshoot to 14.0 V for periods up to 20 ns. - 3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second. - 4. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. # 13. Operating Ranges # Commercial ( C ) Devices Ambient Temperature (TA) 0°C to +70°C ## Industrial (I) Devices Ambient Temperature (TA) -40°C to +85°C # **Vcc Supply Voltages** Vcc for standard voltage range 2.7 V to 3.6 V Operating ranges define those limits between which the functionality of the device is guaranteed. Figure 13.1 Maximum Negative Overshoot Waveform Figure 13.2 Maximum Positive Overshoot Waveform # 14. DC Characteristics # 14.1 CMOS Compatible | Parameter | Description | Test Conditions | | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------|-----------------------|-----|-------------------------|------| | I <sub>LI</sub> | Input Load Current | $V_{IN} = V_{SS}$ to $V_{CC}$<br>$V_{CC} = V_{CC max}$ | C, | | | ±1.0 | | | I <sub>LIT</sub> | A9 Input Load Current | V <sub>CC</sub> = V <sub>CC max</sub> ; A | A9 = 12.5V | | | 35 | μA | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = V_{SS}$ to $V$<br>$V_{CC} = V_{CC max}$ | cc, | | | ±1.0 | | | | | CE# = V <sub>IL</sub> , | 10MHz | | 15 | 30 | | | | | OE# = V <sub>IH</sub> , | 5MHz | | 9 | 16 | | | I <sub>CC1</sub> | V <sub>CC</sub> Active Read Current | Byte Mode | 1MHZ | | 2 | 4 | mA | | -001 | (Notes 1,2) | CE# = V <sub>IL</sub> , | 10MHz | | 18 | 35 | | | | | OE# = V <sub>IH</sub> , | 5MHz | | 9 | 16 | | | | | Word Mode | 1MHZ | | 2 | 4 | | | I <sub>CC2</sub> | V <sub>CC</sub> Active Write Current (Note 2, 3, 4) | CE# = V <sub>IL</sub> , OE# | # = V <sub>IH</sub> | | 20 | 35 | mA | | I <sub>CC3</sub> | V <sub>CC</sub> Standby Current (Note 2) | CE#,<br>RESET# = V <sub>CC</sub> ±0.3 V | | | 10 | | μA | | I <sub>CC4</sub> | V <sub>CC</sub> Standby Current<br>During Reset<br>(Note 2) | RESET# = V <sub>SS</sub> ±0.3 V | | | 10 | 50 | μA | | I <sub>CC5</sub> | Automatic Sleep Mode<br>(Note 2, 5) | $V_{IH} = V_{CC} \pm 0.3 \text{ V}$<br>$V_{IL} = V_{SS} \pm 0.3 \text{ V}$ | | | 10 | | μΑ | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 | | 0.8 | | | V <sub>IH</sub> | Input High Voltage | | | 0.7 x V <sub>CC</sub> | | V <sub>CC</sub><br>+0.3 | | | V <sub>ID</sub> | Voltage for Autoselect and<br>Temporary Sector<br>Unprotect | V <sub>CC</sub> = 3.3 V | | 11.5 | | 12.5 | | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 4.0 \text{ mA}, V_{CC} = V_{CC \text{ min}}$ | | | | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | $I_{OH}$ = -2.0 mA, $V_{CC}$ = $V_{CC min}$<br>$I_{OH}$ = -100 $\mu$ A, $V_{CC}$ = $V_{CC min}$ | | 2.4 | | | | | V <sub>OH2</sub> | Output High Voltage | | | V <sub>CC</sub> -0.4 | | | | | $V_{LKO}$ | Low V <sub>CC</sub> Lock-Out Voltage<br>(Note 5) | | | 2.3 | | 2.5 | | - 1. The ICC current listed is typically less than 2 mA/MHz, with OE# at VIH. Typical $V_{\rm CC}$ is 3.0 V. - Maximum ICC specifications are tested with V<sub>CC</sub> = V<sub>CC</sub>max. ICC active while Embedded Erase or Embedded Program is in progress. Automatic sleep mode enables the low power mode when addresses remain stable for tACC + 30 ns. Typical sleep mode current is 10 uA. - 5. Not 100% tested. # 14.2 Zero Power Flash Figure 14.1 ICC1 Current vs. Time (Showing Active and Automatic Sleep Currents) **Note** Addresses are switching at 1 MHz Figure 14.2 Typical ICC1 vs. Frequency Note $T = 25 \,^{\circ}C$ # 15. Test Conditions Figure 15.1 Test Setup Diodes are IN3064 or equivalent. Table 15.1 Test Specification | Test Condition | 55R | 55R 70 | | | | |---------------------------------------------------------------------|-----------------------|--------|----|--|--| | Output Load | Output Load 1TTL gate | | | | | | Output Load Capacitance, C <sub>L</sub> (including jig capacitance) | 30 | 100 | pF | | | | Input Rise and Fall Times | 5 | ns | | | | | Input Pulse Levels | Vcc | | | | | | Input timing measurement reference levels | 0.5 V | V | | | | | Output timing measurement reference levels | 0.5 V | | | | | # 16. Key to Switching Waveforms | Waveform | Inputs Outputs | | | | | |---------------------|-------------------------------------|----------------------------------------------|--|--|--| | | Steady | | | | | | | Changing from H to L | | | | | | | Changing from L to H | | | | | | XXXXX | Don't Care, Any Change<br>Permitted | Changing, State Unknown | | | | | <b>&gt;&gt;</b> -≪< | Does Not Apply | Center Line High Impedance State<br>(High Z) | | | | Figure 16.1 Input Waveforms and Measurement Levels # 17. AC Characteristics # 17.1 Read Operations | Param | eter | Desc | Description | | tup | Spe<br>Opti | | Unit | |-------------------|-------------------|------------------------------------------------|-----------------------------|-----------------------|-----|-------------|----|------| | JEDEC | Std | | | | | 55R | 70 | | | t <sub>AVAV</sub> | t <sub>RC</sub> | Read Cycle Time (Note | e 1) | | Min | 55 | 70 | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address to Output Dela | ay | CE# = V <sub>IL</sub> | Max | 55 | 70 | | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable to Output | OE# = V <sub>IL</sub> | Max | 55 | 70 | | | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable to Delag | Output Enable to Delay | | | 25 | 30 | | | t <sub>EHQZ</sub> | t <sub>DF</sub> | Chip Enable to Output | | Max | 16 | | | | | $t_{\text{GHQZ}}$ | $t_{DF}$ | Output Enable to Output High Z (Note 1) | | | Max | 16 | | ns | | | t <sub>SR/W</sub> | Latency Between Read | d and Write Operations | | Min | 20 | | 110 | | | | | Read | | Min | ( | ) | | | | t <sub>OEH</sub> | Output Enable<br>Hold Time (Note 1) | Toggle and Data#<br>Polling | | Min | 1 | 0 | | | t <sub>AXQX</sub> | t <sub>он</sub> | Output Enable Hold Til<br>or OE#, Whichever Oc | | Min | C | ) | | | - 1. Not 100% tested. - 2. See Figure 15.1 on page 43 and Table 15.1 on page 43 for test specifications. Figure 17.1 Read Operations Timings # 17.2 Hardware Reset (RESET#) | Parameter | | Description | Test | All Speed | Unit | | |-----------|--------------------|-----------------------------------------------------------------------------|-------|-----------|-------|--| | JEDEC | Std | Description | Setup | Options | Oilit | | | | t <sub>READY</sub> | RESET# Pin Low (During Embedded Algorithms) to Read or Write (See Note) | Max | 20 | μs | | | | t <sub>READY</sub> | RESET# Pin Low (NOT During Embedded Algorithms) to Read or Write (See Note) | Max | 500 | | | | | t <sub>RP</sub> | RESET# Pulse Width | | 500 | ns | | | | t <sub>RH</sub> | RESET# High Time Before Read<br>(See Note) | Min | 50 | | | | | t <sub>RPD</sub> | RESET# Low to Standby Mode | | 20 | μs | | | | t <sub>RB</sub> | RY/BY# Recovery Time | | 0 | ns | | Note Not 100% tested. Figure 17.2 RESET# Timings # 17.3 Word/Byte Configuration (BYTE#) | Parameter | | | Speed O | | Options | | |-----------|--------------------------------------|---------------------------------------|---------|-------|---------|------| | JEDEC | Std | Description | | 55R | 70 | Unit | | | t <sub>ELFL</sub> /t <sub>ELFH</sub> | CE# to BYTE# Switching Low or High | Max | ; | 5 | | | | t <sub>FLQZ</sub> | BYTE# Switching Low to Output HIGH Z | Max | 16 | | ns | | | t <sub>FHQV</sub> | BYTE# Switching High to Output Active | Min | 55 70 | | | Figure 17.3 BYTE# Timings for Read Operations CE# The falling edge of the last WE# signal WE# BYTE# t<sub>SET</sub> (t<sub>AS</sub>) $t_{\text{HOLD}} (t_{\text{AH}})$ Figure 17.4 BYTE# Timings for Write Operations Refer to the Erase/Program Operations table for tAS and tAH specifications. | 17.4 Erase/Program Operatio | ns | |-----------------------------|----| |-----------------------------|----| | Parameter | | Description | | Speed 0 | Speed Options | | |--------------------|--------------------|----------------------------------------------------------|-----|---------|---------------|------| | JEDEC | Std | Description | | 55R | 70 | Unit | | t <sub>AVAV</sub> | $t_{WC}$ | Write Cycle Time (Note 1) | | 55 | 70 | | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Setup Time | | ( | ) | | | t <sub>WLAX</sub> | t <sub>AH</sub> | Address Hold Time | | 35 | 40 | | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Setup Time | | 35 | 40 | | | $t_{WHDX}$ | t <sub>DH</sub> | Data Hold Time | | ( | ) | | | | toes | Output Enable Setup Time | Min | ( | ) | ns | | t <sub>GHWL</sub> | t <sub>GHWL</sub> | Read Recovery Time Before Write<br>(OE# High to WE# Low) | | ( | ) | | | t <sub>ELWL</sub> | t <sub>cs</sub> | CE# Setup Time | | 0 | | | | $t_{WHEH}$ | t <sub>CH</sub> | CE# Hold Time | | 0 | | | | $t_{WLWH}$ | $t_{WP}$ | Write Pulse Width | | 25 | 30 | ] | | t <sub>WHWL</sub> | $t_{WPH}$ | Write Pulse Width High | | 25 | 30 | | | | t <sub>SR/W</sub> | Latency Between Read and Write Operations | Min | 20 | | ns | | t <sub>WHWH1</sub> | t <sub>whwh1</sub> | Programming Operation (Note 2) Byte Word | Тур | | | μs | | t <sub>WHWH2</sub> | t <sub>WHWH2</sub> | Sector Erase Operation (Note 2) | | 0.4 | | sec | | | t <sub>vcs</sub> | V <sub>CC</sub> Setup Time ( Note 1) | Min | 5 | 0 | μs | | | t <sub>RB</sub> | Recovery Time from RY/BY# | | 0 | | | | | t <sub>BUSY</sub> | Program/Erase Valid to RY/BY# Delay | Max | 9 | 0 | ns | ### Notes - 1. Not 100% tested. - 2. See Erase and Programming Performance on page 55 for more information. Figure 17.5 Program Operation Timings - 1. PA = program address, PD = program data, DOUT is the true data at the program address. - 2. Illustration shows device in word mode. Figure 17.6 Chip/Sector Erase Operation Timings - 1. SA = sector address (for Sector Erase), VA = Valid Address for reading status data (see Write Operation Status on page 13). - 2. Illustration shows device in word mode. Figure 17.7 Back to Back Read/Write Cycle Timing Figure 17.8 Data# Polling Timings (During Embedded Algorithms) VA = Valid address. Illustration shows first status cycle after command sequence, last status read cycle, and array data read cycle. Figure 17.9 Toggle Bit Timings (During Embedded Algorithms) ### Note VA = Valid address; not required for DQ6. Illustration shows first two status cycle after command sequence, last status read cycle, and array data read cycle. Figure 17.10 DQ2 vs. DQ6 for Erase and Erase Suspend Operations The system may use CE# or OE# to toggle DQ2 and DQ6. DQ2 toggles only when read at an address within an erasesuspended sector. # 17.5 Temporary Sector Unprotect | Param | Parameter Description | | All Speed Options | Unit | | |-------|-----------------------|--------------------------------------------------|-------------------|-------------------|------| | JEDEC | Std | Description | | All Speed Options | Onit | | | t <sub>VIDR</sub> | $V_{\text{ID}}$ Rise and Fall Time (See Note) | Min | 500 | ns | | | t <sub>RSP</sub> | RESET# Setup Time for Temporary Sector Unprotect | Min | 4 | μs | ### Note Not 100% tested. Figure 17.11 Temporary Sector Unprotect/Timing Diagram Figure 17.12 Sector Protect/Unprotect Timing Diagram For sector protect, A6 = 0, A1 = 1, A0 = 0. For sector unprotect, A6 = 1, A1 = 1, A0 = 0. # 17.6 Alternate CE# Controlled Erase/Program | Para | ameter | | | | Speed C | ptions | | |-------------------|--------------------|-------------------------------------------------------|-------------------------------------------|-----|---------|--------|-----| | JEDEC | Std | Description | | 55R | 70 | Unit | | | t <sub>AVAV</sub> | t <sub>wc</sub> | Write Cycle Time (Note 1) | | Min | 55 | 70 | ns | | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Setup Time | | Min | 0 | • | ns | | t <sub>ELAX</sub> | t <sub>AH</sub> | Address Hold Time | | Min | 35 | 40 | ns | | $t_{DVEH}$ | t <sub>DS</sub> | Data Setup Time | | Min | 35 | 40 | ns | | $t_{EHDX}$ | t <sub>DH</sub> | Data Hold Time | | Min | 0 | | ns | | | t <sub>OES</sub> | Output Enable Setup Time | Min | 0 | | ns | | | t <sub>GHEL</sub> | t <sub>GHEL</sub> | Read Recovery Time Before Write (OE# High to WE# Low) | Min | 0 | | ns | | | t <sub>WLEL</sub> | t <sub>ws</sub> | WE# Setup Time | Min | 0 | | ns | | | t <sub>EHWH</sub> | $t_{WH}$ | WE# Hold Time | | Min | 0 | | ns | | t <sub>ELEH</sub> | t <sub>CP</sub> | CE# Pulse Width | | Min | 35 | | ns | | t <sub>EHEL</sub> | t <sub>CPH</sub> | CE# Pulse Width | | Min | 30 | ) | ns | | | t <sub>SR/W</sub> | Latency Between Read and Write O | Latency Between Read and Write Operations | | | ) | ns | | t <sub>whwh</sub> | + | Programming Operation (Note 2) | Byte | | 5 | | 110 | | 1 | t <sub>whwh1</sub> | Programming Operation (Note 2) Word | | Тур | 7 | | μs | | t <sub>WHWH</sub> | t <sub>WHWH2</sub> | Sector Erase Operation (Note 2) | | Тур | 0. | 4 | sec | - 1. Not 100% tested. - 2. See Erase and Programming Performance on page 55 for more information. Figure 17.13 Alternate CE# Controlled Write Operation Timings - 1. PA = program address, PD = program data, DQ7# = complement of the data written to the device, DOUT = data written to the device. - 2. Figure indicates the last two bus cycles of the command sequence. - 3. Word mode address used as an example. # 18. Erase and Programming Performance | Paran | neter | Typ<br>(Note 1) | Max<br>(Note 2) | Unit | Comments | |---------------------|-----------------------|-----------------|-----------------|------|-----------------------| | Sector Erase Tin | ne | 0.4 | 10 | s | | | Chip Erase Time | | 13 | | s | | | Byte Programmii | Byte Programming Time | | 150 | μs | | | Word Programm | Word Programming Time | | 210 | μs | Excludes system level | | Chip<br>Programming | Byte Mode | 13 | 38 | s | Overhead (Note 4) | | Time<br>(Note 3) | Word Mode | 9 | 26 | s | | # 19. TSOP and BGA Pin Capacitance | Parameter Symbol | Parameter Description | Test Setup | Package | Тур | Max | Unit | |------------------|-------------------------|----------------------|---------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | TSOP | 6 | 7.5 | pF | | OIN | піриї Сараспапсе | V <sub>IN</sub> = 0 | BGA | 4.2 | 5.0 | pF | | C | Output Conneitene | V <sub>OUT</sub> = 0 | TSOP | 8.5 | 12 | pF | | $C_OUT$ | Output Capacitance | Vout - U | BGA | 5.4 | 6.5 | pF | | C <sub>IN2</sub> | Control Bio Consolitano | V - 0 | TSOP | 7.5 | 9 | pF | | | Control Pin Capacitance | V <sub>IN</sub> = 0 | BGA | 3.9 | 4.7 | pF | - 1. Sampled, not 100% tested. - 2. Test conditions TA = 25°C, f = 1.0 MHz. <sup>1.</sup> Typical program and erase times assume the following conditions: 25°C, V<sub>CC</sub> = 3.0 V, 100,000 cycles, checkerboard data <sup>2.</sup> Under worst case conditions of 90°C, $V_{\text{CC}} = 2.7 \text{ V}$ , 100,000 cycles. <sup>3.</sup> The typical chip programming time is considerably less than the maximum chip programming time listed, since most bytes program faster than the maximum program times listed. <sup>4.</sup> System-level overhead is the time required to execute the two- or four-bus-cycle sequence for the program command. See Table 10.1 on page 32 for further information on command definitions. <sup>5.</sup> The device has a minimum erase and program cycle endurance of 100,000 cycles per sector. # 20. Physical Dimensions # 20.1 TS048 48-Pin Standard TSOP ### NOTES | Jedec | MO-142 (D) DD | | | | | | |--------|---------------|---------|-------|--|--|--| | Symbol | MIN | NOM | MAX | | | | | Α | _ | _ | 1.20 | | | | | A1 | 0.05 | - | 0.15 | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | b1 | 0.17 | 0.20 | 0.23 | | | | | b | 0.17 | 0.22 | 0.27 | | | | | c1 | 0.10 | _ | 0.16 | | | | | С | 0.10 | _ | 0.21 | | | | | D | 19.80 | 20.00 | 20.20 | | | | | D1 | 18.30 | 18.40 | 18.50 | | | | | E | 11.90 | 12.00 | 12.10 | | | | | е | 0. | 50 BASI | 0 | | | | | L | 0.50 | 0.60 | 0.70 | | | | | θ | 0° | _ | 8° | | | | | R | 0.08 | - | 0.20 | | | | | N | 48 | | | | | | CONTROLLING DIMENSIONS ARE IN MILLIMETERS (mm). (DIMENSIONING AND TOLERANCING CONFORMS TO ANSI Y14.5M-1982) NIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE UP). PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN), INK OR LASER MARK. TO BE DETERMINED AT THE SEATING PLANE CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE. MONIZORIA SOFTAGE. DIMENSIONS DI AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTUSION IS 0.15mm (.0059°) PER SIDE. DIMENSION 5 DOES NOT INCLUDE DAMBAR PROTUSION, ALLOWABLE DAMBAR PROTUSION SHALL BE 0.08 (0.0931") TOTAL IN EXCESS OF 5 DIMENSION AT MAX. MATERIAL CONDITION, MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07 (0.0928"). THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10MM (.0039") AND 0.25MM (0.0098") FROM THE LEAD TIP. LEAD COPLANARITY SHALL BE WITHIN 0.10mm (0.004") AS MEASURED FROM THE SEATING PLANE. DIMENSION "9" IS MEASURED AT THE CENTERLINE OF THE LEADS. ### Note For reference only. BSC is an ANSI standard for Basic Space Centering. # 20.2 —48-Ball Fine-Pitch Ball Grid Array (FBGA) 6.00 mm x 8.00 mm | PACKAGE | | VBK 048 | | | |---------|----------------------------------|-----------|-------|-----------------------------| | JEDEC | | N/A | | 1 | | | 8.00 mm x 6.00 mm NOM<br>PACKAGE | | n NOM | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | | | 1.10 | OVERALL THICKNESS | | A1 | 0.21 | | | BALL HEIGHT | | A2 | 0.7 | | 0.82 | BODY THICKNESS | | D | 8.00 BSC. | | | BODY SIZE | | E | 6.00 BSC. | | | BODY SIZE | | D1 | 5.60 BSC. | | | BALL FOOTPRINT | | E1 | 4.00 BSC. | | | BALL FOOTPRINT | | MD | | 8 | | ROW MATRIX SIZE D DIRECTION | | ME | | 6 | | ROW MATRIX SIZE E DIRECTION | | N | | 48 | | TOTAL BALL COUNT | | φb | 0.30 | | 0.40 | BALL DIAMETER | | е | | 0.80 BSC. | | BALL PITCH | | SD / SE | 0.40 BSC. | | | SOLDER BALL PLACEMENT | | | | | | DEPOPULATED SOLDER BALLS | ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 (EXCEPT AS NOTED). - 4. @ REPRESENTS THE SOLDER BALL GRID PITCH. - SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION. - SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION. - N IS THE TOTAL NUMBER OF SOLDER BALLS. - DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. - WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000. - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = 6/2 - 8. NOT USED. - 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. - A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. # Additional Features (ES29LV160F) In ES29LV160F device, a few of additional and useful features are provided. These are additional so that its functionality is 100% compatible with other flash devices. More explanations for each additional features or functions are described in detail below. - Deep power-down mode (less than 1uA) - Program acceleration mode ( ACC pin ) - Page buffer program (32 words) - 256 bytes of security sector for customer codes - Factory and customer-lockable functions for the security sector # A1. Deep power-down mode When the system is not reading or writing to the device, it can place the device in the standby mode. In this mode, current consumption is reduced, and the outputs are placed in the high impedance state, independent of the OE# input. The device normally enters the CMOS standby mode (typically 10uA) when the CE# and RESET# pins are both held at $V_{CC}~\pm~0.3~V.$ In ES29LV160F device, another power-saving mode is provided, called 'deep power-down mode'. The device can be placed into this deep power-down mode by issuing a command. And then RESET# should be taken to VIL (Vss±0.3V) to fully suppress the current consumption down to less than typically 1uA(maximum 10uA). In other word, the extremely low current consumption can be kept only while RESET# is held at Vss±0.3V. As soon as RESET# goes to High (VIH), the device returns to normal read mode. But, a period of recovery time (Min. tDRCV is 20usec) is needed before the device is fully ready to read the data from the cell array with normal fast access time. Refer to the command cycles to enter the deep power-down mode at the table A1. Fig. A1 Deep Power Down mode # A2. Page Program In ES29LV160F device, a page program is provided for more accelerated programming operation. In this mode, 32 words are parallel programmed to greatly reduce total program time. If this mode is combined with ACC (12V), even faster program result can be obtained. As shown in the program performance table A2, total program time can be reduced down to **30%** at maximum, compared with normal program mode.. Page Programming allows the system to write 32 words (BYTE#=High) in one period of programming operation. This results in faster and more effective programming time than the standard programming algorithms. The page program command sequence is initiated by writing two unlock write cycles, followed by the page program set-up command. And then full number (32 cycles) of address/data cycles should be sequentially followed to activate the page program operation. The actual page program starts at the rising edge of the last WE# pulse of the total required address/data loading cycles. One after a page program is started; the system is not required to provide further controls or timings. During a page program operation, data toggle (DQ6) should be used for check if the page program operation is completed or not, instead of DQ7. Data polling by DQ7 is not supported during the page program operation. It should be also noted that if the Address [4:0] are not written either sequentially or written completely to the last address, some data may be over-written, lost or not guaranteed properly. Moreover, Address [19:5] should not be changed until page program starts. Fig. A2 Page program operation # A3. Additional Commands Set Table A1. Additional Command Definitions | | | | တ္ | | Bus Cycles | | | | | | | | | | |------------------|----------------------|--------|-------|--------|------------|--------------|------|------|----------|----------|------------------|-------|------|--| | Command Sequence | | Cycles | First | | Sec | Second Third | | rd | d Fourth | | Last | | | | | | | | | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | | | Security Word | 4 | 555 | AA | 2AA | <i></i> | 555 | 90 | X03 | 82/02/42 | | | | | | Auto Select | Sector<br>Protection | Byte | 4 | AAA | AA | 555 | 555 | AAA | 90 | X06 | ( Note 1) | | | | | Auto | Sector<br>Protect | Word | 4 | 555 | AA | 2AA | 55 | 555 | 90 | (SA)X02 | 00/01<br>(Note2) | 00/01 | | | | | Verify | Byte | 7 | AAA | | 555 | 33 | AAA | 30 | (SA)X04 | | | | | | Doon | Deep Power-down Byte | | 3 | 555 AA | | 2AA | 55 | 555 | - 50 | | | | | | | Беер і | | | 3 | AAA | AA | 555 | 55 | AAA | 50 | | | | | | | Page F<br>(Note3 | Program | Word | 35 | 555 | AA | 2AA | 55 | 555 | C0 | PA1 | PD1 | PA32 | PD32 | | | | Security | Word | 3 | 555 | AA | 2AA | 55 | 555 | 88 | | | | | | | Sector | Byte | | AAA | , , , | 555 | | AAA | | | | | | | | | Exit Se | Exit Security Sector | Word | 4 | 555 | AA | 2AA | 55 | 555 | 90 | XXX 00 | 00 | | | | | 2,410 | 200.1., 200101 | Byte | | AAA | , , , | 555 | 50 | AAA | | ,,,,, | 30 | | | | X = Don't Care RA = Address of the memory location to be read. RD = Data read from location RA during read operation. PA = Address of the memory location to be programmed. PD = Data to be programmed at location PA. Data latches on the rising edge of WE# or CE# pulse, whichever happens first. SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits A19-A12 uniquely select any sector. Addresses latch on the falling edge of the WE# or CE# pulse, whichever happens later. Note 1 ) Data 82h ( Factory-locked ), 02h ( Customer-lockable ), and 42h (Customer-locked ) Note 2 ) Data 00h ( for an unprotected sector ), 01h ( for a protected sector ) Note 3 ) Page Program is supported only at Word Mode # A4. Program Acceleration Mode (ACC pin) The device offers accelerated program operations through the ACC function. This function is primarily intended to allow faster manufacturing throughput at the factory. Programming speed can be highly accelerated during this mode. Furthermore, **Unlock bypass mode** is automatically activated in this mode ( when 12V is applied to ACC pin ). Approximately 40% program time can be saved with this mode If the system asserts VHH (11.5V~12.5V) on this pin, the device automatically enters Unlock Bypass mode, temporarily unprotects any protected sectors, and uses the higher voltage on the pin to reduce the time required for program operations. Only two-cycle program command sequences are required because the unlock bypass mode is automatically activated in this acceleration mode. The device returns to the normal operation when VHH is removed from the ACC pin. It should be noted that the ACC pin must not be at VHH for operations other than accelerated programming, or device damage may result. .ACC pin is an extra pin to be used for the accelerated programming operation. However, in case that users do not want this pin, the ACC pin can be **floated** or dealt as 'No Connection (NC)'. This unique feature of flexible pin connectivity provides easier compatibility and flexibility to a lot of different users under different system environments. | Parameter | Тур | Max | Unit | Effective time | |---------------------------------------|-----|-----|------|----------------| | Byte Program | 5 | 150 | us | | | Byte Program with ACC | 4 | 120 | us | | | Word Program | 7 | 210 | us | | | Word Program with ACC | 4 | 120 | us | | | Page Program<br>(t <sub>wнwнз</sub> ) | 170 | 510 | us | 5usec/word | | Page Program with ACC | 70 | 210 | us | 2usec/word | Table A2. Page program and ACC acceleration program performance Table A3. DC Characteristics for Program Acceleration Mode | Parameter | Description | Test Condition | Min | Max | Unit | |-----------------|--------------------------|-----------------------------------------------|------|------|------| | Інн | ACC Input Load Current | V <sub>CC</sub> =V <sub>CC MAX</sub> ;ACC=12V | 5 | 12 | mA | | V <sub>HH</sub> | Voltage for Acceleration | Vcc = 3.3V | 11.5 | 12.5 | V | # A5. Security Sector (256 bytes) The security sector of the ES29LV160F device provides an extra flash memory space that enables permanent part identification through an Electronic Serial Number (ESN). The security sector uses a security lock-Indicator Bit (DQ7) to indicate whether or not the security sector is locked when shipped from the factory. This bit is permanently set at the factory and cannot be changed, which prevents cloning a factory locked part. This ensures the security of the ESN once the product is shipped to the field. Note that the ES29LV160F has a security sector size of 256 bytes. ### Security Lock-Indicator Bit (DQ7) In the device, the security sector can be provided in either factory locked version or customer lockable version. The factory-locked version is always protected when shipped from the factory, and has the security lock-Indicator Bit permanently set to a "1". The customer-lockable version is shipped with the security sector unprotected, allowing customers to utilize the sector in any manner they choose. The customer-lockable version has the security lock-Indicator Bit permanently set to a "0". Thus, the security lock-Indicator Bit prevents customer-lockable devices from being used to replace devices that are factory locked. The security customer indicator Bit(DQ6) is permanently set to "1" if the part has been customer locked, permanently set to "0" if the part has been factory locked, and is "0" if customer lockable. ### Access to the Security Sector The security sector can be accessed through a command sequence: Enter security and Exit security sector commands. After the system has written the Enter security sector command sequence, it may read the security sector by using the addresses normally occupied by the boot sectors. This mode of operation continues until the system issues the Exit security sector command sequence, or until power is removed from the device. On power-up, or following a hardware reset, the device returns to read mode in which the normal boot sectors can be accessed, instead of the security sector. ### **Factory-Locked Device** In a factory-locked device, the security sector is protected when the device is shipped from the factory. The security sector cannot be modified in any way. So, customer own codes like ESN ( Electronic Serial Number ) can be safely stored in this factory-locked security sector arera. The device is available preprogrammed with one of the following: ### **ESN (Electronic Serial Number)** In devices that have an ESN, a Bottom Boot device will have the 16-byte (8-word) ESN in sector 0 at addresses 000000h-00000Fh in byte mode (or 000000h-000007h in word mode). In the Top Boot device the ESN will be in sector 34 at addresses 1FFF00h-1FFF0Fh in byte mode (or FFF80h-FFF87h in word mode). ## **Factory Code Service of ESI** Customers may opt to have their code programmed by ESI (factory service). A service called ESI 'special code service' is provide for customers. ESI (factory) can program the customer's code, with or without the random ESN, according to the customer request. The devices are then shipped from ESI factory with the Security Sector permanently locked. Contact a ESI representative for details on using ESI Special-Code service. ### **Customer-Lockable Device** The customer lockable version allows the security sector to be freely programmed or erased and then permanently locked. Note that the ES29LV160F has a security sector size of 256 bytes (128 words). Note that the accelerated programming (ACC) and unlock bypass functions are not available when programming the security sector. ## **Protection of the Security Sector** The security sector area can be protected using the following procedures: Write the three-cycle "Enter security sector command" sequence, and then following the in-system sector protect algorithm as shown in Fig. 7.3, This allows In-system protection of the security sector without raising any device pin to a high voltage. To verify the protect/ unprotect status of the security sector, follow the algorithm shown in Fig. A3. Fig. A3 Security Sector Protection Verify ## **Exit from the Security Sector** Once the Security Sector is locked protected and verified, the system must write the Exit Security Sector Region command sequence to return to reading and writing the remainder of the array. # **Caution for the Security Sector Protection** The security sector protection must be used with caution since, once protected, there is no procedure available for unprotecting the security sector area and none of the bits in the security sector memory space can be modified in any way. DQ8~DQ15 Description CE# OE# WE# Α9 Α6 Α1 DQ7 ~DQ0 BYTE# BYTE# = VIH =VIL 82h (Factory Security Locked), 02h Sector VID Н Н Χ Χ L L L Н (Unlocked). Indicator 42h(Customer Bit(DQ7) Locked) Table A4. Security-lock check by A9 High-voltage method # A6. Manufacturer Code of ESI Manufacturer code of ESI is 4Ah. This manufacturer code can be easily read out from the device by autoselect command. Once after the device enters the auto-select mode, it can be accessed by one of two ways. Just one read cycle ( with A6, A1 and A0 = 0 ) can be used or four consecutive read cycles ( with A6 = 1 and A1, A0 = 0 ) for continuation code (7Fh) and then another last cycle for (with A6, A1 and A0 = 0) can be used for reading the ESI manufacturer code (4Ah) Table A5. One-cycle and Five-cycle read for Manufacturer Code ( ESI = 4Ah ) | | | One-cyc | cle Read | Five-cycle Read | | | |--------------------------------------|--------|-------------------------|----------|-----------------|------|--| | Status | Cycles | Address<br>( Word/Byte) | Data | Address | Data | | | | 1st | 555/AAA | AA | 555/AAA | AA | | | Autoselect command (3 unlock cycles) | 2nd | 2AA/555 | 55 | 2AA/555 | 55 | | | | 3rd | 555/AAA | 90 | 555/AAA | 90 | | | | 1st | 00 | 4A | 40 | 7F | | | | 2nd | | | 40 | 7F | | | Manufacturer Code<br>Read Cycles | 3rd | | | 40 | 7F | | | , | 4th | | | 40 | 7F | | | | 5th | | | 00 | 4A | | # A7. Sector protection and un-protection by A9 High-Voltage The ES29LV160F features hardware sector protection. In the device, sector protection is performed on the sectors. Once after a sector is protected, any program or erase operation is not allowed in the protected sector. The previously protected sectors must be unprotected by one of the unprotect methods provided here before changing data in those sectors. Sector protection or unprotection can be implemented via two methods. # In-system method # ■ A9 High-voltage method To check whether the sector protection or unprotection was successfully executed or not, another operation called "verification" needs to be performed after the protection or unprotection operation on a sector. All protection and unprotect verifications provided in the device are summarized in detail at the Table A6. 'A9 High-voltage method', an alternate method intended only for programming equipment, must force VID (11.5~12.5V) on address pin A9 and control pin OE# with A6=0, A1=1 and A0=0. Refer to Fig.A6 and Fig.A7 for timing diagram and Fig.A4 and Fig.A5 for the protection/unproection algorithm. DQ8~DQ15 A19 То CE# OE# WE# Α9 Α6 Α1 A0 BYTE# BYTE# DQ7 ~DQ0 Description A12 =VIL = VIH Manufac-VID tureID:ESI Х L L Χ Χ 4Ah Device ID: VID ES29LV160F 22H C4h(T), 49h(B) L Н Х L Н Н Х L Sector Protection VID 01h(protected) L L Н SA L L L Χ Χ Verification 00h(unprotected) 82h(Factory Security Locked) Sector 02h(Unlocked) Χ L VID Х Indicator L Н Х L Н Н 42h(Customer Bit(DQ7) Locked) Table A6. Autoselect code by A9-High Voltage Method Note ) Other pins are "don't care", and ACC pin can be floated (NC) or connected to $V_{CC}$ or Vss, except an $V_{HH}$ (=12V). Fig. A4 Sector Protection Algorithm Fig. A5 Sector Unprotection Algorithm | Parameter | Description | Test Setup | Speed<br>Options | | Unit | |-------------------|----------------------------------------------|------------|------------------|----|------| | | | | 55R | 70 | | | t <sub>OE</sub> | Output Enable to Output Delay | Max | 25 | 30 | ns | | t <sub>VIDR</sub> | Voltage Transition Time | Min | 50 | 00 | 115 | | t <sub>WPP1</sub> | Write Pulse Width for Protection Operation | Min | 150 | | us | | t <sub>WPP2</sub> | Write Pulse Width for Unprotection Operation | Min | 15 | | ms | | t <sub>OESP</sub> | OE# Setup Time to WE# Active | Min | 4 | | | | t <sub>CSP</sub> | CE# Setup Time to WE# Active | Min | 4 | | us | | t <sub>st</sub> | Voltage Setup Time | Min | 2 | ļ | | Fig. A6 Sector Protection by A9-High Voltage Method Fig. A7 Sector Unprotection by A9-High Voltage Method # **Revision Summary** 1. Revision 0A ( Dec 12, 2007 ) Initial release