September 2006 ## FIN224AC ## µSerDes™ 22-Bit Bi-Directional Serializer/Deserializer #### **Features** - Industry smallest 22-bit Serializer/Deserializer pair - Low power for minimum impact on battery life Multiple power-down modes - 100nA in standby mode, 5mA typical operating conditions - Highly rolled LVCMOS edge rate option to meet regulatory requirements - Cable reduction: 25:4 or greater - Differential signaling: - 90dBm EMI when using CTL in lab conditions - Minimized shielding - Minimized EMI filter - Minimum susceptibility to external interference - Up to 22 bits in either direction - Up to 26MHz parallel interface operation - Voltage translation from 1.65V to 3.6V - High ESD protection: > 15kV HBM - Parallel I/O power supply (V<sub>DDP</sub>) range, 1.65V 3.6V - Can support Microcontroller or RGB pixel interface ## **Applications** - Image sensors - Small displays - LCD, cell phone, digital camera, portable gaming, printer, PDA, video camera, automotive ## FIN224AC to FIN24AC Comparison - Up to 20% power reduction - Double wide CKP pulse on FIN224AC, Mode 3 - Rolled edge rate for deserializer outputs on FIN224AC, for single display applications - Same voltage range - Same pinout and package ## **General Description** The FIN224AC µSerDes™ is a low-power Serializer/ Deserializer (SerDes) that can help minimize the cost and power of transferring wide signal paths. Through the use of serialization, the number of signals transferred from one point to another can be significantly reduced. Typical reduction is 4:1 to 6:1 for unidirectional paths. For bidirectional operation, using half duplex for multiple sources, it is possible to reach signal reduction close to 10:1. Through the use of differential signaling, shielding and EMI filters can also be minimized, further reducing the cost of serialization. The differential signaling is also important for providing a noise-insensitive signal that can withstand radio and electrical noise sources. Major reduction in power consumption allows minimal impact on battery life in ultra-portable applications. A unique word boundary technique assures that the actual word boundary is identified when the data is deserialized. This guarantees that each word is correctly aligned at the deserializer on a word-by-word basis through a unique sequence of clock and data that is not repeated except at the word boundary. It is possible to use a single PLL for most applications including bi-directional operation. ## **Ordering Information** | Order Number | Package<br>Number | Pb-Free | Package Description | |--------------|-------------------|---------|----------------------------------------------------------------------------------------------------------| | FIN224ACGFX | BGA042 | Yes | 42-Ball Ultra Small Scale Ball Grid Array (USS-BGA),<br>JEDEC MO-195, 3.5mm Wide (Slow LVCMOS Edge Rate) | | FIN224ACMLX | MLP040 | Yes | 40-Terminal Molded Leadless Package (MLP), Quad, JEDEC MO-220, 6mm Square (Slow LVCMOS Edge Rate) | Pb-Free package per JEDEC J-STD-020B. BGA and MLP packages available in tape and reel only. µSerDes™ is a trademark of Fairchild Semiconductor Corporation. ## **Basic Concept** Figure 1. Conceptual Diagram ## **Functional Block Diagram** Figure 2. Block Diagram ## **Terminal Description** | Terminal<br>Name | I/O Type | Number of<br>Terminals | Description of Signals | |----------------------------|----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DP[1:20] | I/O | 20 | LVCMOS parallel I/O, Direction controlled by DIRI pin | | DP[21:22] | I | 2 | LVCMOS parallel unidirectional inputs | | DP[23:24] | 0 | 2 | LVCMOS unidirectional parallel outputs | | CKREF | IN | 1 | LVCMOS clock input and PLL reference | | STROBE | IN | 1 | LVCMOS strobe signal for latching data into the serializer | | CKP | OUT | 1 | LVCMOS word clock output | | DSO+ / DSI-<br>DSO- / DSI+ | DIFF-I/O | 2 | CTL differential serial I/O data signals <sup>(1)</sup> DSO: Refers to output signal pair DSI: Refers to input signal pair DSO(I)+: Positive signal of DSO(I) pair DSO(I)-: Negative signal of DSO(I) pair | | CKSI+<br>CKSI- | DIFF-IN | 2 | CTL differential deserializer input bit clock CKSI: Refers to signal pair CKSI+: Positive signal of CKSI pair CKSI-: Negative signal of CKSI pair | | CKSO+<br>CKSO- | DIFF-OUT | 2 | CTL differential serializer output bit clock CKSO: Refers to signal pair CKSO+: Positive signal of CKSO pair CKSO-: Negative signal of CKSO pair | | S1 | IN | 1 | LVCMOS mode selection terminals used to select frequency range for | | S2 | IN | 1 | the reflect, CKREF | | DIRI | IN | 1 | LVCMOS control input used to control direction of data flow: DIRI = "1" Serializer DIRI = "0" Deserializer | | DIRO | OUT | 1 | LVCMOS control output inversion of DIRI | | V <sub>DDP</sub> | Supply | 1 | Power supply for parallel I/O and translation circuitry | | V <sub>DDS</sub> | Supply | 1 | Power supply for core and serial I/O | | $V_{DDA}$ | Supply | 1 | Power supply for analog PLL circuitry | | GND | Supply | 2 | For ground signals (2 for µBGA, 1 for MLP) | ### Notes: <sup>1.</sup> The DSO/DSI serial port pins have been arranged such that if one device is rotated 180 degrees with respect to the other device, the serial connections properly align without the need for any traces or cable signals to cross. Other layout orientation may require that traces or cables cross. ## **Connection Diagrams** Figure 3. Terminal Assignments for µBGA (Top View) ### 42 MBGA Package 3.5mm x 4.5mm (.5mm Pitch) (Top View) ### **Pin Assignments** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|--------|--------|--------|--------|-----------|-----------| | Α | DP[9] | DP[7] | DP[5] | DP[3] | DP[1] | CKREF | | В | DP[11] | DP[10] | DP[6] | DP[2] | STROBE | DIRO | | С | CKP | DP[12] | DP[8] | DP[4] | CKSO+ | CKSO- | | D | DP[13] | DP[14] | VDDP | GND | DSO-/DSI+ | DSO+/DSI- | | Е | DP[15] | DP[16] | GND | VDDS | CKSI+ | CKSI- | | F | DP[17] | DP[18] | DP[21] | VDDA | S2 | DIRI | | J | DP[19] | DP[20] | DP[22] | DP[23] | DP[24] | S1 | | | | | | | | | Figure 4. Terminal Assignments for µBGA (Top View) ## **Control Logic Circuitry** The FIN224AC has the ability to be used as a 22-bit serializer or a 22-bit deserializer. Pins S1 and S2 must be set to accommodate the clock reference input frequency range of the serializer. Table 1 shows the pin programming of these options based on the S1 and S2 control pins. The DIRI pin controls whether the device is a serializer or a deserializer. When DIRI is asserted LOW, the device is configured as a deserializer. When the DIRI pin is asserted HIGH, the device is configured as a serializer. Changing the state on the DIRI signal reverses the direction of the I/O signals and generate the opposite state signal on DIRO. For unidirectional operation the DIRI pin should be hardwired to the HIGH or LOW state and the DIRO pin should be left floating. For bi-directional operation, the DIRI of the master device is driven by the system and the DIRO signal of the master is used to drive the DIRI of the slave device. ### Serializer/Deserializer with Dedicated I/O Variation The serialization and deserialization circuitry is set up for 24 bits. Because of the dedicated inputs and outputs, only 22 bits of data are ever serialized or deserialized. Regardless of the mode of operation, the serializer is always sending 24 bits of data plus 2 boundary bits and the deserializer is always receiving 24 bits of data and 2 word boundary bits. Bits 23 and 24 of the serializer always contain the value of zero and are discarded by the deserializer. DP[21:22] input to the serializer is deserialized to DP[23:24] respectively. ### **Turn-Around Functionality** The device passes and inverts the <u>DIRI</u> signal through the device asynchronously to the <u>DIRO</u> signal. Care must be taken by the system designer to ensure that no contention occurs between the deserializer outputs and the other devices on this port. Optimally the peripheral device driving the serializer should be put into a HIGH-impedance state prior to the DIRI signal being asserted. When a device with dedicated data outputs turns from a deserializer to a serializer, the dedicated outputs remain at the last logical value asserted. This value only changes if the device is once again turned around into a deserializer and the values are overwritten. ## Power-Down Mode: (Mode 0) Mode 0 is used for powering down and resetting the device. When both of the mode signals are driven to a LOW state, the PLL and references are disabled, differential input buffers are shut off, differential output buffers are placed into a HIGH-impedance state, LVCMOS outputs are placed into a HIGH-impedance state, and LVC-MOS inputs are driven to a valid level internally. Additionally all internal circuitry is reset. The loss of CKREF state is also enabled to ensure that the PLL only powers-up if there is a valid CKREF signal. In a typical application mode, signals of the device do not change states other than between the desired frequency range and the power-down mode. This allows for system-level power-down functionality to be implemented via a single wire for a SerDes pair. The S1 and S2 selection signals that have their operating mode driven to a "logic 0" should be hardwired to GND. The S1 and S2 signals that have their operating mode driven to a "logic 1" should be connected to a system-level power-down or reset signal. **Table 1. Control Logic Circuitry** | Mode<br>Number | S2 | S1 | DIRI | Description | |----------------|----|----|------|----------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | х | Power-Down Mode | | 1 | 0 | 1 | 1 | 22-Bit Serializer 2MHz to 5MHz CKREF | | | 0 | 1 | 0 | 22-Bit Deserializer | | 2 | 1 | 0 | 1 | 22-Bit Serializer 5MHz to 15MHz CKREF | | | 1 | 0 | 0 | 22-Bit Deserializer | | 3 | 1 | 1 | 1 | 22-Bit Serializer 10MHz to 26MHz CKREF (Divide by 2 Serial Data) (Note: FIN224C required for RGB applications) | | | 1 | 1 | 0 | 22-Bit Serializer | ## **Serializer Operation Mode** The serializer configurations are described in the following sections. The basic serialization circuitry works essentially identically in these modes, but the actual data and clock streams differ depending on if CKREF is the same as the STROBE signal or not. When it is stated that CKREF does not equal STROBE, each signal is distinct and CKREF must be running at a frequency high enough to avoid any loss of data condition. CKREF must never be a lower frequency than STROBE. Serializer Operation: (Figure 5) MODE 1 or MODE 2, DIRI = 1, CKREF = STROBE The PLL must receive a stable CKREF signal to achieve lock prior to any valid data being sent. The CKREF signal can be used as the data STROBE signal provided that data can be ignored during the PLL lock phase. Once the PLL is stable and locked, the device can begin to capture and serialize data. Data is captured on the rising edge of the STROBE signal and then serialized. The serialized data stream is synchronized and sent source synchronously with a bit clock with an embedded word boundary. When operating in this mode, the internal deserializer circuitry is disabled, including the serial clock, serial data input buffers, the bi-directional parallel outputs, and the CKP word clock. The CKP word clock is driven HIGH. Figure 5. Serializer Timing Diagram (CKREF = STROBE) Serializer Operation: (Figure 6), DIRI = 1, CKREF does not = STROBE If the same signal is not used for CKREF and STROBE, the CKREF signal must be run at a higher frequency than the STROBE rate to serialize the data correctly. The actual serial transfer rate remains at 13 times the CKREF frequency. A data bit value of zero is sent when no valid data is present in the serial bit stream. The operation of the serializer otherwise remains the same. The exact frequency that the reference clock needs to run at depends upon the stability of the CKREF and STROBE signal. If the source of the CKREF signal implements spread spectrum technology, the max frequency of the spread spectrum clock should be used in calculating the ratio of STROBE frequency to the CKREF frequency. Similarly, if the STROBE signal has significant cycle-to-cycle variation, the maximum cycle-to-cycle time needs to be factored into the selection of the CKREF frequency. Figure 6. Serializer Timing Diagram (CKREF does not equal STROBE) ### **Serializer Operation Mode** (Continued) Serializer Operation: (Figure 7), MODE 3 (S1 = S2 = 1), DIRI = 1, CKREF Divide by 2 mode When operating in mode 3, the effective serial speed is divided by two. This mode has been implemented to accommodate cases where the reference clock frequency is high compared to the actual strobe frequency. The actual strobe frequency must be less than or equal to 50% of the CKREF frequency for this mode to work properly. This mode, in all other ways, operates the same as described in the section where CKREF does not equal STROBE. Figure 7. CKREF > 2x STROBE Frequency; Mode 3 Operation (S1 = S2 = 1) Serializer Operation: (Figure 8), DIRI = 1, No CKREF A third method of serialization can be acheived by providing a free-running bit clock on the CKSI signal. This mode is enabled by grounding the CKREF signal and driving the DIRI signal HIGH. At power-up, the device is configured to accept a serialization clock from CKSI. If a CKREF is received, this device enables the CKREF serialization mode. The device remains in this mode even if CKREF is stopped. To re-enable this mode, the device must be powered down and then powered back up with a "logic 0" on CKREF. Figure 8. Serializer Timing Diagram Using Provided Bit Clock (No CKREF) ## **Deserializer Operation Mode** The operation of the deserializer is only dependent upon the data received on the DSI data signal pair and the CKSI clock signal pair. The following two sections describe the operation of the deserializer under two distinct serializer source conditions. References to the CKREF and STROBE signals refer to the signals associated with the serializer device used in generating the serial data and clock signals that are inputs to the deserializer. When operating in this mode, the internal serializer circuitry is disabled, including the parallel data input buffers. If there is a CKREF signal provided, the CKSO serial clock continues to transmit bit clocks. Upon device power-up (S1 or S2 = 1), all deserializer output data pins are driven LOW until valid data is passed through the deserializer. Deserializer Operation: DIRI = 0 (Serializer Source: CKREF = STROBE) When the DIRI signal is asserted LOW, the device is configured as a deserializer. Data is captured on the serial port and deserialized through use of the bit clock sent with the data. The word boundary is defined in the actual clock and data signal. Parallel data is generated at the time the word boundary is defined in the actual clock and data signal. Parallel data is generated at the time the word boundary is detected. The falling edge of CKP occurs approximately six bit times after the falling edge of CKSI. The rising edge of CKP goes HIGH approximately 13 bit times after CKP goes LOW. The rising edge of CKP is generated approximately 13 bit times later. When no embedded word boundary occurs, no pulse on CKP is generated and CKP remains HIGH. Figure 9. Deserializer Timing Diagram (Serializer Source: CKREF equals STROBE) Deserializer Operation: DIRI = 0 (Serializer Source: CKREF does not = STROBE) The logical operation of the deserializer remains the same if the CKREF is equal in frequency to the STROBE or at a higher frequency than the STROBE. The actual serial data stream presented to the deserializer is different because it has non-valid data bits sent between words. The duty cycle of CKP varies based on the ratio of the frequency of the CKREF signal to the STROBE signal. The frequency of the CKP signal is equal to the STROBE frequency. The falling edge of CKP occurs six bit times after the data transition. The LOW time of the CKP signal is equal to 13 serial bit times. In modes 1 and 2, the CKP LOW time equals half of the CKREF period of the serializer. In mode 3, the CKP LOW is equal to the CKREF period. The CKP HIGH time is approximately equal to the STROBE period, minus the CKP LOW time. Figure 10 is representative of a waveform that could be seen when CKREF is not equal to STROBE. If CKREF was significantly faster, additional non-valid data bits would occur between data words. Figure 10. Deserializer Timing Diagram (Serializer Source: CKREF does not equal STROBE) ### LVCMOS Data I/O The LVCMOS input buffers have a nominal threshold value equal to half $V_{DD}$ . The input buffers are only operational when the device is operating as a serializer. When the device is operating as a deserializer, the inputs are gated off to conserve power. The LVCMOS 3-STATE output buffers are rated for a source / sink current of approximately 0.5mA at 1.8V. The outputs are active when the DIRI signal and either S1 or S2 is asserted HIGH. When the DIRI signal and either S1 or S2 is asserted LOW, the bi-directional LVC-MOS I/Os is in a HIGH-Z state. Under purely capacitive load conditions, the output swings between GND and $V_{DDP}.$ When S1 or S2 initially transitions HIGH, the initial state of the deserializer LVCMOS outputs is zero. Unused LVCMOS input buffers must be either tied off to a valid logic LOW or a valid logic HIGH level to prevent static current draw due to a floating input. Unused LVC-MOS output should be left floating. Unused bi-directional pins should be connected to GND through a high-value resistor. If a FIN224AC device is configured as an unidirectional serializer, unused data I/O can be treated as unused inputs. If the FIN224AC is hardwired as a deserializer, unused data I/O can be treated as unused outputs. The FIN224AC family offers fast and slow LVCMOS edge rates to meet emissions and loading requirements. ## **Differential I/O Circuitry** The FIN224AC employs FSC proprietary Current Transistor Logic (CTL) Input / Output (I/O) technology. CTL is a low-power, low-EMI differential swing I/O technology. The CTL output driver generates a constant output source and sink current. The CTL input receiver senses the current difference and direction from the corresponding output buffer to which it is connected. This differs from LVDS, which uses a constant current source output, but a voltage sense receiver. Like LVDS, an input source termination resistor is required to properly terminate the transmission line. The FIN224AC device incorporates an internal termination resistor on the CKSI receiver and a gated internal termination resistor on the DS input receiver. The gated termination resistor ensures proper termination regardless of direction of data flow. The rela- tive greater sensitivity of the current sense receiver of CTL allows it to work at much lower current drive and a much lower voltage. During power down mode, the differential inputs are disabled and powered down and the differential outputs are placed in a HIGH-Z state. CTL inputs have an inherent failsafe capability that supports floating inputs. When the CKSI input pair of the serializer is unused, it can reliably be left floating. Alternately both of the inputs can be connected to ground. CTL inputs should never be connected to VDD. When the CKSO output of the deserializer is unused, it should be allowed to float. Figure 11. Bi-Directional Differential I/O Circuitry ## Phase-Locked Loop (PLL) Circuitry The CKREF input signal is used to provide a reference to the PLL. The PLL generates internal timing signals capable of transferring data at 13 times the incoming CKREF signal. The output of the PLL is a bit clock that is used to serialize the data. The bit clock is also sent source synchronously with the serial data stream. There are two ways to disable the PLL. The PLL can be disabled by entering the Mode 0 state (S1 = S2 = 0). The PLL disables immediately upon detecting a LOW on both the S1 and S2 signals. When any of the other modes are entered by asserting either S1 or S2 HIGH and by providing a CKREF signal, the PLL powers-up and goes through a lock sequence. One must wait the specified number of clock cycles prior to capturing valid data into the parallel port. ## **Application Mode Diagrams** Unidirectional Data Transfer Figure 14 shows a half duplex connectivity diagram with FIN224AC, which has similar functionality as FIN24AC. This connectivity allows for two unidirectional data streams to be sent across a single pair of SerDes. Data is sent on a frame-by-frame basis. For this mode of operation, there needs to be some synchronization between when the camera sends its data frame and when the LCD sends its data. One option is to have the LCD send data during the camera blanking period. External logic is needed for this mode of operation. Devices alternate frames of data controlled by a direction control and a direction sense. When DIRI, on the righthand FIN224AC is HIGH, data is sent from the camera to the camera interface at the base. When DIRI, on the right-hand FIN224AC, goes LOW, data is sent from the baseband process to the LCD. The direction is then changed at DIRO on the right-hand FIN224AC indicating to the left-hand FIN224AC to change direction. Data is sent from the base LCD unit to the LCD. The DIRO pin on the left-hand FIN24AC is used to indicate to the base control unit that the signals are changing direction and the LCD is available to be sent data. DIRI on the right-hand FIN224AC could typically use a timing reference signal, such as VSYNC from the camera interface, to indicate direction change. A derivative of this signal may be required to make sure that no data is lost in the final data transfer. Figure 12. FIN224AC RGB Figure 13. FIN224AC Microcontroller Figure 14. Multiple Units, Unidirectional Signals in Each Direction <sup>3)</sup> VDDP= (1.65V to 3.6V) REFCLK is a continously running clock with a frequency greater than /WRITE\_ENABLE. ## **Absolute Maximum Ratings** The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table defines the conditions for actual device operation. | Symbol | Parameter | Min. | Max. | Unit | |------------------|-------------------------------------------------------------------------------|------------|------|------| | V <sub>DD</sub> | Supply Voltage | -0.5 | +4.6 | V | | | ALL input/Output Voltage | -0.5 | +4.6 | V | | | CTL Output Short Circuit Duration | Continuous | | | | T <sub>STG</sub> | Storage Temperature Range | -65 | +150 | °C | | $T_J$ | Maximum Junction Temperature | | +150 | °C | | T <sub>L</sub> | Lead Temperature | | +260 | °C | | | Human Body Model, 1.5KΩ, 100pF | | | | | ESD | All Pins | | >2 | kV | | | S1, S2, CKSO, CKSI, DSO, DSI, VDDA, VDDS, VDDP (as specified in IEC61000-4-2) | | >15 | kV | ## **Recommended Operating Conditions** | Symbol | Parameter | Min. | Max. | Unit | |----------------------------|--------------------------------------|------|------|-------| | $V_{\rm DDA}, V_{\rm DDS}$ | Supply Voltage | 2.5 | 3.0 | V | | V <sub>DDP</sub> | Supply Voltage | 1.65 | 3.6 | V | | T <sub>A</sub> | Operating Temperature <sup>(2)</sup> | -30 | +70 | °C | | V <sub>DDA-PP</sub> | Supply Noise Voltage | | 100 | mVp-p | #### Notes: 2. Absolute maximum ratings are DC values beyond which the device may be damaged or have its useful life impaired. The datasheet specification should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside datasheet specifications. ### **DC Electrical Characteristics** Over-supply voltage and operating temperature ranges, unless otherwise specified. | Symbol | Parameter | Test | Conditions | Min. | Typ. <sup>(3)</sup> | Max. | Unit | |------------------|----------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------|---------------------|----------------------------------------------------------------------------------------|------| | LVCMOS | 1/0 | l | | | | | | | V <sub>IH</sub> | Input High Voltage | | | 0.65 x V <sub>DDP</sub> | | $V_{\mathrm{DDP}}$ | | | $V_{IL}$ | Input Low Voltage | | | GND | | 0.35 x V <sub>DDP</sub> | V | | | Output High Voltage | I <sub>OH</sub> = 2.0mA | $V_{DDP} = 3.3 \pm 0.30$ | $0.75 \mathrm{x}\mathrm{V}_\mathrm{DDP}$ | | | V | | $V_{OH}$ | | | V <sub>DDP</sub> = 2.5±-0.20 | | | | | | | | | V <sub>DDP</sub> = 1.8±0.18 | | | | | | | Output Low Voltage I <sub>OL</sub> = 2.0 | | $V_{DDP} = 3.3 \pm 0.30$ | | | 0.25 x V <sub>DDP</sub> | V | | $V_{OL}$ | | | V <sub>DDP</sub> = 2.5±0.20 | | | | | | | | | V <sub>DDP</sub> = 1.8±0.18 | | | V <sub>DDP</sub> 0.35 x V <sub>DDP</sub> 0.25 x V <sub>DDP</sub> 5.0 ±5 ±5 ±5 -50 ±5 | | | I <sub>IN</sub> | Input Current | $V_{IN} = 0V \text{ to } 3.6$ | 6V | -5.0 | | 5.0 | μA | | DIFFERE | NTIAL I/O | | | • | | | | | I <sub>ODH</sub> | Output HIGH source current | V <sub>OS</sub> = 1.0V | | | -1.75 | | μΑ | | I <sub>ODL</sub> | Output LOW sink current | V <sub>OS</sub> = 1.0V | | | 0.950 | | μΑ | | | Short-Circuit Output | V <sub>OUT</sub> = 0V | Driver Enabled | | | | mA | | Ios | Current | | Driver Disabled | | | V <sub>DDP</sub> 0.35 x V <sub>DDP</sub> 0.25 x V <sub>DDP</sub> 5.0 ±5 ±5 ±5 -50 ±5 | μΑ | | I <sub>OZ</sub> | Disabled Output<br>Leakage Current | CKSO, DSO =<br>S2 = S1 = 0V | OV to V <sub>DDS</sub> | | ±1 | ±5 | μA | | I <sub>TH</sub> | Differential Input Threshold<br>High Current | See Figure 6 a | and Table 2 | 50 | | | μA | | I <sub>TL</sub> | Differential Input Threshold<br>Low Current | See Figure 6 a | and Table 2 | | | -50 | μA | | I <sub>IZ</sub> | Disabled Input Leakage<br>Current | CKSI, DSI = 0<br>S2 = S1 = 0V | V to V <sub>DDS</sub> | | ±1 | ±5 | uA | | I <sub>IS</sub> | Short-Circuit Input Current | Vout =V <sub>DDS</sub> | | | | | mA | | V <sub>ICM</sub> | Input Common Mode<br>Range | V <sub>DDS</sub> = 2.775 | ±5% | 0.5 | | V <sub>DDS-1</sub> | V | | R <sub>TRM</sub> | CKSI, DS Internal Receiver<br>Termination Resistor | V <sub>ID</sub> = 50mV, V<br> CKSI <sup>+</sup> – CKS | I <sub>IC</sub> = 925mV, DIRI = 0<br>BI <sup>-</sup> = V <sub>ID</sub> | | 100 | | Ω | ### Notes: Typical values are given for V<sub>DD</sub> = 2.775V and T<sub>A</sub> = 25°C. Positive current values refer to the current flowing into the device and negative values refer to the current flowing out of the pins. Voltages are referenced to GROUND unless otherwise specified (except ΔV<sub>OD</sub> and V<sub>OD</sub>). ## **Power Supply Currents** | Symbol | Parameter | Test Con | ditions | | Min. | Typ. <sup>(4)</sup> | Max. | Unit | |----------|------------------------------------------------|------------------------------------------|---------------|-------|------|---------------------|------|------| | IDDA1 | VDDA Serializer Static Supply Current | All DP and Control NOCKREF, S2 = 0, | | | | 450 | | μA | | IDDA2 | VDDA Deserializer Static Supply Current | All DP and Control I<br>NOCKREF, S2 = 0, | | | 550 | | μA | | | IDDS1 | VDDS Serializer Static Supply Current | All DP and Control NOCKREF, S2 = 0, | | | | 4 | | mA | | IDDS2 | VDDS Deserializer Static Supply Current | All DP and Control NOCKREF, S2 = 0, | | | | 4.5 | | mA | | IDD_PD | VDD Power-Down Supply Current IDD_PD = IDDA | S1 = S2 = 0 All Input | | 0.1 | | μA | | | | IDD_SER1 | 26:1 Dynamic Serializer | CKREF = STROBE | | 2MHz | | 9 | | mA | | | Power Supply Current IDD SER1 = IDDA+IDDS+IDDP | DIRI = H | S1 = 1 | 5MHz | | 14 | | | | | SERT = IDDA+IDDS+IDDF | | S2 = 1 | 5MHz | | 9 | | | | | S2 = 1 10MHz 9 | S1 | S1 = 0 | 15MHz | | 17 | | | | | | | | | | | | | | | | | S1 = 1 | 26MHz | | 16 | | • | | IDD_DES1 | 26:1 Dynamic Deserializer | CKREF = STROBE | | 2MHz | | 5 | | mA | | | Power Supply Current IDD DES1 = IDDA+IDDS+IDDP | DIRI = L | S1 = 1 | 5MHz | | 6 | | • | | | IDD_DE31 = IDDA+IDD3+IDDF | | S2 = 1 | 5MHz | | 4 | | | | | | | S1 = 0 | 15MHz | | 5 | | • | | | | | S2 = 1 | 10MHz | | 7 | | | | | | | S1 = 1 | 26MHz | | 11 | | • | | IDD_SER2 | 26:1 Dynamic Serializer | NO CKREF | NO CKREF 2MHz | | | | | mA | | | Power Supply Current IDD SES2 = IDDA+IDDS+IDDP | STROBE Active<br>CKSI = 15x STROB | 5MHz | | 8 | | • | | | | טטון – טערייטטאיוטטיין – אטטרייטטיין | DIRI = H | 10MHz | | 10 | | | | | | | | | 15MHz | | 12 | | | #### Notes 4. Typical values are given for V<sub>DD</sub> = 2.775V and T<sub>A</sub> = 25°C. Positive current values refer to the current flowing into the device and negative values refer to the current flowing out of the pins. Voltages are referenced to GROUND unless otherwise specified (except ΔV<sub>OD</sub> and V<sub>OD</sub>). ## **AC Electrical Characteristics** Characteristics at recommended over-supply voltage and operating temperature ranges, unless otherwise specified. | Symbol | Parameter | Test Conditions | | Min. | Typ. <sup>(5)</sup> | Max. | Units | |---------------------------------|--------------------------------------------------------------|---------------------------------------------------|-------------------------------------|-------------------------------|---------------------|-------------------|-------| | Serializer | Input Operating Conditions | 1 | | | | | ı | | t <sub>TCP</sub> | CKREF Clock Period<br>(2MHz – 20MHz) | CKREF = STROBE<br>See Figure 15 | S2=0 S1=1<br>S2=1 S1=0<br>S2=1 S1=1 | 200<br>66<br>38.5 | Т | 500<br>200<br>100 | ns | | f <sub>REF</sub> | CKREF Frequency Relative to STROBE | CKREF does not = STROBE | S2=0 S1=1 | 2.25 x<br>f <sub>STROBE</sub> | | | MHz | | t <sub>CPWH</sub> | CKREF Clock High Time | | | 0.2 | 0.5 | | Т | | t <sub>CPWL</sub> | CKREF Clock Low Time | | | 0.2 | 0.5 | | Т | | t <sub>CLKT</sub> | LVCMOS Input Transition Time | See Figure 17 | | | | 90.0 | ns | | t <sub>SPWH</sub> | STROBE Pulse Width HIGH/LOW | See Figure 17 | | (Tx4)/26 | | (Tx22)/26 | ns | | f <sub>MAX</sub> | Maximum Serial Data Rate | CKREF x 26 | S2=0 S1=1<br>S2=1 S1=0<br>S2=1 S1=1 | 52<br>130<br>260 | | 130<br>390<br>676 | Mb/s | | t <sub>STC</sub> | DP <sub>(n)</sub> Setup to STROBE | DIRI = 1 | • | 2.5 | | | ns | | t <sub>HTC</sub> | DP <sub>(n)</sub> Hold to STROBE | | 2.0 | | | ns | | | Serializer / | AC Electrical Characteristics | • | | | | | ı | | t <sub>TCCD</sub> | Transmitter Clock Input to Clock Output Delay | CKREF = STROBE | | 33a+1.5 | | 35a+6.5 | ns | | t <sub>SPOS</sub> | CKSO Position Relative to DS <sup>(6)</sup> | | | -50.0 | | 250 | ps | | PLL AC El | ectrical Characteristics | | | | | <u> </u> | | | t <sub>TPLLS0</sub> | Serializer Phase Lock Loop<br>Stabilization Time | See Figure 19 | | | | 200 | μs | | t <sub>TPLLD0</sub> | PLL Disable Time Loss of Clock | See Figure 22 | | | | 30.0 | μs | | t <sub>TPLLD1</sub> | PLL Power-Down Time <sup>(7)</sup> | See Figure 23 | | | | 20.0 | ns | | Deserialize | er Input Operating Conditions | • | | | | | ı | | t <sub>S_DS</sub> | Serial Port Setup Time,<br>DS-to-CKSI <sup>(8)</sup> | | | 1.4 | | | ns | | t <sub>H_DS</sub> | Serial Port Hold Time,<br>DS-to-CKS <sup>(8)</sup> | | | -250 | | | ps | | Deserialize | er AC Electrical Characteristics | • | | | | | ı | | t <sub>RCOP</sub> | Deserializer Clock Output<br>(CKP OUT) Period <sup>(9)</sup> | See Figure 18 | | 50.0 | Т | 500 | ns | | t <sub>RCOL</sub> | CKP OUT Low Time | See Figure 18 (Risin | g Edge | 13a-3 | | 13a+3 | ns | | t <sub>RCOH</sub> | CKP OUT High Time | STROBE) <sup>(9)</sup> Serializ<br>STROBE = CKREF | er source | 13a-3 | | 13a+3 | ns | | t <sub>PDV</sub> | Data Valid to CKP LOW | See Figure 18 (Rising Edge STROBE) | | 8a-6 | | 8a+1 | ns | | t <sub>ROLH</sub><br>(FIN224AC) | Output Rise Time (20% to 80%) | C <sub>L</sub> = 8pF<br>See Figure 15 | | | 18 | | ns | | t <sub>ROHL</sub><br>(FIN224AC) | Output Fall Time (20% to 80%) | C <sub>L</sub> = 8pF<br>See Figure 15 | | | 18 | | ns | #### Notes: - 5. Typical values are given for V<sub>DD</sub> = 2.775V and T<sub>A</sub> = 25°C. Positive current values refer to the current flowing into device and negative values means current flowing out of the pins. Voltages are referenced to GROUND unless otherwise specified (except DVOD and VOD). - 6. Skew is measured from either the rising or falling edge of CKSO clock to the rising or falling edge of data (DSO). Signals are edge aligned. Both outputs should have identical load conditions for this test to be valid. - 7. The power-down time is a function of the CKREF frequency prior to CKREF being stopped HIGH or LOW and the state of the S1/S2 mode pins. The specific number of clock cycles required for the PLL to be disabled varies dependent upon the operating mode of the device. - 8. Signals are transmitted from the serializer source synchronously. Note that, in some cases, data is transmitted when the clock remains at a HIGH state. Skew should only be measured when data and clock are transitioning at the same time. Total measured input skew would be a combination of output skew from the serializer, load variations, and ISI and jitter effects. - 9. (a = (1/f)/13) Rising edge of CKP appears approximately 13 bit times after the falling edge of the CKP output. Falling edge of CKP occurs approximately eight bit times after a data transition or six bit times after the falling edge of CKSO. Variation of the data with respect to the CKP signal is due to internal propagation delay differences of the data and CKP path and propagation delay differences on the various data pins. Note that if the CKREF is not equal to STROBE for the serializer, the CKP signal does not maintain a 50% duty cycle. The low time of CKP remains 13 bit times. ## **Control Logic Timing Controls** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------|------|------|------|-------| | t <sub>PHL_DIR</sub> ,<br>t <sub>PLH_DIR</sub> | Propagation Delay<br>DIRI-to-DIRO | DIRI LOW-to-HIGH or HIGH-to-LOW | | | 17.0 | ns | | $t_{PLZ}, t_{PHZ}$ | Propagation Delay DIRI-to-DP | DIRI LOW-to-HIGH | | | 25.0 | ns | | $t_{PZL}, t_{PZH}$ | Propagation Delay DIRI-to-DP | DIRI HIGH-to-LOW | | | 25.0 | ns | | $t_{PLZ}, t_{PHZ}$ | Deserializer Disable Time:<br>S0 or S1 to DP | DIRI = 0,<br>S1(2) = 0 and S2(1) = LOW-to-HIGH Figure 24 | | | 25.0 | ns | | $t_{PZL}, t_{PZH}$ | Deserializer Enable Time:<br>S0 or S1 to DP | DIRI = $0$ , $^{(10)}$<br>S1(2) = 0 and S2(1) = LOW-to-HIGH Figure 24 | | | 2.0 | μs | | $t_{PLZ}, t_{PHZ}$ | Serializer Disable Time:<br>S0 or S1 to CKSO, DS | DIRI = 1,<br>S1(2) = 0 and S2(1) = HIGH-to-LOW Figure 23 | | | 25.0 | ns | | $t_{PZL}, t_{PZH}$ | Serializer Enable Time:<br>S0 or S1 to CKSO, DS | DIRI = 1,<br>S1(2) and S2(1) = LOW-to-HIGH Figure 23 | | | 65.0 | ns | #### Notes: ### Capacitance | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |----------------------|------------------------------------------------------|----------------------------------------------------|------|------|------|-------| | C <sub>IN</sub> | | DIRI = 1, S1 = S2 = 0,<br>V <sub>DD</sub> = 2.5V | | 2.0 | | pF | | C <sub>IO</sub> | Capacitance of Parallel Port Pins DP <sub>1:12</sub> | DIRI = 1, S1 = S2 = 0,<br>V <sub>DD</sub> = 2.5V | | 2.0 | | pF | | C <sub>IO-DIFF</sub> | Capacitance of Differential I/O Signals | DIRI = 0, S1 = S2 = 0,<br>V <sub>DD</sub> = 2.775V | | 2.0 | | pF | <sup>10.</sup> Deserializer Enable Time includes the amount of time required for internal voltage and current references to stabilize. This time is significantly less than the PLL Lock Time and therefore does not limit overall system startup time. ## **AC Loading and Waveforms** Figure 15. LVCMOS Output Load and Transition Times Figure 17. LVCMOS Clock Parameters Figure 19. Serializer PLL Lock Time **Setup:** MODE0 = "0" or "1", MODE1 = "1", SER/<del>DES</del> = "1" Figure 16. Serial Setup and Hold Time Setup: EN\_DES = "1", CKSI and DSI are valid signals Figure 18. Deserializer Data Valid Window Time and Clock Output Parameters Note: STROBE = CKREF Figure 20. Serializer Clock Propagation Delay ## AC Loading and Waveforms (Continued) Figure 21. Deserializer Clock Propagation Delay Note: CKREF Signal can be stopped either High or LOW Figure 22. PLL Loss of Clock Disable Time Figure 23. PLL Power-Down Time Note: CKREF must be active and PLL must be stable Figure 24. Serializer Enable and Disable Time Note: If S1(2) transitioning then S2(1) must = 0 for test to be valid Figure 25. Deserializer Enable and Disable Times ## **Tape and Reel Specification** ### **BGA Embossed Tape Dimension** Dimensions are in millimeters. | Package | A <sub>0</sub> | B <sub>0</sub> | D | D <sub>1</sub> | E | F | K <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | P <sub>2</sub> | T | T <sub>C</sub> | W | W <sub>C</sub> | |-----------|----------------|----------------|-------|----------------|------|------|----------------|----------------|----------------|----------------|------|----------------|------|----------------| | 3.5 x 4.5 | TBD | TBD | 1.55 | 1.5 | 1.75 | 5.5 | 1.1 | 8.0 | 4.0 | 2.0 | 0.3 | 0.07 | 12.0 | 9.3 | | | ±0.1 | ±0.1 | ±0.05 | Min. | ±0.1 | ±0.1 | ±0.1 | Тур. | Тур. | ±0/05 | Тур. | ±0.005 | ±0.3 | Тур. | #### Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/JEDEC RS-481 rotational and lateral movement requirements (see sketches A, B, and C). ### **Shipping Reel Dimensions** Dimensions are in millimeters. | Tape<br>Width | Dia A | Dim B | Dia C | Dia D | Dim N | Dim W1 | Dim W2 | Dim W3<br>(LSL-USL) | |---------------|----------|----------|-------------------|-----------|----------|----------------|-----------|---------------------| | 8 | | | 40.0 | | | 0.4 | 14.4 Max. | 7.9 ~ 10.4 | | 12 | 330 Max. | 1.5 Min. | 13.0<br>+0.5/–0.2 | 20.2 Min. | 178 Min. | 8.4<br>+2.0/–0 | 18.4 Max. | 11.9 ~ 15.4 | | 16 | | | . 0.0/ 0.2 | | | . 2.0/ | 22.4 Max. | 15.9 ~ 19.4 | ## Tape and Reel Specification (Continued) ## **MLP Embossed Tape Dimension** Dimensions are in millimeters. | Package | A <sub>0</sub> | B <sub>0</sub> | D | D <sub>1</sub> | E | F | K <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | P <sub>2</sub> | Т | T <sub>C</sub> | W | W <sub>C</sub> | |---------|----------------|----------------|-------|----------------|------|------|----------------|----------------|----------------|----------------|------|----------------|------|----------------| | 5 x 5 | 5.35<br>±0.1 | 5.35<br>±0.1 | 1.55 | 1.5 | 1.75 | 5.5 | 1.4 | 8 Тур. | 4 Typ | 2.0 | 0.3 | 0.07 | 12 | 9.3 | | 6 x 6 | 6.30<br>±0.1 | 6.30<br>±0.1 | ±0.05 | Min. | ±0.1 | ±0.1 | ±0.1 | о тур. | 4 тур. | ±0.05 | Тур. | ±0.005 | ±0.3 | Тур. | Ao, Bo, and Ko dimensions are determined with respect to the EIA/JEDEC RS-481 rotational and lateral movement requirements (see sketches A, B, and C). ### **Shipping Reel Dimension** Dimensions are in millimeters. | Tape<br>Width | Dia A | Dim B | Dia C | Dia D | Dim N | Dim W1 | Dim W2 | Dim W3<br>(LSL-USL) | |---------------|----------|----------|-------------------|-----------|----------|----------------|-----------|---------------------| | 8 | | | 40.0 | | | 0.4 | 14.4 Max. | 7.9 ~ 10.4 | | 12 | 330 Max. | 1.5 Min. | 13.0<br>+0.5/–0.2 | 20.2 Min. | 178 Min. | 8.4<br>+2.0/–0 | 18.4 Max. | 11.9 ~ 15.4 | | 16 | | | 10.07 0.2 | | | . 2.0/ | 22.4 Max. | 15.9 ~ 19.4 | ## **Physical Dimensions** Dimensions are in millimeters unless otherwise noted. 0 0 0 0 0 0 0 0 0 0 00000 LAND PATTERN RECOMMENDATION 0 0 0 0 0 ## B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 D. STATISTICAL TOLERANCING FOR REFERENCE REFER TO MAX DIMENSION FOR QA INSPECTION A. CONFORMS TO JEDEC REGISTRATION MO-195, E. LAND PATTERN RECOMENDATION PER IPC-7351 TABLE14-15 LAND PATTERN NAME PER TABLE 3-15: BGA50P+6X7-42 BGA42ArevB NOTES: Figure 26. Pb-Free 42-Ball Ultra Small Scale Ball Grid Array (USS-BGA), JEDEC MO-195, 3.5mm Wide ## Physical Dimensions (Continued) Dimensions are in millimeters unless otherwise noted. - A. CONFORMS TO JEDEC REGISTRATION MO-220, VARIATION WJJD-2 WITH EXCEPTION THIS IS A SAWN VERSION. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER - D. LAND PATTERN PER IPC SM-782 FABRICATION AND ASSEMBLY TOLERANCES OF 0.1 MM APPLIED F. WIDTH REDUCED TO AVOID SOLDER BRIDGING. - G. DIMENSIONS ARE NOT INCLUSIVE OF BURRS, MOLD FLASH, NOR TIE BAR PROTRUSIONS. MLP40Arev2 Figure 27. Pb-Free 40-Terminal Molded Leadless Package (MLP), Quad, JEDEC MO-220, 6mm Square #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx <sup>™</sup> ActiveArray <sup>™</sup> Bottomless <sup>™</sup> Build it Now <sup>™</sup> CoolFET <sup>™</sup> | FACT Quiet Series™ GlobalOptoisolator™ GTO™ HiSeC™ I <sup>2</sup> C™ | OCX™<br>OCXPro™<br>OPTOLOGIC®<br>OPTOPLANAR™<br>PACMAN™ | SILENT SWITCHER <sup>®</sup> SMART START™ SPM™ Stealth™ SuperFET™ | UniFET™<br>UltraFET <sup>®</sup><br>VCX™<br>Wire™ | | | | |-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------|--|--|--| | CROSSVOLT™ | i-Lo™ | POP™ | SuperSOT™-3 | | | | | | DOME™ | ImpliedDisconnect™ | Power247™ | SuperSOT™-6 | | | | | | EcoSPARK™ | IntelliMAX™ | PowerEdge™ | SuperSOT™-8 | | | | | | E <sup>2</sup> CMOS™ | ISOPLANAR™ | PowerSaver™ | SyncFET™ | | | | | | EnSigna™ | LittleFET™ | PowerTrench <sup>®</sup> | TCM™ | | | | | | FACT™ | MICROCOUPLER™ | QFET® | TinyBoost™ | | | | | | FAST <sup>®</sup> | MicroFET™ | QS™ | TinyBuck™ | | | | | | FASTr™ | MicroPak™ | QT Optoelectronics™ | TinyPWM™ | | | | | | FPS™ | MICROWIRE™ | Quiet Series™ | TinyPower™ | | | | | | FRFET™ | MSX™ | RapidConfigure™ | TinyLogic <sup>®</sup> | | | | | | | MSXPro™ | RapidConnect™ | TINYOPTO™ | | | | | | Across the board. A | round the world.™ | μSerDes™ | TruTranslation™ | | | | | | The Power Franchi | se <sup>®</sup> | ScalarPump™ | UHC™ | | | | | | Programmable Active Droop™ | | | | | | | | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # PRODUCT STATUS DEFINITIONS Definition of Terms | Datasheet Identification | Product Status | Definition | | | | | |--------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | | | | | Rev. I20