# PIC18F2480/2580/4480/4580 Data Sheet 28/40/44-Pin Enhanced Flash Microcontrollers with ECAN<sup>TM</sup> Technology, 10-Bit A/D and nanoWatt Technology #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - · Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2004, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # 28/40/44-Pin Enhanced Flash Microcontrollers with ECAN<sup>TM</sup> Technology, 10-Bit A/D and nanoWatt Technology #### **Power Managed Modes:** - Run: CPU on, peripherals on - Idle: CPU off, peripherals on - · Sleep: CPU off, peripherals off - Idle mode currents down to 5.8 μA typical - Sleep mode current down to 0.1 μA typical - Timer1 Oscillator: 1.1 μA, 32 kHz, 2V - Watchdog Timer: 2.1 μA - Two-Speed Oscillator Start-up #### Flexible Oscillator Structure: - Four Crystal modes, up to 40 MHz - 4X Phase Lock Loop (PLL) available for crystal and internal oscillators) - · Two External RC modes, up to 4 MHz - Two External Clock modes, up to 40 MHz - · Internal oscillator block: - 8 user selectable frequencies, from 31 kHz to 8 MHz - Provides a complete range of clock speeds, from 31 kHz to 32 MHz when used with PLL - User tunable to compensate for frequency drift - Secondary oscillator using Timer1 @ 32 kHz - Fail-Safe Clock Monitor - Allows for safe shutdown if peripheral clock stops #### **Special Microcontroller Features:** - C compiler optimized architecture with optional extended instruction set - 100,000 erase/write cycle Enhanced Flash program memory typical - 1,000,000 erase/write cycle Data EEPROM memory typical - Flash/Data EEPROM Retention: > 40 years - Self-programmable under software control - · Priority levels for interrupts - 8 x 8 Single Cycle Hardware Multiplier - Extended Watchdog Timer (WDT): - Programmable period from 41 ms to 131s - Single-Supply 5V In-Circuit Serial Programming™ (ICSP™) via two pins - In-Circuit Debug (ICD) via two pins - Wide operating voltage range: 2.0V to 5.5V #### **Peripheral Highlights:** - High current sink/source 25 mA/25 mA - Three external interrupts - One Capture/Compare/PWM (CCP) module - Enhanced Capture/Compare/PWM (ECCP) module (40/44-pin devices only): - One, two or four PWM outputs - Selectable polarity - Programmable dead time - Auto-Shutdown and Auto-Restart - Master Synchronous Serial Port (MSSP) module supporting 3-wire SPI<sup>™</sup> (all 4 modes) and I<sup>2</sup>C<sup>™</sup> Master and Slave modes - Enhanced Addressable USART module - Supports RS-485, RS-232 and LIN 1.3 - RS-232 operation using internal oscillator block (no external crystal required) - Auto-Wake-up on Start bit - Auto-Baud detect - 10-bit, up to 11-channel Analog-to-Digital Converter module (A/D), up to 100 Ksps - Auto-acquisition capability - Conversion available during Sleep - · Dual analog comparators with input multiplexing #### **ECAN Module Features:** - Message bit rates up to 1 Mbps - Conforms to CAN 2.0B ACTIVE Specification - Fully backward compatible with PIC18XXX8 CAN modules - Three modes of operation: - Legacy, Enhanced Legacy, FIFO - Three dedicated transmit buffers with prioritization - · Two dedicated receive buffers - Six programmable receive/transmit buffers - · Three full 29-bit acceptance masks - 16 full 29-bit acceptance filters w/ dynamic association - DeviceNet<sup>™</sup> data byte filter support - Automatic remote frame handling - Advanced error management features | | Prog | ram Memory | Data | Data Memory | | 40 bis | CCP/ | MSSP | | RT | | Timers | |------------|------------------|----------------------------|-----------------|----------------|-----|--------------------|---------------|------|-----------------------------|------|-------|----------| | Device | Flash<br>(bytes) | # Single-Word Instructions | SRAM<br>(bytes) | EEPROM (bytes) | 1/0 | 10-bit<br>A/D (ch) | ECCP<br>(PWM) | SPI™ | Master<br>I <sup>2</sup> C™ | EUSA | Comp. | 8/16-bit | | PIC18F2480 | 16K | 8192 | 768 | 256 | 25 | 8 | 1/0 | Y | Y | 1 | 0 | 1/3 | | PIC18F2580 | 32K | 16384 | 1536 | 256 | 36 | 8 | 1/0 | Υ | Υ | 1 | 0 | 1/3 | | PIC18F4480 | 16K | 8192 | 768 | 256 | 25 | 11 | 1/1 | Υ | Υ | 1 | 2 | 1/3 | | PIC18F4580 | 32K | 16384 | 1536 | 256 | 36 | 11 | 1/1 | Υ | Υ | 1 | 2 | 1/3 | #### **Pin Diagrams** 28-Pin SPDIP, SOIC RB7/KBI3/PGD MCLR/Vpp/RE3 27 □ → RA0/AN0 RB6/KBI2/PGC → RB5/KBI1/PGM RA1/AN1 ◀ RA2/AN2/VREF-25 ☐ ← RB4/KBI0/AN9 PIC18F2480 PIC18F2580 24 ☐ → RB3/CANRX RA3/AN3/VREF+ ← □ RA4/T0CKI ← □ 23 ☐ → RB2/INT2/CANTX RA5/AN4/SS/HLVDIN ← ☐ 21 ☐ → RB0/INT0/AN10 Vss 20 ☐ <del>←</del> VDD OSC1/CLKI/RA7 -OSC2/CLKO/RA6 ← ☐ 10 19 ☐ <del>←</del> Vss RC0/T10SO/T13CKI ← □ 18 ☐ ←→ RC7/RX/DT 17 → RC6/TX/CK RC1/T1OSI ← 12 RC2/CCP1 ← ☐ 13 16 ☐ ←→ RC5/SDO RC4/SDI/SDA RC3/SCK/SCL ← 28-Pin QFN RB7/KBI3/PGD RB6/KBI2/PGC RB5/KBI1/PGM RB4/KBI0/AN9 28272625242322 RA2/AN2/VREF- ←→ ←► RB3/CANRX 21 RA3/AN3/VREF+ ← RB2/INT2/CANTX 2 20 RA4/T0CKI ←→ 3 19 → RB1/INT1/AN8 PIC18F2480 RA5/AN4/SS/HLVDIN 4 18 → RB0/INT0/AN10 PIC18F2580 Vss 5 17 VDD OSC1/CLKI/RA7 -6 16 Vss OSC2/CLKO/RA6 -→ RC7/RX/DT 8 9 10 11 12 13 14 RC1/T10SI -RC2/CCP1 -RC3/SCK/SCL -RC4/SDI/SDA -RC5/SDO -RC6/TX/CK -RC0/T10SO/T13CKI 40-Pin PDIP MCLR/VPP/RE3 -→ RB7/KBI3/PGD RA0/AN0/CVREF -→ RB6/KBI2/PGC 39 RA1/AN1 RB5/KBI1/PGM RA2/AN2/VREF- -→ RB4/KBI0/AN9 RA3/AN3/VREF+ → RB3/CANRX 36 □ ← RA4/T0CKI → → RB2/INT2/CANTX 35 RA5/AN4/SS/HLVDIN → RB1/INT1/AN8 RE0/RD/AN5 → RB0/INT0/FLT0/AN10 33 □ 🕶 RE1/WR/AN6/C1OUT 32 RE2/CS/AN7/C2OUT 10 31 🗖 🖚 Vss VDD -→ RD7/PSP7/P1D Vss. 12 → RD6/PSP6/P1C 29 🗖 🕶 OSC1/CLKI/RA7 -→ RD5/PSP5/P1B 13 28 27 🗖 🖚 OSC2/CLKO/RA6 → RD4/PSP4/ECCP1/P1A RC0/T10S0/T13CKI -26 ☐ ← RC7/RX/DT RC1/T1OSI → RC6/TX/CK 16 25 □ ← RC2/CCP1 -→ RC5/SDO 17 23 ☐ ← RC4/SDI/SDA RC3/SCK/SCL -18 RD0/PSP0/C1IN+ → RD3/PSP3/C2IN-19 21 ☐ → RD2/PSP2/C2IN+ RD1/PSP1/C1IN- → #### Pin Diagrams (Continued) 44-Pin TQFP RC6/TX/CK RC5/SDO RC4/SDI/SDA RD3/PSP3/C2IN-RD2/PSP1/C2IN-RD1/PSP1/C1IN-RD0/PSP0/C1IN-RC3/SCK/SCL RC2/CCP1 RC1/T1OSI NC RC0/T1OSO/T13CKI RC7/RX/DT ◀ RD4/PSP4/ECCP1/P1A → **→** □ □ 2 RD5/PSP5/P1B OSC2/CLKO/RA6 <del>≻⊓</del> RD6/PSP6/P1C OSC1/CLKI/RA7 RD7/PSP7/P1D 29 Vss <del>->□</del> 5 PIC18F4480 28 \_\_\_\_\_ Vdd Vss PIC18F4580 RE2/CS/AN7/C2OUT VDD 26 □□ ◄ RE1/WR/AN6/C1OUT RB0/INT0/FLT0/AN10 RB1/INT1/AN8 25 - → RE0/RD/AN5 RA5/AN4/SS/HLVDIN RB2/INT2/CANTX **→**□□□ 10 24 □□ ← RB3/CANRX **→**□□□ 23 RA4/T0CKI NC RB5/KB10/AN9 RB5/KB11/PGM RB6/KB12/PGD RB7/KB13/PGD MCLR/VPP/RE3 RA0/AN0/CVREF RA1/AN1 RA2/AN2/VREF RA3/AN3/VREF 44-Pin QFN RC6/TX/CK RC5/SDO RC4/SDI/SDA RD3/PSP3/C2IN-RD2/PSP2/C2IN-OSC2/CLKO/RA6 RD4/PSP4/ECCP1/P1A OSC1/CLKI/RA7 RD5/PSP5/P1B 3 4 31 Vss RD6/PSP6/P1C **AVss** 30 29 28 RD7/PSP7/P1D 5 Vpp PIC18F4480 Vss **AVDD** 6 7 8 9 PIC18F4580 RE2/<u>CS</u>/AN7/C2OUT RE1/<u>WR</u>/AN6/C1OUT AVDD VDD 27 26 25 24 RE0/RD/A<u>N5</u> RA5/AN4/SS/HLVDIN RB0/INT0/FLT0/AN10 RB1/INT1/AN8 10 NC RB5/KB1/PGM RB6/KB1/PGM RB6/KB12/PGC RB7/KB13/PGD MCLR/VPP/RE3 RA0/AN0/CVREF RA2/AN2/VREF RA3/AN3/VREF+ RA4/T0CKI RB2/INT2/CANTX ### **Table of Contents** | 1.0 | Device Overview | | |------|--------------------------------------------------------------|-----| | 2.0 | Oscillator Configurations | | | 3.0 | Power Managed Modes | 33 | | 4.0 | Reset | 41 | | 5.0 | Memory Organization | 61 | | 6.0 | Flash Program Memory | 95 | | 7.0 | Data EEPROM Memory | 105 | | 8.0 | 8 x 8 Hardware Multiplier | 111 | | 9.0 | Interrupts | 113 | | 10.0 | I/O Ports | 129 | | 11.0 | Timer0 Module | 147 | | 12.0 | Timer1 Module | 151 | | 13.0 | Timer2 Module | 157 | | 14.0 | Timer3 Module | 159 | | 15.0 | Capture/Compare/PWM (CCP) Modules | 163 | | 16.0 | Enhanced Capture/Compare/PWM (ECCP) Module | 173 | | 17.0 | Master Synchronous Serial Port (MSSP) Module | 187 | | | Enhanced Universal Synchronous Receiver Transmitter (EUSART) | | | | 10-Bit Analog-to-Digital Converter (A/D) Module | | | | Comparator Module | | | 21.0 | Comparator Voltage Reference Module | 263 | | 22.0 | High/Low-Voltage Detect (HLVD) | 267 | | | EČAN Module | | | | Special Features of the CPU | | | 25.0 | Instruction Set Summary | 361 | | | Development Support. | | | | Electrical Characteristics | | | | DC and AC Characteristics Graphs and Tables | | | | Packaging Information | | | | ndix A: Revision History | | | | ndix B: Device Differences | | | | ndix C: Conversion Considerations | | | | ndix D: Migration from Baseline to Enhanced Devices | | | | ndix E: Migration From Mid-Range to Enhanced Devices | | | | ndix F: Migration From High-End to Enhanced Devices | | | | 100 To 1 T | | | | ne Support | _ | | | ms Information and Upgrade Hot Line | | | , | er Response | | | | DECASON/ASON/ASON Droduct Identification System | 400 | #### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Customer Notification System** Register on our web site at www.microchip.com/cn to receive the most current information on all of our products. NOTES: #### 1.0 DEVICE OVERVIEW This document contains device specific information for the following devices: - PIC18F2480 - PIC18F2580 - PIC18F4480 - PIC18F4580 This family of devices offers the advantages of all PIC18 microcontrollers – namely, high computational performance at an economical price – with the addition of high-endurance, Enhanced Flash program memory. In addition to these features, the PIC18F2480/2580/4480/4580 family introduces design enhancements that make these microcontrollers a logical choice for many high-performance, power sensitive applications. #### 1.1 New Core Features #### 1.1.1 nanoWatt TECHNOLOGY All of the devices in the PIC18F2480/2580/4480/4580 family incorporate a range of features that can significantly reduce power consumption during operation. Key items include: - Alternate Run Modes: By clocking the controller from the Timer1 source or the internal oscillator block, power consumption during code execution can be reduced by as much as 90%. - Multiple Idle Modes: The controller can also run with its CPU core disabled but the peripherals still active. In these states, power consumption can be reduced even further, to as little as 4% of normal operation requirements. - On-the-fly Mode Switching: The power managed modes are invoked by user code during operation, allowing the user to incorporate power-saving ideas into their application's software design. - Lower Consumption in Key Modules: The power requirements for both Timer1 and the Watchdog Timer have been reduced by up to 80%, with typical values of 1.1 and 2.1 μA, respectively. - Extended Instruction Set: In addition to the standard 75 instructions of the PIC18 instruction set, PIC18F2480/2580/4480/4580 devices also provide an optional extension to the core CPU functionality. The added features include eight additional instructions that augment indirect and indexed addressing operations and the implementation of Indexed Literal Offset Addressing mode for many of the standard PIC18 instructions. ### 1.1.2 MULTIPLE OSCILLATOR OPTIONS AND FEATURES All of the devices in the PIC18F2480/2580/4480/4580 family offer ten different oscillator options, allowing users a wide range of choices in developing application hardware. These include: - Four Crystal modes, using crystals or ceramic resonators - Two External Clock modes, offering the option of using two pins (oscillator input and a divide-by-4 clock output) or one pin (oscillator input, with the second pin reassigned as general I/O) - Two External RC Oscillator modes with the same pin options as the External Clock modes - An internal oscillator block which provides an 8 MHz clock (±2% accuracy) and an INTRC source (approximately 31 kHz, stable over temperature and VDD), as well as a range of 6 user selectable clock frequencies, between 125 kHz to 4 MHz, for a total of 8 clock frequencies. This option frees the two oscillator pins for use as additional general purpose I/O. - A Phase Lock Loop (PLL) frequency multiplier, available to both the high-speed crystal and internal oscillator modes, which allows clock speeds of up to 40 MHz. Used with the internal oscillator, the PLL gives users a complete selection of clock speeds, from 31 kHz to 32 MHz – all without using an external crystal or clock circuit. Besides its availability as a clock source, the internal oscillator block provides a stable reference source that gives the family additional features for robust operation: - Fail-Safe Clock Monitor: This option constantly monitors the main clock source against a reference signal provided by the internal oscillator. If a clock failure occurs, the controller is switched to the internal oscillator block, allowing for continued low-speed operation or a safe application shutdown. - Two-Speed Start-up: This option allows the internal oscillator to serve as the clock source from Power-on Reset, or wake-up from Sleep mode, until the primary clock source is available. #### 1.2 Other Special Features - Memory Endurance: The Enhanced Flash cells for both program memory and data EEPROM are rated to last for many thousands of erase/write cycles – up to 100,000 for program memory and 1,000,000 for EEPROM. Data retention without refresh is conservatively estimated to be greater than 40 years. - Self-programmability: These devices can write to their own program memory spaces under internal software control. By using a bootloader routine located in the protected Boot Block at the top of program memory, it becomes possible to create an application that can update itself in the field. - Extended Instruction Set: The PIC18F2480/2580/4480/4580 family introduces an optional extension to the PIC18 instruction set, which adds 8 new instructions and an Indexed Addressing mode. This extension, enabled as a device configuration option, has been specifically designed to optimize re-entrant application code originally developed in high-level languages, such as C. - Enhanced CCP module: In PWM mode, this module provides 1, 2 or 4 modulated outputs for controlling half-bridge and full-bridge drivers. Other features include Auto-Shutdown, for disabling PWM outputs on interrupt or other select conditions and Auto-Restart, to reactivate outputs once the condition has cleared. - Enhanced Addressable USART: This serial communication module is capable of standard RS-232 operation and provides support for the LIN bus protocol. Other enhancements include automatic baud rate detection and a 16-bit Baud Rate Generator for improved resolution. When the microcontroller is using the internal oscillator block, the EUSART provides stable operation for applications that talk to the outside world without using an external crystal (or its accompanying power requirement). - 10-bit A/D Converter: This module incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period and thus, reduce code overhead. - Extended Watchdog Timer (WDT): This enhanced version incorporates a 16-bit prescaler, allowing a time-out range from 4 ms to over 131 seconds, that is stable across operating voltage and temperature. ## 1.3 Details on Individual Family Members Devices in the PIC18F2480/2580/4480/4580 family are available in 28-pin (PIC18F2X80) and 40/44-pin (PIC18F4X80) packages. Block diagrams for the two groups are shown in Figure 1-1 and Figure 1-2. The devices are differentiated from each other in six ways: - Flash program memory (16 Kbytes for PIC18FX480 devices; 32 Kbytes for PIC18FX580). - A/D channels (8 for PIC18F2X80 devices; 11 for PIC18F4X80 devices). - 3. I/O ports (3 bidirectional ports and 1 input only port on PIC18F2X80 devices; 5 bidirectional ports on PIC18F4X80 devices). - CCP and Enhanced CCP implementation (PIC18F2X80 devices have 1 standard CCP module; PIC18F4X80 devices have one standard CCP module and one ECCP module). - Parallel Slave Port (present only on PIC18F4X80 devices). - 6. PIC18F4X80 devices provide two comparators. All other features for devices in this family are identical. These are summarized in Table 1-1. The pinouts for all devices are listed in Table 1-2 and Table 1-3. Like all Microchip PIC18 devices, members of the PIC18F2480/2580/4480/4580 family are available as both standard and low-voltage devices. Standard devices with Enhanced Flash memory, designated with an "F" in the part number (such as PIC18F2580), accommodate an operating VDD range of 4.2V to 5.5V. Low-voltage parts, designated by "LF" (such as PIC18LF2580), function over an extended VDD range of 2.0V to 5.5V. TABLE 1-1: DEVICE FEATURES | Features | PIC18F2480 | PIC18F2580 | PIC18F4480 | PIC18F4580 | |------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | Operating Frequency | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | | Program Memory (Bytes) | 16384 | 32768 | 16384 | 32768 | | Program Memory (Instructions) | 8192 | 16384 | 8192 | 16384 | | Data Memory (Bytes) | 768 | 1536 | 768 | 1536 | | Data EEPROM Memory (Bytes) | 256 | 256 | 256 | 256 | | Interrupt Sources | 19 | 19 | 20 | 20 | | I/O Ports | Ports A, B, C, (E) | Ports A, B, C, (E) | Ports A, B, C, D, E | Ports A, B, C, D, E | | Timers | 4 | 4 | 4 | 4 | | Capture/Compare/PWM Modules | 1 | 1 | 1 | 1 | | Enhanced Capture/<br>Compare/PWM Modules | 0 | 0 | 1 | 1 | | ECAN Module | 1 | 1 | 1 | 1 | | Serial Communications | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | | Parallel Communications (PSP) | No | No | Yes | Yes | | 10-bit Analog-to-Digital Module | 8 Input Channels | 8 Input Channels | 11 Input Channels | 11 Input Channels | | Comparators | 0 | 0 | 2 | 2 | | Resets (and Delays) | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | | Programmable High/Low-Voltage Detect | Yes | Yes | Yes | Yes | | Programmable Brown-out Reset | Yes | Yes | Yes | Yes | | Instruction Set | 75 Instructions;<br>83 with Extended<br>Instruction Set<br>enabled | 75 Instructions;<br>83 with Extended<br>Instruction Set<br>enabled | 75 Instructions;<br>83 with Extended<br>Instruction Set<br>enabled | 75 Instructions;<br>83 with Extended<br>Instruction Set<br>enabled | | Packages | 28-pin SPDIP<br>28-pin SOIC<br>28-pin QFN | 28-pin SPDIP<br>28-pin SOIC<br>28-pin QFN | 40-pin PDIP<br>44-pin QFN<br>44-pin TQFP | 40-pin PDIP<br>44-pin QFN<br>44-pin TQFP | FIGURE 1-1: PIC18F2480/2580 (28-PIN) BLOCK DIAGRAM FIGURE 1-2: PIC18F4480/4580 (40/44-PIN) BLOCK DIAGRAM TABLE 1-2: PIC18F2480/2580 PINOUT I/O DESCRIPTIONS | | Pin Nu | mber | Pin | Buffer | | | | | | |-----------------------|----------------|------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pin Name | SPDIP,<br>SOIC | QFN | Туре | Туре | Description | | | | | | MCLR/VPP/RE3<br>MCLR | 1 | 26 | I | ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low Reset to the device. | | | | | | VPP | | | Р | | Programming voltage input. | | | | | | RE3 | | | I | ST | Digital input. | | | | | | OSC1/CLKI/RA7<br>OSC1 | 9 | 6 | ı | ST | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode; CMOS otherwise. | | | | | | CLKI | | | 1 | CMOS | External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, OSC2/CLKO pins.) | | | | | | RA7 | | | I/O | TTL | General purpose I/O pin. | | | | | | OSC2/CLKO/RA6<br>OSC2 | 10 | 7 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | | | | | CLKO | | | 0 | _ | In RC mode, OSC2 pin outputs CLKO which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | | | | | RA6 | | | I/O | TTL | General purpose I/O pin. | | | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output I = Input TABLE 1-2: PIC18F2480/2580 PINOUT I/O DESCRIPTIONS (CONTINUED) | | Pin Nu | mber | Pin | Buffer | | | | | |-------------------|----------------|------|------|--------|-------------------------------------|--|--|--| | Pin Name | SPDIP,<br>SOIC | QFN | Type | Туре | Description | | | | | | | | | | PORTA is a bidirectional I/O port. | | | | | RA0/AN0 | 2 | 27 | | | | | | | | RA0 | | | I/O | TTL | Digital I/O. | | | | | AN0 | | | I | Analog | Analog input 0. | | | | | RA1/AN1 | 3 | 28 | | | | | | | | RA1 | | | I/O | TTL | Digital I/O. | | | | | AN1 | | | I | Analog | Analog input 1. | | | | | RA2/AN2/VREF- | 4 | 1 | | | | | | | | RA2 | | | I/O | TTL | Digital I/O. | | | | | AN2 | | | I | Analog | Analog input 2. | | | | | VREF- | | | I | Analog | A/D Reference Voltage (Low) input. | | | | | RA3/AN3/VREF+ | 5 | 2 | | | | | | | | RA3 | | | I/O | TTL | Digital I/O. | | | | | AN3 | | | I | Analog | Analog input 3. | | | | | VREF+ | | | I | Analog | A/D Reference Voltage (High) input. | | | | | RA4/T0CKI | 6 | 3 | | | | | | | | RA4 | | | I/O | TTL | Digital I/O. | | | | | T0CKI | | | I | ST | Timer0 external clock input. | | | | | RA5/AN4/SS/HLVDIN | 7 | 4 | | | | | | | | RA5 | | | I/O | TTL | Digital I/O. | | | | | <u>AN</u> 4 | | | I | Analog | Analog input 4. | | | | | SS | | | I | TTL | SPI™ Slave Select input. | | | | | HLVDIN | | | I | Analog | High/Low-Voltage Detect input. | | | | | RA6 | | | | | See the OSC2/CLKO/RA6 pin. | | | | | RA7 | | | | | See the OSC1/CLKI/RA7 pin. | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels I = Input O = Output PIC18F2480/2580 PINOUT I/O DESCRIPTIONS (CONTINUED) **TABLE 1-2:** | | Pin Nu | mber | Pin | Buffer | | |----------------------------------------|----------------|------|----------------------|----------------------|---------------------------------------------------------------------------------------------------------------| | Pin Name | SPDIP,<br>SOIC | QFN | Туре | Туре | Description | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | RB0/INT0/ AN10<br>RB0<br>INT0<br>AN10 | 21 | 18 | I/O<br>I<br>I | TTL<br>ST<br>Analog | Digital I/O. External interrupt 0. Analog input 10. | | RB1/INT1/AN8<br>RB1<br>INT1<br>AN8 | 22 | 19 | I/O<br>I<br>I | TTL<br>ST<br>Analog | Digital I/O. External interrupt 1. Analog input 8. | | RB2/INT2/CANTX<br>RB2<br>INT2<br>CANTX | 23 | 20 | I/O<br>I<br>O | TTL<br>ST<br>TTL | Digital I/O. External interrupt 2. CAN bus TX. | | RB3/CANRX<br>RB3<br>CANRX | 24 | 21 | I/O<br>I | TTL<br>TTL | Digital I/O.<br>CAN bus RX. | | RB4/KBI0/AN9<br>RB4<br>KBI0<br>AN9 | 25 | 22 | I/O<br>I<br>I | TTL<br>TTL<br>Analog | Digital I/O. Interrupt-on-change pin. Analog input 9. | | RB5/KBI1/PGM<br>RB5<br>KBI1<br>PGM | 26 | 23 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>Low-Voltage ICSP™ programming enable pin. | | RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC | 27 | 24 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming clock pin. | | RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD | 28 | 25 | I/O<br> <br> <br> /O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming data pin. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels = Input Р = Output = Power PIC18F2480/2580 PINOUT I/O DESCRIPTIONS (CONTINUED) **TABLE 1-2:** | | Pin Nu | Number | | Buffer | | |--------------------------------------------|----------------|--------|-------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | SPDIP,<br>SOIC | QFN | Pin<br>Type | Туре | Description | | | | | | | PORTC is a bidirectional I/O port. | | RC0/T10S0/T13CKI<br>RC0<br>T10S0<br>T13CKI | 11 | 8 | I/O<br>O<br>I | ST<br>—<br>ST | Digital I/O. Timer1 oscillator output. Timer1/Timer3 external clock input. | | RC1/T1OSI<br>RC1 | 12 | 9 | I/O | ST | Digital I/O. | | T1OSI<br>RC2/CCP1 | 13 | 10 | I | CMOS | Timer1 oscillator input. | | RC2<br>CCP1 | 13 | 10 | I/O<br>I/O | ST<br>ST | Digital I/O.<br>Capture1 input/Compare1 output/PWM1 output. | | RC3/SCK/SCL<br>RC3<br>SCK<br>SCL | 14 | 11 | I/O<br>I/O<br>I/O | ST<br>ST<br>ST | Digital I/O. Synchronous serial clock input/output for SPI™ mode. Synchronous serial clock input/output for I <sup>2</sup> C™ mode. | | RC4/SDI/SDA<br>RC4<br>SDI<br>SDA | 15 | 12 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>SPI data in.<br>I <sup>2</sup> C data I/O. | | RC5/SDO<br>RC5<br>SDO | 16 | 13 | I/O<br>O | ST<br>— | Digital I/O.<br>SPI data out. | | RC6/TX/CK<br>RC6<br>TX<br>CK | 17 | 14 | I/O<br>O<br>I/O | ST<br>—<br>ST | Digital I/O. EUSART asynchronous transmit. EUSART synchronous clock (see related RX/DT). | | RC7/RX/DT<br>RC7<br>RX<br>DT | 18 | 15 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O. EUSART asynchronous receive. EUSART synchronous data (see related TX/CK). | | RE3 | | _ | 1 | 1 | See MCLR/VPP/RE3 pin. | | Vss | 8, 19 | 5, 16 | Р | | Ground reference for logic and I/O pins. | | VDD | 20 | 17 | Р | _ | Positive supply for logic and I/O pins. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels = Input = Output 1 Ρ = Power PIC18F4480/4580 PINOUT I/O DESCRIPTIONS **TABLE 1-3:** | Pin Name | Pin Number | | | Pin Buffer | | Description | |------------------------------------|------------|-----|------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | PDIP | QFN | TQFP | Туре | Туре | Description | | MCLR/VPP/RE3<br>MCLR<br>VPP<br>RE3 | 1 | 18 | 18 | I<br>P | ST<br>ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low Reset to the device. Programming voltage input. Digital input. | | OSC1/CLKI/RA7<br>OSC1 | 13 | 32 | 30 | ı | ST | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode; | | CLKI | | | | I | CMOS | CMOS otherwise. External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, OSC2/CLKO pins.) | | RA7 | | | | I/O | TTL | General purpose I/O pin. | | OSC2/CLKO/RA6<br>OSC2 | 14 | 33 | 31 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | CLKO | | | | 0 | _ | In RC mode, OSC2 pin outputs CLKO which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | RA6 | | | | I/O | TTL | General purpose I/O pin. | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output = Input = Power TABLE 1-3: PIC18F4480/4580 PINOUT I/O DESCRIPTIONS (CONTINUED) | | | n Numl | | Pin | Buffer | TIONS (CONTINOLD) | |-----------------------------------------|------|--------|------|-------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------| | Pin Name | PDIP | QFN | TQFP | Туре | Туре | Description | | | | | | | | PORTA is a bidirectional I/O port. | | RA0/AN0/CVREF<br>RA0<br>AN0 | 2 | 19 | 19 | I/O<br>I | TTL<br>Analog | Digital I/O.<br>Analog input 0. | | CVREF | | | | 0 | Analog | Analog Comparator Reference output. | | RA1/AN1<br>RA1 | 3 | 20 | 20 | I/O | TTL | Digital I/O. | | AN1 | | | | ı/O | Analog | Analog input 1. | | RA2/AN2/VREF-<br>RA2<br>AN2<br>VREF- | 4 | 21 | 21 | I/O<br>I<br>I | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog input 2.<br>A/D Reference Voltage (Low) input. | | RA3/AN3/VREF+<br>RA3<br>AN3<br>VREF+ | 5 | 22 | 22 | I/O<br> <br> | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog input 3.<br>A/D Reference Voltage (High) input. | | RA4/T0CKI<br>RA4<br>T0CKI | 6 | 23 | 23 | I/O<br>I | TTL<br>ST | Digital I/O.<br>Timer0 external clock input. | | RA5/AN4/SS/HLVDIN RA5 AN4 SS HLVDIN RA6 | 7 | 24 | 24 | I/O<br> <br> <br> | TTL<br>Analog<br>TTL<br>Analog | Digital I/O. Analog input 4. SPI™ Slave Select input. High/Low-Voltage Detect input. See the OSC2/CLKO/RA6 pin. | | RA7 | | | | | | See the OSC1/CLKI/RA7 pin. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels I = Input O = Output TABLE 1-3: PIC18F4480/4580 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | | | Pin | Buffer | Description | |-------------------------------------------------------|------------|-----|------|--------------------|---------------------------|---------------------------------------------------------------------------------------------------------------| | Pin Name | PDIP | QFN | TQFP | Туре | Туре | Description | | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | RB0/INT0/FLT0/<br>AN10<br>RB0<br>INT0<br>FLT0<br>AN10 | 33 | 9 | 8 | I/O<br>I<br>I<br>I | TTL<br>ST<br>ST<br>Analog | Digital I/O. External interrupt 0. Enhanced PWM Fault input (ECCP1 module). Analog input 10. | | RB1/INT1/AN8<br>RB1<br>INT1<br>AN8 | 34 | 10 | 9 | I/O<br>I<br>I | TTL<br>ST<br>Analog | Digital I/O.<br>External interrupt 1.<br>Analog input 8. | | RB2/INT2/CANTX<br>RB2<br>INT2<br>CANTX | 35 | 11 | 10 | I/O<br>I<br>O | TTL<br>ST<br>TTL | Digital I/O.<br>External interrupt 2.<br>CAN bus TX. | | RB3/CANRX<br>RB3<br>CANRX | 36 | 12 | 11 | I/O<br>I | TTL<br>TTL | Digital I/O.<br>CAN bus RX. | | RB4/KBI0/AN9<br>RB4<br>KBI0<br>AN9 | 37 | 14 | 14 | I/O<br>I<br>I | TTL<br>TTL<br>Analog | Digital I/O.<br>Interrupt-on-change pin.<br>Analog input 9. | | RB5/KBI1/PGM<br>RB5<br>KBI1<br>PGM | 38 | 15 | 15 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>Low-Voltage ICSP™ Programming enable pin. | | RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC | 39 | 16 | 16 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O. Interrupt-on-change pin. In-Circuit Debugger and ICSP programming clock pin. | | RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD | 40 | 17 | 17 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O. Interrupt-on-change pin. In-Circuit Debugger and ICSP programming data pin. | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output = Input TABLE 1-3: PIC18F4480/4580 PINOUT I/O DESCRIPTIONS (CONTINUED) | | 1 | n Numl | | Pin Buffer | | Pagarintian | |--------------------------------------------|------|--------|------|-----------------|----------------|-------------------------------------------------------------------------------------------------------------| | Pin Name | PDIP | QFN | TQFP | Туре | Туре | Description | | | | | | | | PORTC is a bidirectional I/O port. | | RC0/T10S0/T13CKI<br>RC0<br>T10S0<br>T13CKI | 15 | 34 | 32 | I/O<br>O<br>I | ST<br>—<br>ST | Digital I/O. Timer1 oscillator output. Timer1/Timer3 external clock input. | | RC1/T1OSI<br>RC1<br>T1OSI | 16 | 35 | 35 | I/O<br>I | ST<br>CMOS | Digital I/O. Timer1 oscillator input. | | RC2/CCP1<br>RC2<br>CCP1 | 17 | 36 | 36 | I/O<br>I/O | ST<br>ST | Digital I/O.<br>Capture1 input/Compare1 output/PWM1 output. | | RC3/SCK/SCL<br>RC3<br>SCK<br>SCL | 18 | 37 | 37 | I/O<br>I/O | ST<br>ST | Digital I/O. Synchronous serial clock input/output for SPI™ mode. Synchronous serial clock input/output for | | RC4/SDI/SDA | 23 | 42 | 42 | 1/0 | 31 | I <sup>2</sup> C™ mode. | | RC4<br>SDI<br>SDA | | | | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>SPI data in.<br>I <sup>2</sup> C data I/O. | | RC5/SDO<br>RC5<br>SDO | 24 | 43 | 43 | I/O<br>O | ST<br>— | Digital I/O.<br>SPI data out. | | RC6/TX/CK<br>RC6<br>TX<br>CK | 25 | 44 | 44 | I/O<br>O<br>I/O | ST<br>—<br>ST | Digital I/O. EUSART asynchronous transmit. EUSART synchronous clock (see related RX/DT). | | RC7/RX/DT<br>RC7<br>RX<br>DT | 26 | 1 | 1 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O. EUSART asynchronous receive. EUSART synchronous data (see related TX/CK). | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels I = Input O = Output TABLE 1-3: PIC18F4480/4580 PINOUT I/O DESCRIPTIONS (CONTINUED) | Din Name | Pin Number | | | Pin | Buffer | Description | | | |-------------------------------------------------------|------------|-----|------|------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Name | PDIP | QFN | TQFP | Туре | Туре | Description | | | | | | | | | | PORTD is a bidirectional I/O port or a Parallel Slave Port (PSP) for interfacing to a microprocessor port. These pins have TTL input buffers when PSP module is enabled. | | | | RD0/PSP0/C1IN+<br>RD0<br>PSP0<br>C1IN+ | 19 | 38 | 38 | I/O<br>I/O<br>I | ST<br>TTL<br>Analog | Digital I/O. Parallel Slave Port data. Comparator 1 input (+). | | | | RD1/PSP1/C1IN-<br>RD1<br>PSP1<br>C1IN- | 20 | 39 | 39 | I/O<br>I/O<br>I | ST<br>TTL<br>Analog | Digital I/O. Parallel Slave Port data. Comparator 1 input (-) | | | | RD2/PSP2/C2IN+<br>RD2<br>PSP2<br>C2IN+ | 21 | 40 | 40 | I/O<br>I/O<br>I | ST<br>TTL<br>Analog | Digital I/O. Parallel Slave Port data. Comparator 2 input (+). | | | | RD3/PSP3/C2IN-<br>RD3<br>PSP3<br>C2IN- | 22 | 41 | 41 | I/O<br>I/O<br>I | ST<br>TTL<br>Analog | Digital I/O. Parallel Slave Port data. Comparator 2 input (-). | | | | RD4/PSP4/ECCP1/<br>P1A<br>RD4<br>PSP4<br>ECCP1<br>P1A | 27 | 2 | 2 | I/O<br>I/O<br>I/O<br>O | ST<br>TTL<br>ST<br>TTL | Digital I/O. Parallel Slave Port data. Capture2 input/Compare 2 output/PWM2 output. ECCP1 PWM output A. | | | | RD5/PSP5/P1B<br>RD5<br>PSP5<br>P1B | 28 | 3 | 3 | I/O<br>I/O<br>O | ST<br>TTL<br>TTL | Digital I/O. Parallel Slave Port data. ECCP1 PWM output B. | | | | RD6/PSP6/P1C<br>RD6<br>PSP6<br>P1C | 29 | 4 | 4 | I/O<br>I/O<br>O | ST<br>TTL<br>TTL | Digital I/O. Parallel Slave Port data. ECCP1 PWM output C. | | | | RD7/PSP7/P1D<br>RD7<br>PSP7<br>P1D | 30 | 5 | 5 | I/O<br>I/O<br>O | ST<br>TTL<br>TTL | Digital I/O. Parallel Slave Port data. ECCP1 PWM output D. | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output = Input TABLE 1-3: PIC18F4480/4580 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | | | Pin | Buffer | Description | | |------------------|------------|--------------|---------|------|---------------|------------------------------------------------------------|--| | Pin Name | PDIP | QFN | TQFP | Туре | Туре | Description | | | | | | | | | PORTE is a bidirectional I/O port. | | | RE0/RD/AN5 | 8 | 25 | 25 | | | | | | RE0 | | | | I/O | ST | Digital I/O. | | | RD | | | | I | TTL | Read control for Parallel Slave Port (see also WR | | | AN5 | | | | ı | Analaa | and CS pins).<br>Analog input 5. | | | | _ | | | ı | Analog | Analog input 5. | | | RE1/WR/AN6/C1OUT | 9 | 26 | 26 | 1/0 | CT. | Dimital I/O | | | RE1<br>WR | | | | I/O | ST<br>TTL | Digital I/O. Write control for Parallel Slave Port (see CS | | | VVIX | | | | ' | 116 | and RD pins). | | | AN6 | | | | ı | Analog | Analog input 6. | | | C1OUT | | | | 0 | TTL | Comparator 1 output. | | | RE2/CS/AN7/C2OUT | 10 | 27 | 27 | | | | | | RE2 | | | | I/O | ST | Digital I/O. | | | CS | | | | I | TTL | Chip Select control for Parallel Slave Port (see | | | AN7 | | | | , | Analog | related RD and WR).<br>Analog input 7. | | | C2OUT | | | | 0 | Analog<br>TTL | Comparator 2 output. | | | RE3 | | | | | | See MCLR/VPP/RE3 pin. | | | Vss | 10 | 6.20 | 6 20 | Р | | · | | | V 55 | 12,<br>31 | 6, 30,<br>31 | 6, 29 | Г | _ | Ground reference for logic and I/O pins. | | | VDD | 11, 32 | 7, 8, | 7, 28 | Р | | Positive supply for logic and I/O pins. | | | | 11, 02 | 28, 29 | | ' | | 1 contro supply for logic and 1/0 pins. | | | NC | _ | 13 | 12, 13, | _ | _ | No connect. | | | | | | 33, 34 | | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels I = Input O = Output NOTES: ## 2.0 OSCILLATOR CONFIGURATIONS #### 2.1 Oscillator Types PIC18F2480/2580/4480/4580 devices can be operated in ten different oscillator modes. The user can program the configuration bits, FOSC3:FOSC0, in Configuration Register 1H to select one of these ten modes: LP 1. Low-Power Crystal XΤ 2. Crystal/Resonator HS 3. High-Speed Crystal/Resonator HSPLL High-Speed Crystal/Resonator 4. with PLL enabled RC External Resistor/Capacitor with 5. Fosc/4 output on RA6 **RCIO** External Resistor/Capacitor with I/O on RA6 INTIO1 Internal Oscillator with Fosc/4 output on RA6 and I/O on RA7 INTIO2 Internal Oscillator with I/O on RA6 and RA7 9. EC External Clock with Fosc/4 output 10. ECIO External Clock with I/O on RA6 ## 2.2 Crystal Oscillator/Ceramic Resonators In XT, LP, HS or HSPLL Oscillator modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation. Figure 2-1 shows the pin connections. The oscillator design requires the use of a parallel cut crystal. **Note:** Use of a series cut crystal may give a frequency out of the crystal manufacturer's specifications. # FIGURE 2-1: CRYSTAL/CERAMIC RESONATOR OPERATION (YT I B US OR USBLI (XT, LP, HS OR HSPLL CONFIGURATION) - **Note 1:** See Table 2-1 and Table 2-2 for initial values of C1 and C2. - 2: A series resistor (Rs) may be required for AT strip cut crystals. - 3: RF varies with the oscillator mode chosen. ### TABLE 2-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS | Typical Capacitor Values Used: | | | | | | |--------------------------------|----------|-------|-------|--|--| | Mode | Freq | OSC1 | OSC2 | | | | XT | 455 kHz | 56 pF | 56 pF | | | | | 2.0 MHz | 47 pF | 47 pF | | | | | 4.0 MHz | 33 pF | 33 pF | | | | HS | 8.0 MHz | 27 pF | 27 pF | | | | | 16.0 MHz | 22 pF | 22 pF | | | #### Capacitor values are for design guidance only. These capacitors were tested with the resonators listed below for basic start-up and operation. **These values are not optimized**. Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application. See the notes on page 24 for additional information. | Resonators Used: | | | | | |------------------|---------|--|--|--| | 455 kHz | 4.0 MHz | | | | | 2.0 MHz | 8.0 MHz | | | | | 16.0 MHz | | | | | Note: When using resonators with frequencies above 3.5 MHz, the use of HS mode, rather than XT mode, is recommended. HS mode may be used at any VDD for which the controller is rated. If HS is selected, it is possible that the gain of the oscillator will overdrive the resonator. Therefore, a series resistor should be placed between the OSC2 pin and the resonator. As a good starting point, the recommended value of Rs is $330\Omega$ . TABLE 2-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | Osc Type | Crystal | Typical Capacitor Values Tested: | | | | |----------|---------|----------------------------------|-------|--|--| | | Freq | C1 | C2 | | | | LP | 32 kHz | 33 pF | 33 pF | | | | | 200 kHz | 15 pF | 15 pF | | | | XT | 1 MHz | 33 pF | 33 pF | | | | | 4 MHz | 27 pF | 27 pF | | | | HS | 4 MHz | 27 pF | 27 pF | | | | | 8 MHz | 22 pF | 22 pF | | | | | 20 MHz | 15 pF | 15 pF | | | #### Capacitor values are for design guidance only. These capacitors were tested with the crystals listed below for basic start-up and operation. **These values are not optimized.** Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application. See the notes following this table for additional information. | Crystals Used: | | | | | |----------------|--------|--|--|--| | 32 kHz | 4 MHz | | | | | 200 kHz | 8 MHz | | | | | 1 MHz | 20 MHz | | | | - **Note 1:** Higher capacitance increases the stability of the oscillator but also increases the start-up time. - When operating below 3V VDD, or when using certain ceramic resonators at any voltage, it may be necessary to use the HS mode or switch to a crystal oscillator. - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - **4:** Rs may be required to avoid overdriving crystals with low drive level specification. - **5:** Always verify oscillator performance over the VDD and temperature range that is expected for the application. An external clock source may also be connected to the OSC1 pin in the HS mode, as shown in Figure 2-2. FIGURE 2-2: EXTERNAL CLOCK INPUT OPERATION (HS OSCILLATOR CONFIGURATION) #### 2.3 External Clock Input The EC and ECIO Oscillator modes require an external clock source to be connected to the OSC1 pin. There is no oscillator start-up time required after a Power-on Reset or after an exit from Sleep mode. In the EC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. Figure 2-3 shows the pin connections for the EC Oscillator mode. FIGURE 2-3: EXTERNAL CLOCK INPUT OPERATION (EC CONFIGURATION) The ECIO Oscillator mode functions like the EC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6). Figure 2-4 shows the pin connections for the ECIO Oscillator mode. FIGURE 2-4: EXTERNAL CLOCK INPUT OPERATION (ECIO CONFIGURATION) #### 2.4 RC Oscillator For timing insensitive applications, the "RC" and "RCIO" device options offer additional cost savings. The actual oscillator frequency is a function of several factors: - · supply voltage - values of the external resistor (REXT) and capacitor (CEXT) - · operating temperature Given the same device, operating voltage and temperature and component values, there will also be unit-to-unit frequency variations. These are due to factors such as: - · normal manufacturing variation - difference in lead frame capacitance between package types (especially for low CEXT values) - variations within the tolerance of limits of REXT and CEXT In the RC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. Figure 2-5 shows how the R/C combination is connected. FIGURE 2-5: RC OSCILLATOR MODE The RCIO Oscillator mode (Figure 2-6) functions like the RC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6). FIGURE 2-6: RCIO OSCILLATOR MODE #### 2.5 PLL Frequency Multiplier A Phase Locked Loop (PLL) circuit is provided as an option for users who wish to use a lower frequency oscillator circuit or to clock the device up to its highest rated frequency from a crystal oscillator. This may be useful for customers who are concerned with EMI due to high-frequency crystals or users who require higher clock speeds from an internal oscillator. #### 2.5.1 HSPLL OSCILLATOR MODE The HSPLL mode makes use of the HS mode oscillator for frequencies up to 10 MHz. A PLL then multiplies the oscillator output frequency by 4 to produce an internal clock frequency up to 40 MHz. The PLL is only available to the crystal oscillator when the FOSC3:FOSC0 configuration bits are programmed for HSPLL mode (= 0110). FIGURE 2-7: PLL BLOCK DIAGRAM (HS MODE) #### 2.5.2 PLL AND INTOSC The PLL is also available to the internal oscillator block in selected oscillator modes. In this configuration, the PLL is enabled in software and generates a clock output of up to 32 MHz. The operation of INTOSC with the PLL is described in **Section 2.6.4** "PLL in INTOSC **Modes**". #### 2.6 Internal Oscillator Block The PIC18F2480/2580/4480/4580 devices include an internal oscillator block which generates two different clock signals; either can be used as the microcontroller's clock source. This may eliminate the need for external oscillator circuits on the OSC1 and/or OSC2 pins. The main output (INTOSC) is an 8 MHz clock source, which can be used to directly drive the device clock. It also drives a postscaler, which can provide a range of clock frequencies from 31 kHz to 4 MHz. The INTOSC output is enabled when a clock frequency from 125 kHz to 8 MHz is selected. The other clock source is the internal RC oscillator (INTRC), which provides a nominal 31 kHz output. INTRC is enabled if it is selected as the device clock source; it is also enabled automatically when any of the following are enabled: - · Power-up Timer - · Fail-Safe Clock Monitor - · Watchdog Timer - Two-Speed Start-up These features are discussed in greater detail in Section 24.0 "Special Features of the CPU". The clock source frequency (INTOSC direct, INTRC direct or INTOSC postscaler) is selected by configuring the IRCF bits of the OSCCON register (Register 2-2). #### 2.6.1 INTIO MODES Using the internal oscillator as the clock source eliminates the need for up to two external oscillator pins, which can then be used for digital I/O. Two distinct configurations are available: - In INTIO1 mode, the OSC2 pin outputs Fosc/4, while OSC1 functions as RA7 for digital input and output. - In INTIO2 mode, OSC1 functions as RA7 and OSC2 functions as RA6, both for digital input and output. #### 2.6.2 INTOSC OUTPUT FREQUENCY The internal oscillator block is calibrated at the factory to produce an INTOSC output frequency of 8.0 MHz. The INTRC oscillator operates independently of the INTOSC source. Any changes in INTOSC across voltage and temperature are not necessarily reflected by changes in INTRC and vice versa. #### 2.6.3 OSCTUNE REGISTER The internal oscillator's output has been calibrated at the factory but can be adjusted in the user's application. This is done by writing to the OSCTUNE register (Register 2-1). The tuning sensitivity is constant throughout the tuning range. When the OSCTUNE register is modified, the INTOSC and INTRC frequencies will begin shifting to the new frequency. The INTRC clock will reach the new frequency within 8 clock cycles (approximately $8*32~\mu s=256~\mu s$ ). The INTOSC clock will stabilize within 1 ms. Code execution continues during this shift. There is no indication that the shift has occurred. The OSCTUNE register also implements the INTSRC and PLLEN bits, which control certain features of the internal oscillator block. The INTSRC bit allows users to select which internal oscillator provides the clock source when the 31 kHz frequency option is selected. This is covered in greater detail in **Section 2.7.1** "Oscillator Control Register". The PLLEN bit controls the operation of the frequency multiplier, PLL, in internal oscillator modes. #### 2.6.4 PLL IN INTOSC MODES The 4x frequency multiplier can be used with the internal oscillator block to produce faster device clock speeds than are normally possible with an internal oscillator. When enabled, the PLL produces a clock speed of up to 32 MHz. Unlike HSPLL mode, the PLL is controlled through software. The control bit, PLLEN (OSCTUNE<6>), is used to enable or disable its operation. The PLL is available when the device is configured to use the internal oscillator block as its primary clock source (FOSC3:FOSC0 = 1001 or 1000). Additionally, the PLL will only function when the selected output frequency is either 4 MHz or 8 MHz (OSCCON<6:4> = 111 or 110). If both of these conditions are not met, the PLL is disabled. The PLLEN control bit is only functional in those internal oscillator modes where the PLL is available. In all other modes, it is forced to '0' and is effectively unavailable. #### 2.6.5 INTOSC FREQUENCY DRIFT The factory calibrates the internal oscillator block output (INTOSC) for 8 MHz. However, this frequency may drift as VDD or temperature changes, which can affect the controller operation in a variety of ways. It is possible to adjust the INTOSC frequency by modifying the value in the OSCTUNE register. This has no effect on the INTRC clock source frequency. Tuning the INTOSC source requires knowing when to make the adjustment, in which direction it should be made and in some cases, how large a change is needed. Three compensation techniques are discussed in Section 2.6.5.1 "Compensating with the EUSART", Section 2.6.5.2 "Compensating with the Timers" and Section 2.6.5.3 "Compensating with the CCP Module in Capture Mode", but other techniques may be used. #### REGISTER 2-1: **OSCTUNE: OSCILLATOR TUNING REGISTER** | R/W-0 | R/W-0 <sup>(1)</sup> | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|----------------------|-----|-------|-------|-------|-------|-------| | INTSRC | PLLEN <sup>(1)</sup> | _ | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | | bit 7 | | | | | | | bit 0 | bit 0 bit 7 INTSRC: Internal Oscillator Low-Frequency Source Select bit 1 = 31.25 kHz device clock derived from 8 MHz INTOSC source (divide-by-256 enabled) 0 = 31 kHz device clock derived directly from INTRC internal oscillator bit 6 **PLLEN:** Frequency Multiplier PLL for INTOSC Enable bit<sup>(1)</sup> 1 = PLL enabled for INTOSC (4 MHz and 8 MHz only) 0 = PLL disabled Note 1: Available only in certain oscillator configurations; otherwise, this bit is unavailable and reads as '0'. See text for details. bit 5 Unimplemented: Read as '0' bit 4-0 TUN4:TUN0: Frequency Tuning bits 01111 = Maximum frequency 00001 00000 = Center frequency. Oscillator module is running at the calibrated frequency. 10000 = Minimum frequency | | | | я. | |-----|----|----|----| | ı e | ae | nc | 1: | | | | | | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 2.6.5.1 Compensating with the EUSART An adjustment may be required when the EUSART begins to generate framing errors or receives data with errors while in Asynchronous mode. Framing errors indicate that the device clock frequency is too high. To adjust for this, decrement the value in OSCTUNE to reduce the clock frequency. On the other hand, errors in data may suggest that the clock speed is too low. To compensate, increment OSCTUNE to increase the clock frequency. #### 2.6.5.2 Compensating with the Timers This technique compares device clock speed to some reference clock. Two timers may be used; one timer is clocked by the peripheral clock, while the other is clocked by a fixed reference source, such as the Timer1 oscillator. Both timers are cleared, but the timer clocked by the reference generates interrupts. When an interrupt occurs, the internally clocked timer is read and both timers are cleared. If the internally clocked timer value is greater than expected, then the internal oscillator block is running too fast. To adjust for this, decrement the OSCTUNE register. #### 2.6.5.3 Compensating with the CCP Module in Capture Mode A CCP module can use free running Timer1 (or Timer3), clocked by the internal oscillator block and an external event with a known period (i.e., AC power frequency). The time of the first event is captured in the CCPRxH:CCPRxL registers and is recorded for use later. When the second event causes a capture, the time of the first event is subtracted from the time of the second event. Since the period of the external event is known, the time difference between events can be calculated. If the measured time is much greater than the calculated time, the internal oscillator block is running too fast. To compensate, decrement the OSCTUNE register. If the measured time is much less than the calculated time, the internal oscillator block is running too slow. To compensate, increment the OSCTUNE register. #### 2.7 Clock Sources and Oscillator Switching Like previous PIC18 devices, the PIC18F2480/2580/4480/4580 family includes a feature that allows the device clock source to be switched from the main oscillator to an alternate low-frequency clock source. PIC18F2480/2580/4480/4580 devices offer two alternate clock sources. When an alternate clock source is enabled, the various power managed operating modes are available. Essentially, there are three clock sources for these devices: - · Primary oscillators - · Secondary oscillators - · Internal oscillator block The **primary oscillators** include the external crystal and resonator modes, the external RC modes, the external clock modes and the internal oscillator block. The particular mode is defined by the FOSC3:FOSC0 configuration bits. The details of these modes are covered earlier in this chapter. The **secondary oscillators** are those external sources not connected to the OSC1 or OSC2 pins. These sources may continue to operate even after the controller is placed in a power managed mode. PIC18F2480/2580/4480/4580 devices offer the Timer1 oscillator as a secondary oscillator. This oscillator, in all power managed modes, is often the time base for functions such as a real-time clock. Most often, a 32.768 kHz watch crystal is connected between the RC0/T10S0/T13CKI and RC1/T10SI pins. Like the LP mode oscillator circuit, loading capacitors are also connected from each pin to ground. The Timer1 oscillator is discussed in greater detail in **Section 12.3** "Timer1 Oscillator". In addition to being a primary clock source, the **internal oscillator block** is available as a power managed mode clock source. The INTRC source is also used as the clock source for several special features, such as the WDT and Fail-Safe Clock Monitor. The clock sources for the PIC18F2480/2580/4480/4580 devices are shown in Figure 2-8. See **Section 24.0** "**Special Features of the CPU**" for Configuration register details. PIC18F2X80/4X80 Primary Oscillator LP, XT, HS, RC, EC HSPLL, INTOSC/PLL 4 x PLL OSCTUNE<6> Peripherals Secondary Oscillator T1OSC ΜX **T1OSCEN** Enable T10SI X Oscillator OSCCON<6:4: Internal Oscillator CPU OSCCON<6:4> 8 MHz 4 MHz 110 Internal 2 MHz IDLEN Oscillator 101 Block Clock Postscaler 1 MHz 100 ≼ Control 8 MHz 500 kHz Source 8 MHz 011 (INTOSC) 250 kHz INTRC OSCCON<1:0> FOSC3:FOSC0 010 Source 125 kHz Clock Source Option 31 kHz (INTRC) 31 kHz for other Modules OSCTUNE<7> WDT, PWRT, FSCM and Two-Speed Startup FIGURE 2-8: PIC18F2480/2580/4480/4580 CLOCK DIAGRAM #### 2.7.1 OSCILLATOR CONTROL REGISTER The OSCCON register (Register 2-2) controls several aspects of the device clock's operation, both in full power operation and in power managed modes. The System Clock Select bits, SCS1:SCS0, select the clock source. The available clock sources are the primary clock (defined by the FOSC3:FOSC0 configuration bits), the secondary clock (Timer1 oscillator) and the internal oscillator block. The clock source changes immediately after one or more of the bits is written to, following a brief clock transition interval. The SCS bits are cleared on all forms of Reset. The Internal Oscillator Frequency Select bits, IRCF2:IRCF0, select the frequency output of the internal oscillator block to drive the device clock. The choices are the INTRC source, the INTOSC source (8 MHz) or one of the frequencies derived from the INTOSC postscaler (31 kHz to 4 MHz). If the internal oscillator block is supplying the device clock, changing the states of these bits will have an immediate change on the internal oscillator's output. On device Resets, the default output frequency of the internal oscillator block is set at 1 MHz. When an output frequency of 31 kHz is selected (IRCF2:IRCF0 = 000), users may choose which internal oscillator acts as the source. This is done with the INTSRC bit in the OSCTUNE register (OSCTUNE<7>). Setting this bit selects INTOSC as a 31.25 kHz clock source by enabling the divide-by-256 output of the INTOSC postscaler. Clearing INTSRC selects INTRC (nominally 31 kHz) as the clock source. This option allows users to select the tunable and more precise INTOSC as a clock source, while maintaining power savings with a very low clock speed. Regardless of the setting of INTSRC, INTRC always remains the clock source for features such as the Watchdog Timer and the Fail-Safe Clock Monitor. The OSTS, IOFS and T1RUN bits indicate which clock source is currently providing the device clock. The OSTS bit indicates that the Oscillator Start-up Timer has timed out and the primary clock is providing the device clock in primary clock modes. The IOFS bit indicates when the internal oscillator block has stabilized and is providing the device clock in RC Clock modes. The T1RUN bit (T1CON<6>) indicates when the Timer1 oscillator is providing the device clock in secondary clock modes. In power managed modes, only one of these three bits will be set at any time. If none of these bits are set, the INTRC is providing the clock or the internal oscillator block has just started and is not yet stable. The IDLEN bit determines if the device goes into Sleep mode or one of the Idle modes when the SLEEP instruction is executed. The use of the flag and control bits in the OSCCON register is discussed in more detail in **Section 3.0** "Power Managed Modes". - Note 1: The Timer1 oscillator must be enabled to select the secondary clock source. The Timer1 oscillator is enabled by setting the T1OSCEN bit in the Timer1 Control register (T1CON<3>). If the Timer1 oscillator is not enabled, then any attempt to select a secondary clock source when executing a SLEEP instruction will be ignored. - 2: It is recommended that the Timer1 oscillator be operating and stable before executing the SLEEP instruction, or a very long delay may occur while the Timer1 oscillator starts. #### 2.7.2 OSCILLATOR TRANSITIONS PIC18F2480/2580/4480/4580 devices contain circuitry to prevent clock "glitches" when switching between clock sources. A short pause in the device clock occurs during the clock switch. The length of this pause is the sum of two cycles of the old clock source and three to four cycles of the new clock source. This formula assumes that the new clock source is stable. Clock transitions are discussed in greater detail in **Section 3.1.2 "Entering Power Managed Modes"**. #### **REGISTER 2-2:** OSCCON: OSCILLATOR CONTROL REGISTER | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R <sup>(1)</sup> | R-0 | R/W-0 | R/W-0 | |-------|-------|-------|-------|------------------|------|-------|-------| | IDLEN | IRCF2 | IRCF1 | IRCF0 | OSTS | IOFS | SCS1 | SCS0 | | bit 7 | | | | | | | bit 0 | bit 0 - bit 7 IDLEN: Idle Enable bit - 1 = Device enters Idle mode on SLEEP instruction - 0 = Device enters Sleep mode on SLEEP instruction - bit 6-4 IRCF2:IRCF0: Internal Oscillator Frequency Select bits - 111 = 8 MHz (INTOSC drives clock directly) - 110 **= 4 MHz** - 101 = 2 MHz - 100 = 1 MHz<sup>(3)</sup> - 011 = 500 kHz - 010 = 250 kHz - 001 = 125 kHz - 000 = 31 kHz (from either INTOSC/256 or INTRC directly)(2) - OSTS: Oscillator Start-up Time-out Status bit(1) bit 3 - 1 = Oscillator start-up time-out timer has expired; primary oscillator is running - 0 = Oscillator start-up time-out timer is running; primary oscillator is not ready - bit 2 IOFS: INTOSC Frequency Stable bit - 1 = INTOSC frequency is stable and the frequency is provided by one of the RC modes - 0 = INTOSC frequency is not stable - bit 1-0 SCS1:SCS0: System Clock Select bits - 1x = Internal oscillator block - 01 = Timer1 oscillator - 00 = Primary oscillator - Note 1: Depends on state of the IESO configuration bit. - 2: Source selected by the INTSRC bit (OSCTUNE<7>), see text. - 3: Default output frequency of INTOSC on Reset. #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### 2.8 Effects of Power Managed Modes on the Various Clock Sources When PRI\_IDLE mode is selected, the designated primary oscillator continues to run without interruption. For all other power managed modes, the oscillator using the OSC1 pin is disabled. The OSC1 pin (and OSC2 pin, if used by the oscillator) will stop oscillating. In secondary clock modes (SEC\_RUN and SEC\_IDLE), the Timer1 oscillator is operating and providing the device clock. The Timer1 oscillator may also run in all power managed modes if required to clock Timer1 or Timer3. In internal oscillator modes (RC\_RUN and RC\_IDLE), the internal oscillator block provides the device clock source. The 31 kHz INTRC output can be used directly to provide the clock and may be enabled to support various special features, regardless of the power managed mode (see Section 24.2 "Watchdog Timer (WDT)", Section 24.3 "Two-Speed Start-up" and Section 24.4 "Fail-Safe Clock Monitor" for more information on WDT, Two-Speed Start-up and Fail-Safe Clock Monitor. The INTOSC output at 8 MHz may be used directly to clock the device or may be divided down by the postscaler. The INTOSC output is disabled if the clock is provided directly from the INTRC output. If the Sleep mode is selected, all clock sources are stopped. Since all the transistor switching currents have been stopped, Sleep mode achieves the lowest current consumption of the device (only leakage currents). Enabling any on-chip feature that will operate during Sleep will increase the current consumed during Sleep. The INTRC is required to support WDT operation. The Timer1 oscillator may be operating to support a real-time clock. Other features may be operating that do not require a device clock source (i.e., SSP slave, PSP, INTn pins and others). Peripherals that may add significant current consumption are listed in Section 27.2 "DC Characteristics: Power Down and Supply Current". #### 2.9 Power-up Delays Power-up delays are controlled by two timers, so that no external Reset circuitry is required for most applications. The delays ensure that the device is kept in Reset until the device power supply is stable under normal circumstances and the primary clock is operating and stable. For additional information on power-up delays, see **Section 4.5** "Device Reset Timers". The first timer is the Power-up Timer (PWRT), which provides a fixed delay on power-up (parameter 33, Table 27-10). It is enabled by clearing (= 0) the PWRTEN configuration bit. The second timer is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable (LP, XT and HS modes). The OST does this by counting 1024 oscillator cycles before allowing the oscillator to clock the device. When the HSPLL Oscillator mode is selected, the device is kept in Reset for an additional 2 ms, following the HS mode OST delay, so the PLL can lock to the incoming clock frequency. There is a delay of interval TCSD (parameter 38, Table 27-10), following POR, while the controller becomes ready to execute instructions. This delay runs concurrently with any other delays. This may be the only delay that occurs when any of the EC, RC or INTIO modes are used as the primary clock source. TABLE 2-3: OSC1 AND OSC2 PIN STATES IN SLEEP MODE | OSC Mode | OSC1 Pin | OSC2 Pin | |---------------|-------------------------------------------------------|-------------------------------------------------------| | RC, INTIO1 | Floating, external resistor should pull high | At logic low (clock/4 output) | | RCIO, INTIO2 | Floating, external resistor should pull high | Configured as PORTA, bit 6 | | ECIO | Floating, pulled by external clock | Configured as PORTA, bit 6 | | EC | Floating, pulled by external clock | At logic low (clock/4 output) | | LP, XT and HS | Feedback inverter disabled at quiescent voltage level | Feedback inverter disabled at quiescent voltage level | **Note:** See Table 4-2 in **Section 4.0 "Reset"**, for time-outs due to Sleep and MCLR Reset. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 31 NOTES: #### 3.0 POWER MANAGED MODES PIC18F2480/2580/4480/4580 devices offer a total of seven operating modes for more efficient power management. These modes provide a variety of options for selective power conservation in applications where resources may be limited (i.e., battery-powered devices). There are three categories of power managed modes: - · Run modes - · Idle modes - · Sleep mode These categories define which portions of the device are clocked and sometimes, what speed. The Run and Idle modes may use any of the three available clock sources (primary, secondary or internal oscillator block); the Sleep mode does not use a clock source. The power managed modes include several power saving features offered on previous PICmicro® devices. One is the clock switching feature, offered in other PIC18 devices, allowing the controller to use the Timer1 oscillator in place of the primary oscillator. Also included is the Sleep mode, offered by all PICmicro devices, where all device clocks are stopped. #### 3.1 Selecting Power Managed Modes Selecting a power managed mode requires two decisions: if the CPU is to be clocked or not and the selection of a clock source. The IDLEN bit (OSCCON<7>) controls CPU clocking, while the SCS1:SCS0 bits (OSCCON<1:0>) select the clock source. The individual modes, bit settings, clock sources and affected modules are summarized in Table 3-1. #### 3.1.1 CLOCK SOURCES The SCS1:SCS0 bits allow the selection of one of three clock sources for power managed modes. They are: - the primary clock, as defined by the FOSC3:FOSC0 configuration bits - the secondary clock (the Timer1 oscillator) - the internal oscillator block (for RC modes) ### 3.1.2 ENTERING POWER MANAGED MODES Switching from one power managed mode to another begins by loading the OSCCON register. The SCS1:SCS0 bits select the clock source and determine which Run or Idle mode is to be used. Changing these bits causes an immediate switch to the new clock source, assuming that it is running. The switch may also be subject to clock transition delays. These are discussed in Section 3.1.3 "Clock Transitions and Status Indicators" and subsequent sections. Entry to the Power Managed Idle or Sleep modes is triggered by the execution of a SLEEP instruction. The actual mode that results depends on the status of the IDLEN bit. Depending on the current mode and the mode being switched to, a change to a power managed mode does not always require setting all of these bits. Many transitions may be done by changing the oscillator select bits, or changing the IDLEN bit, prior to issuing a SLEEP instruction. If the IDLEN bit is already configured correctly, it may only be necessary to perform a SLEEP instruction to switch to the desired mode. TABLE 3-1: POWER MANAGED MODES | Mada | oso | CCON bits | Module Clocking | | Assillable Olask and Ossillates Ossilla | | |----------|-------------|----------------|-----------------|---------|-----------------------------------------------------------------------------------------------------------|--| | Mode | IDLEN<7>(1) | SCS1:SCS0<1:0> | CPU Peripherals | | Available Clock and Oscillator Source | | | Sleep | 0 | N/A | Off | Off | None – All clocks are disabled | | | PRI_RUN | N/A | 00 | Clocked | Clocked | Primary – LP, XT, HS, HSPLL, RC, EC, INTRC <sup>(2)</sup> : This is the normal full power execution mode. | | | SEC_RUN | N/A | 01 | Clocked | Clocked | Secondary - Timer1 Oscillator | | | RC_RUN | N/A | 1x | Clocked | Clocked | Internal Oscillator Block <sup>(2)</sup> | | | PRI_IDLE | 1 | 00 | Off | Clocked | Primary – LP, XT, HS, HSPLL, RC, EC | | | SEC_IDLE | 1 | 01 | Off | Clocked | Secondary – Timer1 Oscillator | | | RC_IDLE | 1 | 1x | Off | Clocked | Internal Oscillator Block <sup>(2)</sup> | | Note 1: IDLEN reflects its value when the SLEEP instruction is executed. 2: Includes INTOSC and INTOSC postscaler, as well as the INTRC source. ### 3.1.3 CLOCK TRANSITIONS AND STATUS INDICATORS The length of the transition between clock sources is the sum of two cycles of the old clock source and three to four cycles of the new clock source. This formula assumes that the new clock source is stable. Three bits indicate the current clock source and its status. They are: - OSTS (OSCCON<3>) - IOFS (OSCCON<2>) - T1RUN (T1CON<6>) In general, only one of these bits will be set while in a given power managed mode. When the OSTS bit is set, the primary clock is providing the device clock. When the IOFS bit is set, the INTOSC output is providing a stable 8 MHz clock source to a divider that actually drives the device clock. When the T1RUN bit is set, the Timer1 oscillator is providing the clock. If none of these bits are set, then either the INTRC clock source is clocking the device, or the INTOSC source is not yet stable. If the internal oscillator block is configured as the primary clock source by the FOSC3:FOSC0 configuration bits, then both the OSTS and IOFS bits may be set when in PRI\_RUN or PRI\_IDLE modes. This indicates that the primary clock (INTOSC output) is generating a stable 8 MHz output. Entering another RC power managed mode at the same frequency would clear the OSTS bit. - Note 1: Caution should be used when modifying a single IRCF bit. If VDD is less than 3V, it is possible to select a higher clock speed than is supported by the low VDD. Improper device operation may result if the VDD/Fosc specifications are violated. - 2: Executing a SLEEP instruction does not necessarily place the device into Sleep mode. It acts as the trigger to place the controller into either the Sleep mode or one of the Idle modes, depending on the setting of the IDLEN bit. #### 3.1.4 MULTIPLE SLEEP COMMANDS The power managed mode that is invoked with the SLEEP instruction is determined by the setting of the IDLEN bit at the time the instruction is executed. If another SLEEP instruction is executed, the device will enter the power managed mode specified by IDLEN at that time. If IDLEN has changed, the device will enter the new power managed mode specified by the new setting. #### 3.2 Run Modes In the Run modes, clocks to both the core and peripherals are active. The difference between these modes is the clock source. #### 3.2.1 PRI RUN MODE The PRI\_RUN mode is the normal, full power execution mode of the microcontroller. This is also the default mode upon a device Reset, unless Two-Speed Start-up is enabled (see **Section 24.3** "Two-Speed Start-up" for details). In this mode, the OSTS bit is set. The IOFS bit may be set if the internal oscillator block is the primary clock source (see **Section 2.7.1** "Oscillator Control Register"). #### 3.2.2 SEC RUN MODE result. The SEC\_RUN mode is the compatible mode to the "clock switching" feature offered in other PIC18 devices. In this mode, the CPU and peripherals are clocked from the Timer1 oscillator. This gives users the option of lower power consumption while still using a high accuracy clock source. SEC\_RUN mode is entered by setting the SCS1:SCS0 bits to '01'. The device clock source is switched to the Timer1 oscillator (see Figure 3-1), the primary oscillator is shut down, the T1RUN bit (T1CON<6>) is set and the OSTS bit is cleared. Note: The Timer1 oscillator should already be running prior to entering SEC\_RUN mode. If the T1OSCEN bit is not set when the SCS1:SCS0 bits are set to '01', entry to SEC\_RUN mode will not occur. If the Timer1 oscillator is enabled but not yet running, device clocks will be delayed until the oscillator has started. In such situations, initial oscillator operation is far from stable and unpredictable operation may On transitions from SEC\_RUN mode to PRI\_RUN, the peripherals and CPU continue to be clocked from the Timer1 oscillator while the primary clock is started. When the primary clock becomes ready, a clock switch back to the primary clock occurs (see Figure 3-2). When the clock switch is complete, the T1RUN bit is cleared, the OSTS bit is set and the primary clock is providing the clock. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run. FIGURE 3-1: TRANSITION TIMING FOR ENTRY TO SEC RUN MODE ### 3.2.3 RC RUN MODE In RC\_RUN mode, the CPU and peripherals are clocked from the internal oscillator block using the INTOSC multiplexer; the primary clock is shut down. When using the INTRC source, this mode provides the best power conservation of all the Run modes, while still executing code. It works well for user applications which are not highly timing sensitive or do not require high-speed clocks at all times. If the primary clock source is the internal oscillator block (either INTRC or INTOSC), there are no distinguishable differences between PRI\_RUN and RC\_RUN modes during execution. However, a clock switch delay will occur during entry to and exit from RC\_RUN mode. Therefore, if the primary clock source is the internal oscillator block, the use of RC\_RUN mode is not recommended. This mode is entered by setting SCS1 to '1'. Although it is ignored, it is recommended that SCS0 also be cleared; this is to maintain software compatibility with future devices. When the clock source is switched to the INTOSC multiplexer (see Figure 3-3), the primary oscillator is shut down and the OSTS bit is cleared. The IRCF bits may be modified at any time to immediately change the clock speed. Note: Caution should be used when modifying a single IRCF bit. If VDD is less than 3V, it is possible to select a higher clock speed than is supported by the low VDD. Improper device operation may result if the VDD/Fosc specifications are violated. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 35 If the IRCF bits and the INTSRC bit are all clear, the INTOSC output is not enabled and the IOFS bit will remain clear; there will be no indication of the current clock source. The INTRC source is providing the device clocks. If the IRCF bits are changed from all clear (thus, enabling the INTOSC output) or if INTSRC is set, the IOFS bit becomes set after the INTOSC output becomes stable. Clocks to the device continue while the INTOSC source stabilizes after an interval of TIOBST. If the IRCF bits were previously at a non-zero value or if INTSRC was set before setting SCS1 and the INTOSC source was already stable, the IOFS bit will remain set. On transitions from RC\_RUN mode to PRI\_RUN mode, the device continues to be clocked from the INTOSC multiplexer while the primary clock is started. When the primary clock becomes ready, a clock switch to the primary clock occurs (see Figure 3-4). When the clock switch is complete, the IOFS bit is cleared, the OSTS bit is set and the primary clock is providing the device clock. The IDLEN and SCS bits are not affected by the switch. The INTRC source will continue to run if either the WDT or the Fail-Safe Clock Monitor is enabled. ### FIGURE 3-4: TRANSITION TIMING FROM RC\_RUN MODE TO PRI\_RUN MODE ### 3.3 Sleep Mode The Power Managed Sleep mode in the PIC18F2480/2580/4480/4580 devices is identical to the legacy Sleep mode offered in all other PICmicro devices. It is entered by clearing the IDLEN bit (the default state on device Reset) and executing the SLEEP instruction. This shuts down the selected oscillator (Figure 3-5). All clock source status bits are cleared. Entering the Sleep mode from any other mode does not require a clock switch. This is because no clocks are needed once the controller has entered Sleep. If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run. When a wake event occurs in Sleep mode (by interrupt, Reset or WDT time-out), the device will not be clocked until the clock source selected by the SCS1:SCS0 bits becomes ready (see Figure 3-6), or it will be clocked from the internal oscillator block if either the Two-Speed Start-up or the Fail-Safe Clock Monitor are enabled (see Section 24.0 "Special Features of the CPU"). In either case, the OSTS bit is set when the primary clock is providing the device clocks. The IDLEN and SCS bits are not affected by the wake-up. ### 3.4 Idle Modes The Idle modes allow the controller's CPU to be selectively shut down while the peripherals continue to operate. Selecting a particular Idle mode allows users to further manage power consumption. If the IDLEN bit is set to a '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS1:SCS0 bits; however, the CPU will not be clocked. The clock source status bits are not affected. Setting IDLEN and executing a SLEEP instruction provides a quick method of switching from a given Run mode to its corresponding Idle mode. If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run. Since the CPU is not executing instructions, the only exits from any of the Idle modes are by interrupt, WDT time-out or a Reset. When a wake event occurs, CPU execution is delayed by an interval of TCSD (parameter 38, Table 27-10) while it becomes ready to execute code. When the CPU begins executing code, it resumes with the same clock source for the current Idle mode. For example, when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals (in other words, RC\_RUN mode). The IDLEN and SCS bits are not affected by the wake-up. While in any Idle mode or the Sleep mode, a WDT time-out will result in a WDT wake-up to the Run mode currently specified by the SCS1:SCS0 bits. FIGURE 3-5: TRANSITION TIMING FOR ENTRY TO SLEEP MODE FIGURE 3-6: TRANSITION TIMING FOR WAKE FROM SLEEP (HSPLL) ### 3.4.1 PRI IDLE MODE This mode is unique among the three Low-Power Idle modes, in that it does not disable the primary device clock. For timing sensitive applications, this allows for the fastest resumption of device operation with its more accurate primary clock source, since the clock source does not have to "warm up" or transition from another oscillator. PRI\_IDLE mode is entered from PRI\_RUN mode by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, set IDLEN first, then clear the SCS bits and execute SLEEP. Although the CPU is disabled, the peripherals continue to be clocked from the primary clock source specified by the FOSC3:FOSC0 configuration bits. The OSTS bit remains set (see Figure 3-7). When a wake event occurs, the CPU is clocked from the primary clock source. A delay of interval Tcsp is required between the wake event and when code execution starts. This is required to allow the CPU to become ready to execute instructions. After the wake-up, the OSTS bit remains set. The IDLEN and SCS bits are not affected by the wake-up (see Figure 3-8). ### 3.4.2 SEC\_IDLE MODE In SEC\_IDLE mode, the CPU is disabled but the peripherals continue to be clocked from the Timer1 oscillator. This mode is entered from SEC\_RUN by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, set the IDLEN bit first, then set the SCS1:SCS0 bits to '01' and execute SLEEP. When the clock source is switched to the Timer1 oscillator, the primary oscillator is shut down, the OSTS bit is cleared and the T1RUN bit is set. When a wake event occurs, the peripherals continue to be clocked from the Timer1 oscillator. After an interval of TCSD following the wake event, the CPU begins executing code being clocked by the Timer1 oscillator. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run (see Figure 3-8). Note: The Timer1 oscillator should already be running prior to entering SEC\_IDLE mode. If the T1OSCEN bit is not set when the SLEEP instruction is executed, the SLEEP instruction will be ignored and entry to SEC\_IDLE mode will not occur. If the Timer1 oscillator is enabled but not yet running, peripheral clocks will be delayed until the oscillator has started. In such situations, initial oscillator operation is far from stable and unpredictable operation may result. FIGURE 3-8: TRANSITION TIMING FOR WAKE FROM IDLE TO RUN MODE ### 3.4.3 RC IDLE MODE In RC\_IDLE mode, the CPU is disabled but the peripherals continue to be clocked from the internal oscillator block using the INTOSC multiplexer. This mode allows for controllable power conservation during Idle periods. From RC\_RUN, this mode is entered by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, first set IDLEN, then set the SCS1 bit and execute SLEEP. Although its value is ignored, it is recommended that SCS0 also be cleared; this is to maintain software compatibility with future devices. The INTOSC multiplexer may be used to select a higher clock frequency, by modifying the IRCF bits, before executing the SLEEP instruction. When the clock source is switched to the INTOSC multiplexer, the primary oscillator is shut down and the OSTS bit is cleared. If the IRCF bits are set to any non-zero value or the INTSRC bit is set, the INTOSC output is enabled. The IOFS bit becomes set, after the INTOSC output becomes stable, after an interval of TIOBST (parameter 39, Table 27-10). Clocks to the peripherals continue while the INTOSC source stabilizes. If the IRCF bits were previously at a non-zero value, or INTSRC was set before the SLEEP instruction was executed and the INTOSC source was already stable, the IOFS bit will remain set. If the IRCF bits and INTSRC are all clear, the INTOSC output will not be enabled, the IOFS bit will remain clear and there will be no indication of the current clock source. When a wake event occurs, the peripherals continue to be clocked from the INTOSC multiplexer. After a delay of TCSD following the wake event, the CPU begins executing code being clocked by the INTOSC multiplexer. The IDLEN and SCS bits are not affected by the wake-up. The INTRC source will continue to run if either the WDT or the Fail-Safe Clock Monitor is enabled. ### 3.5 Exiting Idle and Sleep Modes An exit from Sleep mode or any of the Idle modes is triggered by an interrupt, a Reset or a WDT time-out. This section discusses the triggers that cause exits from power managed modes. The clocking subsystem actions are discussed in each of the power managed modes (see Section 3.2 "Run Modes", Section 3.3 "Sleep Mode" and Section 3.4 "Idle Modes"). ### 3.5.1 EXIT BY INTERRUPT Any of the available interrupt sources can cause the device to exit from an Idle mode or the Sleep mode to a Run mode. To enable this functionality, an interrupt source must be enabled by setting its enable bit in one of the INTCON or PIE registers. The exit sequence is initiated when the corresponding interrupt flag bit is set. On all exits from Idle or Sleep modes by interrupt, code execution branches to the interrupt vector if the GIE/GIEH bit (INTCON<7>) is set. Otherwise, code execution continues or resumes without branching (see Section 9.0 "Interrupts"). A fixed delay of interval TCSD following the wake event is required when leaving Sleep and Idle modes. This delay is required for the CPU to prepare for execution. Instruction execution resumes on the first clock cycle following this delay. #### 3.5.2 EXIT BY WDT TIME-OUT A WDT time-out will cause different actions depending on which power managed mode the device is in when the time-out occurs. If the device is not executing code (all Idle modes and Sleep mode), the time-out will result in an exit from the power managed mode (see Section 3.2 "Run Modes" and Section 3.3 "Sleep Mode"). If the device is executing code (all Run modes), the time-out will result in a WDT Reset (see Section 24.2 "Watchdog Timer (WDT)"). The WDT timer and postscaler are cleared by executing a SLEEP or CLRWDT instruction, the loss of a currently selected clock source (if the Fail-Safe Clock Monitor is enabled) and modifying the IRCF bits in the OSCCON register if the internal oscillator block is the device clock source. #### 3.5.3 EXIT BY RESET Normally, the device is held in Reset by the Oscillator Start-up Timer (OST) until the primary clock becomes ready. At that time, the OSTS bit is set and the device begins executing code. If the internal oscillator block is the new clock source, the IOFS bit is set instead. The exit delay time from Reset to the start of code execution depends on both the clock sources before and after the wake-up and the type of oscillator if the new clock source is the primary clock. Exit delays are summarized in Table 3-2. Code execution can begin before the primary clock becomes ready. If either the Two-Speed Start-up (see Section 24.3 "Two-Speed Start-up") or Fail-Safe Clock Monitor (see Section 24.4 "Fail-Safe Clock Monitor") is enabled, the device may begin execution as soon as the Reset source has cleared. Execution is clocked by the INTOSC multiplexer driven by the internal oscillator block. Execution is clocked by the internal oscillator block until either the primary clock becomes ready or a power managed mode is entered before the primary clock becomes ready; the primary clock is then shut down. # 3.5.4 EXIT WITHOUT AN OSCILLATOR START-UP DELAY Certain exits from power managed modes do not invoke the OST at all. There are two cases: - PRI\_IDLE mode where the primary clock source is not stopped; and - the primary clock source is not any of the LP, XT, HS or HSPLL modes. In these instances, the primary clock source either does not require an oscillator start-up delay, since it is already running (PRI\_IDLE), or normally does not require an oscillator start-up delay (RC, EC and INTIO Oscillator modes). However, a fixed delay of interval TCSD following the wake event is still required when leaving Sleep and Idle modes to allow the CPU to prepare for execution. Instruction execution resumes on the first clock cycle following this delay. TABLE 3-2: EXIT DELAY ON WAKE-UP BY RESET FROM SLEEP MODE OR ANY IDLE MODE (BY CLOCK SOURCES) | Clock Source<br>before Wake-up | Clock Source<br>After Wake-up | Exit Delay | Clock Ready Status<br>bit (OSCCON) | | | |--------------------------------------|-------------------------------|----------------------------|------------------------------------|--|--| | | LP, XT, HS | | | | | | D: D: OL I | HSPLL | | OSTS | | | | Primary Device Clock (PRI_IDLE mode) | EC, RC | Tcsp <sup>(2)</sup> | | | | | (FRI_IDEE Mode) | INTRC <sup>(1)</sup> | | _ | | | | | INTOSC <sup>(3)</sup> | | IOFS | | | | | LP, XT, HS | Tost <sup>(4)</sup> | | | | | | HSPLL | Tost + t <sub>rc</sub> (4) | OSTS | | | | T1OSC or INTRC <sup>(1)</sup> | EC, RC | TCSD <sup>(2)</sup> | 1 | | | | | INTRC <sup>(1)</sup> | ICSD(-) | _ | | | | | INTOSC <sup>(2)</sup> | Tiobst <sup>(5)</sup> | IOFS | | | | | LP, XT, HS | Tost <sup>(5)</sup> | | | | | | HSPLL | Tost + t <sub>rc</sub> (4) | OSTS | | | | INTOSC <sup>(3)</sup> | EC, RC | Tcsp <sup>(2)</sup> | 7 | | | | | INTRC <sup>(1)</sup> | 10.500, | _ | | | | | INTOSC <sup>(2)</sup> | None | IOFS | | | | | LP, XT, HS | Tost <sup>(4)</sup> | | | | | News | HSPLL | Tost + t <sub>rc</sub> (4) | OSTS | | | | None<br>(Sleep mode) | EC, RC | Tcsp(2) | | | | | (Gloop Mode) | INTRC <sup>(1)</sup> | 1080/-/ | _ | | | | | INTOSC <sup>(2)</sup> | Tiobst <sup>(5)</sup> | IOFS | | | - Note 1: In this instance, refers specifically to the 31 kHz INTRC clock source. - 2: TCSD (parameter 38) is a required delay when waking from Sleep and all Idle modes and runs concurrently with any other required delays (see Section 3.4 "Idle Modes"). - 3: Includes both the INTOSC 8 MHz source and postscaler derived frequencies. - **4:** Tost is the Oscillator Start-up Timer (parameter 32). t<sub>rc</sub> is the PLL Lock-out Timer (parameter F12); it is also designated as TPLL. - 5: Execution continues during TIOBST (parameter 39), the INTOSC stabilization period. ### 4.0 RESET The PIC18F2480/2580/4480/4580 devices differentiate between various kinds of Reset: - a) Power-on Reset (POR) - b) MCLR Reset during normal operation - c) MCLR Reset during power managed modes - d) Watchdog Timer (WDT) Reset (during execution) - e) Programmable Brown-out Reset (BOR) - f) RESET Instruction - g) Stack Full Reset - h) Stack Underflow Reset This section discusses Resets generated by MCLR, POR and BOR and covers the operation of the various start-up timers. Stack Reset events are covered in Section 5.1.2.4 "Stack Full and Underflow Resets". WDT Resets are covered in Section 24.2 "Watchdog Timer (WDT)". A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 4-1. ### 4.1 RCON Register Device Reset events are tracked through the RCON register (Register 4-1). The lower five bits of the register indicate that a specific Reset event has occurred. In most cases, these bits can only be cleared by the event and must be set by the application after the event. The state of these flag bits, taken together, can be read to indicate the type of Reset that just occurred. This is described in more detail in **Section 4.6** "**Reset State of Registers**". The RCON register also has control bits for setting interrupt priority (IPEN) and software control of the BOR (SBOREN). Interrupt priority is discussed in Section 9.0 "Interrupts". BOR is covered in Section 4.4 "Brown-out Reset (BOR)". FIGURE 4-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT © 2004 Microchip Technology Inc. Preliminary 2: See Table 4-2 for time-out situations. #### **REGISTER 4-1:** RCON: RESET CONTROL REGISTER | | R/W-0 | R/W-1 <sup>(1)</sup> | U-0 | R/W-1 | R-1 | R-1 | R/W-0 <sup>(2)</sup> | R/W-0 | |---|-------|----------------------|-----|-------|-----|-----|----------------------|-------| | | IPEN | SBOREN | _ | RI | TO | PD | POR | BOR | | • | bit 7 | | | | | | | bit 0 | bit 0 - bit 7 IPEN: Interrupt Priority Enable bit - 1 = Enable priority levels on interrupts - 0 = Disable priority levels on interrupts (16CXXX Compatibility mode) - **SBOREN:** BOR Software Enable bit<sup>(1)</sup> bit 6 ### If BOREN1:BOREN0 = 01: - 1 = BOR is enabled - 0 = BOR is disabled #### If BOREN1:BOREN0 = 00, 10 or 11: Bit is disabled and read as '0'. - bit 5 Unimplemented: Read as '0' - bit 4 RI: RESET Instruction Flag bit - 1 = The RESET instruction was not executed (set by firmware only) - 0 = The RESET instruction was executed causing a device Reset (must be set in software after a Brown-out Reset occurs) - bit 3 TO: Watchdog Time-out Flag bit - 1 = Set by power-up, CLRWDT instruction or SLEEP instruction - 0 = A WDT time-out occurred - PD: Power-down Detection Flag bit bit 2 - 1 = Set by power-up or by the CLRWDT instruction - 0 = Set by execution of the SLEEP instruction - POR: Power-on Reset Status bit(2) bit 1 - 1 = A Power-on Reset has not occurred (set by firmware only) - 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) - bit 0 **BOR:** Brown-out Reset Status bit - 1 = A Brown-out Reset has not occurred (set by firmware only) - 0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs) Note 1: If SBOREN is enabled, its Reset state is '1'; otherwise, it is '0'. 2: The actual Reset value of POR is determined by the type of device Reset. See the notes following this register and Section 4.6 "Reset State of Registers" for additional information. #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown - Note 1: It is recommended that the POR bit be set after a Power-on Reset has been detected so that subsequent Power-on Resets may be detected. - 2: Brown-out Reset is said to have occurred when BOR is '0' and POR is '1' (assuming that POR was set to '1' by software immediately after POR). ### 4.2 Master Clear Reset (MCLR) The MCLR pin provides a method for triggering an external Reset of the device. A Reset is generated by holding the pin low. These devices have a noise filter in the MCLR Reset path which detects and ignores small pulses. The MCLR pin is not driven low by any internal Resets, including the WDT. In PIC18F2480/2580/4480/4580 devices, the MCLR input can be disabled with the MCLRE configuration bit. When MCLR is disabled, the pin becomes a digital input. See **Section 10.5 "PORTE, TRISE and LATE Registers"** for more information. ### 4.3 Power-on Reset (POR) A Power-on Reset pulse is generated on-chip whenever VDD rises above a certain threshold. This allows the device to start in the initialized state when VDD is adequate for operation. To take advantage of the POR circuitry, tie the $\overline{MCLR}$ pin through a resistor (1 k $\Omega$ to 10 k $\Omega$ ) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset delay. A minimum rise rate for VDD is specified (parameter D004). For a slow rise time, see Figure 4-2. When the device starts normal operation (i.e., exits the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met. POR events are captured by the POR bit (RCON<1>). The state of the bit is set to '0' whenever a POR occurs; it does not change for any other Reset event. POR is not reset to '1' by any hardware event. To capture multiple events, the user manually resets the bit to '1' in software following any POR. # FIGURE 4-2: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if the VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to make sure that the voltage drop across R does not violate the device's electrical specification. - 3: $R1 \ge 1$ k $\Omega$ will limit any current flowing into $\overline{MCLR}$ from external capacitor C, in the event of $\overline{MCLR}$ /VPP pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). © 2004 Microchip Technology Inc. Preliminary DS39637A-page 43 ### 4.4 Brown-out Reset (BOR) PIC18F2480/2580/4480/4580 devices implement a BOR circuit that provides the user with a number of configuration and power-saving options. The BOR is controlled by the BORV1:BORV0 and BOREN1:BOREN0 configuration bits. There are a total of four BOR configurations which are summarized in Table 4-1 The BOR threshold is set by the BORV1:BORV0 bits. If BOR is enabled (any values of BOREN1:BOREN0, except '00'), any drop of VDD below VBOR (parameter D005) for greater than TBOR (parameter 35) will reset the device. A Reset may or may not occur if VDD falls below VBOR for less than TBOR. The chip will remain in Brown-out Reset until VDD rises above VBOR. If the Power-up Timer is enabled, it will be invoked after VDD rises above VBOR; it then will keep the chip in Reset for an additional time delay, TPWRT (parameter 33). If VDD drops below VBOR while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above VBOR, the Power-up Timer will execute the additional time delay. BOR and the Power-on Timer (PWRT) are independently configured. Enabling BOR Reset does not automatically enable the PWRT. ### 4.4.1 SOFTWARE ENABLED BOR When BOREN1:BOREN0 = 01, the BOR can be enabled or disabled by the user in software. This is done with the control bit, SBOREN (RCON<6>). Setting SBOREN enables the BOR to function as previously described. Clearing SBOREN disables the BOR entirely. The SBOREN bit operates only in this mode; otherwise it is read as '0'. Placing the BOR under software control gives the user the additional flexibility of tailoring the application to its environment without having to reprogram the device to change BOR configuration. It also allows the user to tailor device power consumption in software by eliminating the incremental current that the BOR consumes. While the BOR current is typically very small, it may have some impact in low-power applications. Note: Even when BOR is under software control, the BOR Reset voltage level is still set by the BORV1:BORV0 configuration bits. It cannot be changed in software. #### 4.4.2 DETECTING BOR When BOR is enabled, the $\overline{\text{BOR}}$ bit always resets to '0' on any BOR or POR event. This makes it difficult to determine if a BOR event has occurred just by reading the state of $\overline{\text{BOR}}$ alone. A more reliable method is to simultaneously check the state of both $\overline{\text{POR}}$ and $\overline{\text{BOR}}$ . This assumes that the $\overline{\text{POR}}$ bit is reset to '1' in software immediately after any POR event. IF $\overline{\text{BOR}}$ is '0' while $\overline{\text{POR}}$ is '1', it can be reliably assumed that a BOR event has occurred. #### 4.4.3 DISABLING BOR IN SLEEP MODE When BOREN1:BOREN0 = 10, the BOR remains under hardware control and operates as previously described. Whenever the device enters Sleep mode, however, the BOR is automatically disabled. When the device returns to any other operating mode, BOR is automatically re-enabled. This mode allows for applications to recover from brown-out situations, while actively executing code, when the device requires BOR protection the most. At the same time, it saves additional power in Sleep mode by eliminating the small incremental BOR current. TABLE 4-1: BOR CONFIGURATIONS | BOR Con | BOR Configuration | | | |---------|-------------------|---------------------|------------------------------------------------------------------------------------| | BOREN1 | BOREN0 | SBOREN<br>(RCON<6>) | BOR Operation | | 0 | 0 | Unavailable | BOR disabled; must be enabled by reprogramming the configuration bits. | | 0 | 1 | Available | BOR enabled in software; operation controlled by SBOREN. | | 1 | 0 | Unavailable | BOR enabled in hardware in Run and Idle modes, disabled during Sleep mode. | | 1 | 1 | Unavailable | BOR enabled in hardware; must be disabled by reprogramming the configuration bits. | #### 4.5 Device Reset Timers PIC18F2480/2580/4480/4580 devices incorporate three separate on-chip timers that help regulate the Power-on Reset process. Their main function is to ensure that the device clock is stable before code is executed. These timers are: - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - · PLL Lock Time-out ### 4.5.1 POWER-UP TIMER (PWRT) The Power-up Timer (PWRT) of PIC18F2480/2580/4480/4580 devices is an 11-bit counter which uses the INTRC source as the clock input. This yields an approximate time interval of 2048 x 32 $\mu$ s = 65.6 ms. While the PWRT is counting, the device is held in Reset. The power-up time delay depends on the INTRC clock and will vary from chip-to-chip due to temperature and process variation. See DC parameter 33 for details. The PWRT is enabled by clearing the $\overline{\text{PWRTEN}}$ configuration bit. # 4.5.2 OSCILLATOR START-UP TIMER (OST) The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over (parameter 33). This ensures that the crystal oscillator or resonator has started and stabilized. The OST time-out is invoked only for XT, LP, HS and HSPLL modes and only on Power-on Reset or on exit from most power managed modes. #### 4.5.3 PLL LOCK TIME-OUT With the PLL enabled in its PLL mode, the time-out sequence following a Power-on Reset is slightly different from other oscillator modes. A separate timer is used to provide a fixed time-out that is sufficient for the PLL to lock to the main oscillator frequency. This PLL lock time-out (TPLL) is typically 2 ms and follows the oscillator start-up time-out. #### 4.5.4 TIME-OUT SEQUENCE On power-up, the time-out sequence is as follows: - After the POR pulse has cleared, PWRT time-out is invoked (if enabled). - 2. Then, the OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. Figure 4-3, Figure 4-4, Figure 4-5, Figure 4-6 and Figure 4-7 all depict time-out sequences on power-up, with the Power-up Timer enabled and the device operating in HS Oscillator mode. Figures 4-3 through 4-6 also apply to devices operating in XT or LP modes. For devices in RC mode and with the PWRT disabled, on the other hand, there will be no time-out at all. Since the time-outs occur from the POR pulse, if $\overline{MCLR}$ is kept low long enough, all time-outs will expire. Bringing $\overline{MCLR}$ high will begin execution immediately (Figure 4-5). This is useful for testing purposes or to synchronize more than one PIC18FXXXX device operating in parallel. TABLE 4-2: TIME-OUT IN VARIOUS SITUATIONS | Oscillator | Power-up <sup>(2)</sup> a | Power-up <sup>(2)</sup> and Brown-out | | | | | | | | |----------------|--------------------------------------------------------|---------------------------------------|---------------------------------|--|--|--|--|--|--| | Configuration | PWRTEN = 0 | PWRTEN = 1 | Power Managed Mode | | | | | | | | HSPLL | 66 ms <sup>(1)</sup> + 1024 Tosc + 2 ms <sup>(2)</sup> | 1024 Tosc + 2 ms <sup>(2)</sup> | 1024 Tosc + 2 ms <sup>(2)</sup> | | | | | | | | HS, XT, LP | 66 ms <sup>(1)</sup> + 1024 Tosc | 1024 Tosc | 1024 Tosc | | | | | | | | EC, ECIO | 66 ms <sup>(1)</sup> | _ | _ | | | | | | | | RC, RCIO | 66 ms <sup>(1)</sup> | _ | _ | | | | | | | | INTIO1, INTIO2 | 66 ms <sup>(1)</sup> | <del></del> | _ | | | | | | | Note 1: 66 ms (65.5 ms) is the nominal Power-up Timer (PWRT) delay. 2: 2 ms is the nominal time required for the PLL to lock. FIGURE 4-3: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD, VDD RISE < TPWRT) FIGURE 4-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 4-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 ### 4.6 Reset State of Registers Most registers are unaffected by a Reset. Their status is unknown on POR and unchanged by all other Resets. The other registers are forced to a "Reset state" depending on the type of Reset that occurred. Most registers are not affected by a WDT wake-up, since this is viewed as the resumption of normal operation. Status bits from the RCON register, RI, TO, PD, POR and BOR, are set or cleared differently in different Reset situations, as indicated in Table 4-3. These bits are used in software to determine the nature of the Reset. Table 4-4 describes the Reset states for all of the Special Function Registers. These are categorized by Power-on and Brown-out Resets, Master Clear and WDT Resets and WDT wake-ups. TABLE 4-3: STATUS BITS, THEIR SIGNIFICANCE AND THE INITIALIZATION CONDITION FOR RCON REGISTER | Condition | Program | | RCC | N Reg | jister | | | STKPTR Register | | |-----------------------------------------------------------|---------|--------------|-----|-------|--------|-----|-----|-----------------|--------| | Condition | Counter | SBOREN | RI | то | PD | POR | BOR | STKFUL | STKUNF | | Power-on Reset | 0000h | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | RESET Instruction | 0000h | u <b>(2)</b> | 0 | u | u | u | u | u | u | | Brown-out | 0000h | u <b>(2)</b> | 1 | 1 | 1 | u | 0 | u | u | | MCLR during Power Managed<br>Run modes | 0000h | ս <b>(2)</b> | u | 1 | u | u | u | u | u | | MCLR during Power Managed Idle modes and Sleep mode | 0000h | ս <b>(2)</b> | u | 1 | 0 | u | u | u | u | | WDT Time-out during Full Power or Power Managed Run modes | 0000h | ս <b>(2)</b> | u | 0 | u | u | u | u | u | | MCLR during Full Power Execution | 0000h | ս <b>(2)</b> | u | u | u | u | u | u | u | | Stack Full Reset (STVREN = 1) | 0000h | ս <b>(2)</b> | u | u | u | u | u | 1 | u | | Stack Underflow Reset (STVREN = 1) | 0000h | ս <b>(2)</b> | u | u | u | u | u | u | 1 | | Stack Underflow Error (not an actual Reset, STVREN = 0) | 0000h | ս <b>(2)</b> | u | u | u | u | u | u | 1 | | WDT Time-out during Power<br>Managed Idle or Sleep modes | PC + 2 | ս <b>(2)</b> | u | 0 | 0 | u | u | u | u | | Interrupt Exit from Power Managed modes | PC + 2 | <b>u</b> (2) | u | u | 0 | u | u | u | u | **Legend:** u = unchanged **Note 1:** When the wake-up is due to an interrupt and the GIEH or GIEL bits are set, the PC is loaded with the interrupt vector (008h or 0018h). 2: Reset state is '1' for POR and unchanged for all other Resets when software BOR is enabled (BOREN1:BOREN0 configuration bits = 01 and SBOREN = 1). Otherwise, the Reset state is '0'. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS | Register | Арі | olicabl | e Devi | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |----------|------|---------|--------|------|------------------------------------|------------------------------------------------------------------|---------------------------------| | TOSU | 2480 | 2580 | 4480 | 4580 | 0 0000 | 0 0000 | 0 uuuu <b>(3)</b> | | TOSH | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu <sup>(3)</sup> | | TOSL | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu <sup>(3)</sup> | | STKPTR | 2480 | 2580 | 4480 | 4580 | 00-0 0000 | uu-0 0000 | uu-u uuuu <sup>(3)</sup> | | PCLATU | 2480 | 2580 | 4480 | 4580 | 0 0000 | 0 0000 | u uuuu | | PCLATH | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | PCL | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | PC + 2 <sup>(2)</sup> | | TBLPTRU | 2480 | 2580 | 4480 | 4580 | 00 0000 | 00 0000 | uu uuuu | | TBLPTRH | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | TBLPTRL | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | TABLAT | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | PRODH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PRODL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INTCON | 2480 | 2580 | 4480 | 4580 | 0000 000x | 0000 000u | uuuu uuuu(1) | | INTCON2 | 2480 | 2580 | 4480 | 4580 | 1111 -1-1 | 1111 -1-1 | uuuu -u-u <sup>(1)</sup> | | INTCON3 | 2480 | 2580 | 4480 | 4580 | 11-0 0-00 | 11-0 0-00 | uu-u u-uu <sup>(1)</sup> | | INDF0 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | POSTINC0 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | POSTDEC0 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | PREINC0 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | PLUSW0 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | FSR0H | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | uuuu | | FSR0L | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | WREG | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INDF1 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | POSTINC1 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | POSTDEC1 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | PREINC1 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | PLUSW1 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | FSR1H | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | uuuu | | FSR1L | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | $\label{eq:unchanged} \begin{tabular}{ll} $u$ = unchanged, $x$ = unknown, $-$ = unimplemented bit, read as `0', $q$ = value depends on condition. \\ Shaded cells indicate conditions do not apply for the designated device. \\ \end{tabular}$ - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - 3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 49 TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Apı | olicabl | e Devi | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |---------------------|------|---------|--------|------|------------------------------------|------------------------------------------------------------------|---------------------------------| | BSR | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | uuuu | | INDF2 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | POSTINC2 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | POSTDEC2 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | PREINC2 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | PLUSW2 | 2480 | 2580 | 4480 | 4580 | N/A | N/A | N/A | | FSR2H | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | uuuu | | FSR2L | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | STATUS | 2480 | 2580 | 4480 | 4580 | x xxxx | u uuuu | u uuuu | | TMR0H | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | TMR0L | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T0CON | 2480 | 2580 | 4480 | 4580 | 1111 1111 | 1111 1111 | uuuu uuuu | | OSCCON | 2480 | 2580 | 4480 | 4580 | 0100 q000 | 0100 00q0 | uuuu uuqu | | HLVDCON | 2480 | 2580 | 4480 | 4580 | 0-00 0101 | 0-00 0101 | 0-uu uuuu | | WDTCON | 2480 | 2580 | 4480 | 4580 | 0 | 0 | u | | RCON <sup>(4)</sup> | 2480 | 2580 | 4480 | 4580 | 0q-1 11q0 | 0q-q qquu | uq-u qquu | | TMR1H | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR1L | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T1CON | 2480 | 2580 | 4480 | 4580 | 0000 0000 | u0uu uuuu | uuuu uuuu | | TMR2 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | PR2 | 2480 | 2580 | 4480 | 4580 | 1111 1111 | 1111 1111 | 1111 1111 | | T2CON | 2480 | 2580 | 4480 | 4580 | -000 0000 | -000 0000 | -uuu uuuu | | SSPBUF | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | SSPADD | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPSTAT | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPCON1 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPCON2 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | ADRESH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADRESL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 2480 | 2580 | 4480 | 4580 | 00 0000 | 00 0000 | uu uuuu | | ADCON1 | 2480 | 2580 | 4480 | 4580 | 00 0qqq | 00 0qqq | uu uuuu | | ADCON2 | 2480 | 2580 | 4480 | 4580 | 0-00 0000 | 0-00 0000 | u-uu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Арі | plicabl | e Devi | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |----------|------|---------|--------|------|------------------------------------|------------------------------------------------------------------|---------------------------------| | CCPR1H | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR1L | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP1CON | 2480 | 2580 | 4480 | 4580 | 00 0000 | 00 0000 | uu uuuu | | ECCPR1H | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ECCPR1L | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ECCP1CON | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | BAUDCON | 2480 | 2580 | 4480 | 4580 | 01-0 0-00 | 01-0 0-00 | uu uuuu | | ECCP1DEL | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | ECCP1AS | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | CVRCON | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | CMCON | 2480 | 2580 | 4480 | 4580 | 0000 0111 | 0000 0111 | uuuu uuuu | | TMR3H | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR3L | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T3CON | 2480 | 2580 | 4480 | 4580 | 0000 0000 | uuuu uuuu | uuuu uuuu | | SPBRGH | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | SPBRG | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | RCREG | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | TXREG | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | TXSTA | 2480 | 2580 | 4480 | 4580 | 0000 0010 | 0000 0010 | uuuu uuuu | | RCSTA | 2480 | 2580 | 4480 | 4580 | 0000 000x | 0000 000x | uuuu uuuu | | EEADR | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | EEDATA | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | EECON2 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | 0000 0000 | | EECON1 | 2480 | 2580 | 4480 | 4580 | xx-0 x000 | uu-0 u000 | uu-0 u000 | | IPR3 | 2480 | 2580 | 4480 | 4580 | 1111 1111 | 1111 1111 | uuuu uuuu | | PIR3 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | PIE3 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | IPR2 | 2480 | 2580 | 4480 | 4580 | 11-1 1111 | 11-1 1111 | uu-u uuuu | | | 2480 | 2580 | 4480 | 4580 | 11 111- | 11 111- | uu uuu- | | PIR2 | 2480 | 2580 | 4480 | 4580 | 00-0 0000 | 00-0 0000 | uu-u uuuu(1) | | | 2480 | 2580 | 4480 | 4580 | 00 000- | 00 000- | uu uuu- <sup>(1)</sup> | $\label{eq:unchanged} \begin{tabular}{ll} $u$ = unchanged, $x$ = unknown, $-$ = unimplemented bit, read as `0', $q$ = value depends on condition. \\ Shaded cells indicate conditions do not apply for the designated device. \\ \end{tabular}$ - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 51 TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Apı | olicabl | e Devi | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |----------------------|------|---------|--------|------|------------------------------------|------------------------------------------------------------------|---------------------------------| | PIE2 | 2480 | 2580 | 4480 | 4580 | 00-0 0000 | 00-0 0000 | uu-u uuuu | | | 2480 | 2580 | 4480 | 4580 | 00 000- | 0 0 000 - | uu uuu- | | IPR1 | 2480 | 2580 | 4480 | 4580 | 1111 1111 | 1111 1111 | uuuu uuuu | | | 2480 | 2580 | 4480 | 4580 | -111 1111 | -111 1111 | -uuu uuuu | | PIR1 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu(1) | | | 2480 | 2580 | 4480 | 4580 | -000 0000 | -000 0000 | -uuu uuuu | | PIE1 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | | 2480 | 2580 | 4480 | 4580 | -000 0000 | -000 0000 | -uuu uuuu | | OSCTUNE | 2480 | 2580 | 4480 | 4580 | 00 0000 | 00 0000 | uu uuuu | | TRISE | 2480 | 2580 | 4480 | 4580 | 0000 -111 | 0000 -111 | uuuu -uuu | | TRISD | 2480 | 2580 | 4480 | 4580 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISC | 2480 | 2580 | 4480 | 4580 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISB | 2480 | 2580 | 4480 | 4580 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA <sup>(5)</sup> | 2480 | 2580 | 4480 | 4580 | 1111 1111(5) | 1111 1111 <b>(5)</b> | uuuu uuuu <b>(5)</b> | | LATE | 2480 | 2580 | 4480 | 4580 | xxx | uuu | uuu | | LATD | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATC | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATB | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATA <sup>(5)</sup> | 2480 | 2580 | 4480 | 4580 | XXXX XXXX <sup>(5)</sup> | uuuu uuuu <sup>(5)</sup> | uuuu uuuu <sup>(5)</sup> | | PORTE | 2480 | 2580 | 4480 | 4580 | x000 | x000 | uuuu | | PORTD | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTC | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTB | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA <sup>(5)</sup> | 2480 | 2580 | 4480 | 4580 | xx0x 0000 <b>(5)</b> | uu0u 0000 <b>(5)</b> | uuuu uuuu(5) | | ECANCON | 2480 | 2580 | 4480 | 4580 | 0001 0000 | 0001 0000 | uuuu uuuu | | TXERRCNT | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | RXERRCNT | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | COMSTAT | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | CIOCON | 2480 | 2580 | 4480 | 4580 | 00 | 00 | uu | | BRGCON3 | 2480 | 2580 | 4480 | 4580 | 00000 | 00000 | uuuuu | | BRGCON2 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | BRGCON1 | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - 3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | App | olicabl | e Devi | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |----------|------|---------|--------|------|------------------------------------|------------------------------------------------------------------|---------------------------------| | CANCON | 2480 | 2580 | 4480 | 4580 | 1000 000- | 1000 000- | uuuu uuu- | | CANSTAT | 2480 | 2580 | 4480 | 4580 | 100- 000- | 100- 000- | uuu- uuu- | | RXB0D7 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0D6 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0D5 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0D4 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0D3 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0D2 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0D1 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0D0 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0DLC | 2480 | 2580 | 4480 | 4580 | -xxx xxxx | -uuu uuuu | -uuu uuuu | | RXB0EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0SIDL | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | RXB0SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB0CON | 2480 | 2580 | 4480 | 4580 | 000- 0000 | 000- 0000 | uuu- uuuu | | RXB1D7 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1D6 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1D5 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1D4 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1D3 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1D2 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1D1 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1D0 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1DLC | 2480 | 2580 | 4480 | 4580 | -xxx xxxx | -uuu uuuu | -uuu uuuu | | RXB1EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1SIDL | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | RXB1SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXB1CON | 2480 | 2580 | 4480 | 4580 | 000- 0000 | 000- 0000 | uuu- uuuu | | TXB0D7 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0D6 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Арі | olicabl | e Devi | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |----------|------|---------|--------|------|------------------------------------|------------------------------------------------------------------|---------------------------------| | TXB0D5 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0D4 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0D3 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0D2 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0D1 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0D0 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0DLC | 2480 | 2580 | 4480 | 4580 | -x xxxx | -u uuuu | -u uuuu | | TXB0EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | TXB0SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | TXB0SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB0CON | 2480 | 2580 | 4480 | 4580 | 0000 0-00 | 0000 0-00 | uuuu u-uu | | TXB1D7 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1D6 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1D5 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1D4 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1D3 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1D2 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1D1 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1D0 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1DLC | 2480 | 2580 | 4480 | 4580 | -x xxxx | -u uuuu | -u uuuu | | TXB1EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB1SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- uu-u | | TXB1SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | TXB1CON | 2480 | 2580 | 4480 | 4580 | 0000 0-00 | 0000 0-00 | uuuu u-uu | | TXB2D7 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | 0uuu uuuu | | TXB2D6 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | 0uuu uuuu | | TXB2D5 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | 0uuu uuuu | | TXB2D4 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | 0uuu uuuu | | TXB2D3 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | 0uuu uuuu | | TXB2D2 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | 0uuu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - 3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | App | plicabl | e Devi | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |----------|------|---------|--------|------|------------------------------------|------------------------------------------------------------------|---------------------------------| | TXB2D1 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | 0uuu uuuu | | TXB2D0 | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | 0uuu uuuu | | TXB2DLC | 2480 | 2580 | 4480 | 4580 | -x xxxx | -u uuuu | -u uuuu | | TXB2EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB2EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TXB2SIDL | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | -uuu uuuu | | TXB2SIDH | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | TXB2CON | 2480 | 2580 | 4480 | 4580 | 0000 0-00 | 0000 0-00 | uuuu u-uu | | RXM1EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXM1EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXM1SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXM1SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXM0EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXM0EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXM0SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXM0SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF5EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF5EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF5SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXF5SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF4EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF4EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF4SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXF4SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF3EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF3EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF3SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXF3SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF2EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF2EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF2SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXF2SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | | | |-----------------------|--------------------|------|------------------------------------|------------------------------------------------------------------|---------------------------------|-----------|-----------| | RXF1EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF1EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF1SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXF1SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF0EIDL | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF0EIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF0SIDL | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXF0SIDH | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5D7 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5D6 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5D5 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5D4 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5D3 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5D2 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5D1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5D0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5DLC <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | -xxx xxxx | -uuu uuuu | -uuu uuuu | | B5EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B5SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | B5SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | B5CON <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | B4D7 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4D6 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4D5 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4D4 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4D3 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4D2 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4D1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4D0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4DLC <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | -xxx xxxx | -uuu uuuu | -uuu uuuu | | B4EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Reset<br>WDT Reset<br>RESET Instruct<br>Stack Reset | , Wake-up via WDT ion, or Interrupt | | | |-----------------------|--------------------|------|------------------------------------|----------------------------------------------------------|-------------------------------------|-----------|-------------| | B4EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | B4SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B4CON <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | B3D7 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3D6 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3D5 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3D4 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3D3 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3D2 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3D1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3D0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3DLC <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | -xxx xxxx | -uuu uuuu | u -uuu uuuu | | B3EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | B3SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B3CON <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | B2D7 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2D6 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2D5 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2D4 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2D3 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2D2 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2D1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2D0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2DLC <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | -xxx xxxx | -uuu uuuu | uuu uuuu | | B2EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B2SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | B2SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-3 for Reset value for specific condition. - 5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | | | |-----------------------|--------------------|------|------------------------------------|------------------------------------------------------------------|---------------------------------|-----------|-----------| | B2CON <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | B1D7 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1D6 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1D5 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1D4 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1D3 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1D2 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1D1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1D0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1DLC <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | -xxx xxxx | -uuu uuuu | -uuu uuuu | | B1EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | B1SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B1CON <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | B0D7 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0D6 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0D5 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0D4 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0D3 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0D2 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0D1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0D0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0DLC <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | -xxx xxxx | -uuu uuuu | -uuu uuuu | | B0EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx x-xx | uuuu u-uu | uuuu u-uu | | B0SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | B0CON <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | | TXBIE <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0 00 | u uu | u uu | | BIE0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 0000 | 0000 0000 | uuuu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-3 for Reset value for specific condition. - 5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-or<br>Brown-or | , | WDT RESET In | Resets,<br>Reset,<br>struction,<br>Resets | Wake-up<br>or Into | via WDT<br>errupt | | | |--------------------------|--------------------|------|----------------------|------|--------------|-------------------------------------------|--------------------|-------------------|------|------| | BSEL0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 00 | 0000 | 00 | uuuu | uu | | MSEL3 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | MSEL2 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | MSEL1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0101 | 0000 | 0101 | uuuu | uuuu | | MSELO <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0101 | 0000 | 0101 | 0000 | uuuu | uuuu | | SDFLC <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0 | 0000 | 0 | 0000 | -u | uuuu | | RXFCON1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | RXFCON0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | RXFBCON7 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | RXFBCON6 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | RXFBCON5 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | RXFBCON4 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | RXFBCON3 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | RXFBCON2 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0001 | 0001 | 0001 | 0001 | uuuu | uuuu | | RXFBCON1 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0001 | 0001 | 0001 | 0001 | uuuu | uuuu | | RXFBCON0 <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | 0000 | 0000 | 0000 | 0000 | uuuu | uuuu | | RXF15EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF15EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF15SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- | x-xx | uuu- | u-uu | uuu- | u-uu | | RXF15SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF14EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF14EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF14SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- | x-xx | uuu- | u-uu | uuu- | u-uu | | RXF14SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF13EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF13EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF13SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- | x-xx | uuu- | u-uu | uuu- | u-uu | | RXF13SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF12EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF12EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx | xxxx | uuuu | uuuu | uuuu | uuuu | | RXF12SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- | | uuu- | u-uu | uuu- | | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-3 for Reset value for specific condition. - 5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt | | | |--------------------------|--------------------|------|------------------------------------|------------------------------------------------------------------|---------------------------------|-----------|-----------| | RXF12SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF11EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF11EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF11SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | uuu- u-uu | | RXF11SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | RXF10EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF10EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF10SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | -uuu uuuu | | RXF10SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF9EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF9EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF9SIDL(6) | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | -uuu uuuu | | RXF9SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF8EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF8EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF8SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | -uuu uuuu | | RXF8SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF7EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF7EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF7SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | -uuu uuuu | | RXF7SIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF6EIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF6EIDH <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | | RXF6SIDL <sup>(6)</sup> | 2480 | 2580 | 4480 | 4580 | xxx- x-xx | uuu- u-uu | -uuu uuuu | | RXF6SIDH(6) | 2480 | 2580 | 4480 | 4580 | xxxx xxxx | uuuu uuuu | -uuu uuuu | $\begin{array}{ll} \textbf{Legend:} & u = \text{unchanged, } x = \text{unknown, } - = \text{unimplemented bit, read as `0', } q = \text{value depends on condition.} \\ & \text{Shaded cells indicate conditions do not apply for the designated device.} \\ \end{array}$ - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 4-3 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** This register reads all '0's until ECAN™ technology is set up in Mode 1 or Mode 2. ### 5.0 MEMORY ORGANIZATION There are three types of memory in PIC18 Enhanced microcontroller devices: - · Program Memory - Data RAM - Data EEPROM As Harvard architecture devices, the data and program memories use separate busses; this allows for concurrent access of the two memory spaces. The data EEPROM, for practical purposes, can be regarded as a peripheral device, since it is addressed and accessed through a set of control registers. Additional detailed information on the operation of the Flash program memory is provided in **Section 6.0** "Flash Program Memory". Data EEPROM is discussed separately in **Section 7.0** "Data EEPROM Memory". ### 5.1 Program Memory Organization PIC18 microcontrollers implement a 21-bit program counter, which is capable of addressing a 2-Mbyte program memory space. Accessing a location between upper boundary of the physically implemented memory and the 2-Mbyte address will return all '0's (a NOP instruction). The PIC18F2480 and PIC18F4480 each have 16 Kbytes of Flash memory and can store up to 8,192 single-word instructions. The PIC18F2580 and PIC18F4580 each have 32 Kbytes of Flash memory and can store up to 16,384 single-word instructions. PIC18 devices have two interrupt vectors. The Reset vector address is at 0000h and the interrupt vector addresses are at 0008h and 0018h. The program memory maps for PIC18FX480 and PIC18FX580 devices are shown in Figure 5-1. FIGURE 5-1: PROGRAM MEMORY MAP AND STACK FOR PIC18F2480/2580/4480/4580 DEVICES #### 5.1.1 PROGRAM COUNTER The Program Counter (PC) specifies the address of the instruction to fetch for execution. The PC is 21 bits wide and is contained in three separate 8-bit registers. The low byte, known as the PCL register, is both readable and writable. The high byte, or PCH register, contains the PC<15:8> bits; it is not directly readable or writable. Updates to the PCH register are performed through the PCLATH register. The upper byte is called PCU. This register contains the PC<20:16> bits; it is also not directly readable or writable. Updates to the PCU register are performed through the PCLATU register. The contents of PCLATH and PCLATU are transferred to the program counter by any operation that writes PCL. Similarly, the upper two bytes of the program counter are transferred to PCLATH and PCLATU by an operation that reads PCL. This is useful for computed offsets to the PC (see Section 5.1.4.1 "Computed GOTO"). The PC addresses bytes in the program memory. To prevent the PC from becoming misaligned with word instructions, the Least Significant bit of PCL is fixed to a value of '0'. The PC increments by 2 to address sequential instructions in the program memory. The CALL, RCALL and GOTO program branch instructions write to the program counter directly. For these instructions, the contents of PCLATH and PCLATU are not transferred to the program counter. #### 5.1.2 RETURN ADDRESS STACK The return address stack allows any combination of up to 31 program calls and interrupts to occur. The PC is pushed onto the stack when a CALL or RCALL instruction is executed or an interrupt is Acknowledged. The PC value is pulled off the stack on a RETURN, RETLW or a RETFIE instruction. PCLATU and PCLATH are not affected by any of the RETURN or CALL instructions. The stack operates as a 31-word by 21-bit RAM and a 5-bit Stack Pointer, STKPTR. The stack space is not part of either program or data space. The Stack Pointer is readable and writable and the address on the top of the stack is readable and writable through the top-of-stack Special File Registers. Data can also be pushed to, or popped from the stack, using these registers. A CALL type instruction causes a push onto the stack; the Stack Pointer is first incremented and the location pointed to by the Stack Pointer is written with the contents of the PC (already pointing to the instruction following the CALL). A RETURN type instruction causes a pop from the stack; the contents of the location pointed to by the STKPTR are transferred to the PC and then the Stack Pointer is decremented. The Stack Pointer is initialized to '00000' after all Resets. There is no RAM associated with the location corresponding to a Stack Pointer value of '00000'; this is only a Reset value. Status bits indicate if the stack is full or has overflowed or has underflowed. #### 5.1.2.1 Top-of-Stack Access Only the top of the return address stack (TOS) is readable and writable. A set of three registers, TOSU:TOSH:TOSL, hold the contents of the stack location pointed to by the STKPTR register (Figure 5-2). This allows users to implement a software stack if necessary. After a CALL, RCALL or interrupt, the software can read the pushed value by reading the TOSU:TOSH:TOSL registers. These values can be placed on a user defined software stack. At return time, the software can return these values to TOSU:TOSH:TOSL and do a return. The user must disable the global interrupt enable bits while accessing the stack to prevent inadvertent stack corruption. FIGURE 5-2: RETURN ADDRESS STACK AND ASSOCIATED REGISTERS ### 5.1.2.2 Return Stack Pointer (STKPTR) The STKPTR register (Register 5-1) contains the Stack Pointer value, the STKFUL (Stack Full) status bit and the STKUNF (Stack Underflow) status bits. The value of the Stack Pointer can be 0 through 31. The Stack Pointer increments before values are pushed onto the stack and decrements after values are popped off the stack. On Reset, the Stack Pointer value will be zero. The user may read and write the Stack Pointer value. This feature can be used by a Real-Time Operating System for return stack maintenance. After the PC is pushed onto the stack 31 times (without popping any values off the stack), the STKFUL bit is set. The STKFUL bit is cleared by software or by a POR. The action that takes place when the stack becomes full depends on the state of the STVREN (Stack Overflow Reset Enable) configuration bit. (Refer to Section 24.1 "Configuration Bits" for a description of the device configuration bits.) If STVREN is set (default), the 31st push will push the (PC + 2) value onto the stack, set the STKFUL bit and reset the device. The STKFUL bit will remain set and the Stack Pointer will be set to zero. If STVREN is cleared, the STKFUL bit will be set on the 31st push and the Stack Pointer will increment to 31. Any additional pushes will not overwrite the 31st push and STKPTR will remain at 31. When the stack has been popped enough times to unload the stack, the next pop will return a value of zero to the PC and sets the STKUNF bit, while the Stack Pointer remains at zero. The STKUNF bit will remain set until cleared by software or until a POR occurs. Note: Returning a value of zero to the PC on an underflow has the effect of vectoring the program to the Reset vector, where the stack conditions can be verified and appropriate actions can be taken. This is not the same as a Reset, as the contents of the SFRs are not affected. ### 5.1.2.3 PUSH and POP Instructions Since the Top-of-Stack is readable and writable, the ability to push values onto the stack and pull values off the stack without disturbing normal program execution is a desirable feature. The PIC18 instruction set includes two instructions, PUSH and POP, that permit the TOS to be manipulated under software control. TOSU, TOSH and TOSL can be modified to place data or a return address on the stack. The PUSH instruction places the current PC value onto the stack. This increments the Stack Pointer and loads the current PC value onto the stack. The POP instruction discards the current TOS by decrementing the Stack Pointer. The previous value pushed onto the stack then becomes the TOS value. ### REGISTER 5-1: STKPTR: STACK POINTER REGISTER | R/C-0 | R/C-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-----------------------|-----------------------|-----|-------|-------|-------|-------|-------| | STKFUL <sup>(1)</sup> | STKUNF <sup>(1)</sup> | _ | SP4 | SP3 | SP2 | SP1 | SP0 | | bit 7 | | | | | | | bit 0 | bit 7 STKFUL: Stack Full Flag bit<sup>(1)</sup> 1 = Stack became full or overflowed 0 = Stack has not become full or overflowed bit 6 STKUNF: Stack Underflow Flag bit<sup>(1)</sup> 1 = Stack underflow occurred 0 = Stack underflow did not occur bit 5 Unimplemented: Read as '0' bit 4-0 SP4:SP0: Stack Pointer Location bits Note 1: Bit 7 and bit 6 are cleared by user software or by a POR. | Legend: | | | | |-------------------|------------------|----------------------|------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | C = Clearable only bit | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### 5.1.2.4 Stack Full and Underflow Resets Device Resets on stack overflow and stack underflow conditions are enabled by setting the STVREN bit in Configuration Register 4L. When STVREN is set, a full or underflow will set the appropriate STKFUL or STKUNF bit and then cause a device Reset. When STVREN is cleared, a full or underflow condition will set the appropriate STKFUL or STKUNF bit but not cause a device Reset. The STKFUL or STKUNF bits are cleared by the user software or a Power-on Reset. #### 5.1.3 FAST REGISTER STACK A fast register stack is provided for the Status, WREG and BSR registers, to provide a "fast return" option for interrupts. Each stack is only one level deep and is neither readable nor writable. It is loaded with the current value of the corresponding register when the processor vectors for an interrupt. All interrupt sources will push values into the stack registers. The values in the registers are then loaded back into their associated registers, if the RETFIE, FAST instruction is used to return from the interrupt. If both low and high priority interrupts are enabled, the stack registers cannot be used reliably to return from low priority interrupts. If a high priority interrupt occurs while servicing a low priority interrupt, the stack register values stored by the low priority interrupt will be overwritten. In these cases, users must save the key registers in software during a low priority interrupt. If interrupt priority is not used, all interrupts may use the fast register stack for returns from interrupt. If no interrupts are used, the fast register stack can be used to restore the Status, WREG and BSR registers at the end of a subroutine call. To use the fast register stack for a subroutine call, a CALL label, FAST instruction must be executed to save the Status, WREG and BSR registers to the fast register stack. A RETURN, FAST instruction is then executed to restore these registers from the fast register stack. Example 5-1 shows a source code example that uses the fast register stack during a subroutine call and return. EXAMPLE 5-1: FAST REGISTER STACK CODE EXAMPLE | CALL | SUB1, FAST | ;STATUS, WREG, BSR<br>;SAVED IN FAST REGISTER<br>;STACK | |------|--------------|---------------------------------------------------------| | | • | | | SUB1 | • | | | | RETURN, FAST | ;RESTORE VALUES SAVED ;IN FAST REGISTER STACK | # 5.1.4 LOOK-UP TABLES IN PROGRAM MEMORY There may be programming situations that require the creation of data structures, or look-up tables, in program memory. For PIC18 devices, look-up tables can be implemented in two ways: - Computed GOTO - · Table Reads ### 5.1.4.1 Computed GOTO A computed GOTO is accomplished by adding an offset to the program counter. An example is shown in Example 5-2. A look-up table can be formed with an ADDWF PCL instruction and a group of RETLW $\,\mathrm{nn}$ instructions. The W register is loaded with an offset into the table before executing a call to that table. The first instruction of the called routine is the ADDWF PCL instruction. The next instruction executed will be one of the RETLW $\,\mathrm{nn}$ instructions, that returns the value $\,\mathrm{'nn'}$ to the calling function. The offset value (in WREG) specifies the number of bytes that the program counter should advance and should be multiples of 2 (LSb = 0). In this method, only one data byte may be stored in each instruction location and room on the return address stack is required. EXAMPLE 5-2: COMPUTED GOTO USING AN OFFSET VALUE | | MOVF | OFFSET, | W | |-------|-------|---------|---| | | CALL | TABLE | | | ORG | nn00h | | | | TABLE | ADDWF | PCL | | | | RETLW | nnh | | | | RETLW | nnh | | | | RETLW | nnh | | | | • | | | | | • | | | | | | | | | | | | | #### 5.1.4.2 Table Reads and Table Writes A better method of storing data in program memory allows two bytes of data to be stored in each instruction location. Look-up table data may be stored two bytes per program word by using table reads and writes. The Table Pointer (TBLPTR) register specifies the byte address and the Table Latch (TABLAT) register contains the data that is read from or written to program memory. Data is transferred to or from program memory one byte at a time. Table read and table write operations are discussed further in Section 6.1 "Table Reads and Table Writes". ### 5.2 PIC18 Instruction Cycle ### 5.2.1 CLOCKING SCHEME The microcontroller clock input, whether from an internal or external source, is internally divided by four to generate four non-overlapping quadrature clocks (Q1, Q2, Q3 and Q4). Internally, the Program Counter (PC) is incremented on every Q1; the instruction is fetched from the program memory and latched into the Instruction Register (IR) during Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 5-3. #### 5.2.2 INSTRUCTION FLOW/PIPELINING An "Instruction Cycle" consists of four Q cycles: Q1 through Q4. The instruction fetch and execute are pipelined in such a manner that a fetch takes one instruction cycle, while the decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 5-3). A fetch cycle begins with the program counter incrementing in Q1. In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write). #### **EXAMPLE 5-3: INSTRUCTION PIPELINE FLOW** **Note:** All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline while the new instruction is being fetched and then executed. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 65 # 5.2.3 INSTRUCTIONS IN PROGRAM MEMORY The program memory is addressed in bytes. Instructions are stored as two bytes or four bytes in program memory. The Least Significant Byte of an instruction word is always stored in a program memory location with an even address (LSB = 0). To maintain alignment with instruction boundaries, the PC increments in steps of 2 and the LSB will always read '0' (see **Section 5.1.1** "**Program Counter**"). Figure 5-4 shows an example of how instruction words are stored in the program memory. The CALL and GOTO instructions have the absolute program memory address embedded into the instruction. Since instructions are always stored on word boundaries, the data contained in the instruction is a word address. The word address is written to PC<20:1>, which accesses the desired byte address in program memory. Instruction #2 in Figure 5-4 shows how the instruction GOTO 0006h is encoded in the program memory. Program branch instructions, which encode a relative address offset, operate in the same manner. The offset value stored in a branch instruction represents the number of single-word instructions that the PC will be offset by. Section 25.0 "Instruction Set Summary" provides further details of the instruction set. ### FIGURE 5-4: INSTRUCTIONS IN PROGRAM MEMORY | | | | | | | Word Address | |----|--------------|------------|-------------------|---------|---------|--------------| | | | | | LSB = 1 | LSB = 0 | $\downarrow$ | | | | Program M | • | | | 000000h | | | | Byte Locat | ions $ ightarrow$ | | | 000002h | | | | | | | | 000004h | | | | | | | | 000006h | | In | struction 1: | MOVLW | 055h | 0Fh | 55h | 000008h | | In | struction 2: | GOTO | 0006h | EFh | 03h | 00000Ah | | | | | | F0h | 00h | 00000Ch | | In | struction 3: | MOVFF | 123h, 456h | C1h | 23h | 00000Eh | | | | | | F4h | 56h | 000010h | | | | | | | | 000012h | | | | | | | | 000014h | ### 5.2.4 TWO-WORD INSTRUCTIONS The standard PIC18 instruction set has four two-word instructions: CALL, MOVFF, GOTO and LSFR. In all cases, the second word of the instructions always has '1111' as its four Most Significant bits; the other 12 bits are literal data, usually a data memory address. The use of '1111' in the 4 MSbs of an instruction specifies a special form of NOP. If the instruction is executed in proper sequence – immediately after the first word – the data in the second word is accessed and used by the instruction sequence. If the first word is skipped for some reason and the second word is executed by itself, a ${\tt NOP}$ is executed instead. This is necessary for cases when the two-word instruction is preceded by a conditional instruction that changes the PC. Example 5-4 shows how this works. Note: See Section 5.5 "Program Memory and the Extended Instruction Set" for information on two-word instructions in the extended instruction set. ### **EXAMPLE 5-4: TWO-WORD INSTRUCTIONS** | CASE 1: | | |---------------------|-------------------------------------------| | Object Code | Source Code | | 0110 0110 0000 0000 | TSTFSZ REG1 ; is RAM location 0? | | 1100 0001 0010 0011 | MOVFF REG1, REG2 ; No, skip this word | | 1111 0100 0101 0110 | ; Execute this word as a NOP | | 0010 0100 0000 0000 | ADDWF REG3 ; continue code | | CASE 2: | | | Object Code | Source Code | | 0110 0110 0000 0000 | TSTFSZ REG1 ; is RAM location 0? | | 1100 0001 0010 0011 | MOVFF REG1, REG2 ; Yes, execute this word | | 1111 0100 0101 0110 | ; 2nd word of instruction | | 0010 0100 0000 0000 | ADDWF REG3 ; continue code | ### 5.3 Data Memory Organization Note: The operation of some aspects of data memory are changed when the PIC18 extended instruction set is enabled. See Section 5.6 "Data Memory and the Extended Instruction Set" for more information. The data memory in PIC18 devices is implemented as static RAM. Each register in the data memory has a 12-bit address, allowing up to 4096 bytes of data memory. The memory space is divided into as many as 16 banks that contain 256 bytes each; PIC18F2480/2580/4480/4580 devices implement all 16 banks. Figure 5-6 shows the data memory organization for the PIC18F2480/2580/4480/4580 devices. The data memory contains Special Function Registers (SFRs) and General Purpose Registers (GPRs). The SFRs are used for control and status of the controller and peripheral functions, while GPRs are used for data storage and scratchpad operations in the user's application. Any read of an unimplemented location will read as '0's. The instruction set and architecture allow operations across all banks. The entire data memory may be accessed by Direct, Indirect or Indexed Addressing modes. Addressing modes are discussed later in this subsection. To ensure that commonly used registers (SFRs and select GPRs) can be accessed in a single cycle, PIC18 devices implement an Access Bank. This is a 256-byte memory space that provides fast access to SFRs and the lower portion of GPR Bank 0 without using the BSR. **Section 5.3.2 "Access Bank"** provides a detailed description of the Access RAM. ### 5.3.1 BANK SELECT REGISTER (BSR) Large areas of data memory require an efficient addressing scheme to make rapid access to any address possible. Ideally, this means that an entire address does not need to be provided for each read or write operation. For PIC18 devices, this is accomplished with a RAM banking scheme. This divides the memory space into 16 contiguous banks of 256 bytes. Depending on the instruction, each location can be addressed directly by its full 12-bit address, or an 8-bit low-order address and a 4-bit bank pointer. Most instructions in the PIC18 instruction set make use of the bank pointer, known as the Bank Select Register (BSR). This SFR holds the 4 Most Significant bits of a location's address; the instruction itself includes the 8 Least Significant bits. Only the four lower bits of the BSR are implemented (BSR3:BSR0). The upper four bits are unused; they will always read '0' and cannot be written to. The BSR can be loaded directly by using the MOVLB instruction. The value of the BSR indicates the bank in data memory; the 8 bits in the instruction show the location in the bank and can be thought of as an offset from the bank's lower boundary. The relationship between the BSR's value and the bank division in data memory is shown in Figure 5-7. Since up to 16 registers may share the same low-order address, the user must always be careful to ensure that the proper bank is selected before performing a data read or write. For example, writing what should be program data to an 8-bit address of F9h, while the BSR is 0Fh will end up resetting the Program Counter. While any bank can be selected, only those banks that are actually implemented can be read or written to. Writes to unimplemented banks are ignored, while reads from unimplemented banks will return '0's. Even so, the Status register will still be affected as if the operation was successful. The data memory map in Figure 5-6 indicates which banks are implemented. In the core PIC18 instruction set, only the <code>MOVFF</code> instruction fully specifies the 12-bit address of the source and target registers. This instruction ignores the BSR completely when it executes. All other instructions include only the low-order address as an operand and must use either the BSR or the Access Bank to locate their target registers. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 69 - Note 1: The Access RAM bit of the instruction can be used to force an override of the selected bank (BSR<3:0>) to the registers of the Access Bank. - 2: The MOVFF instruction embeds the entire 12-bit address in the instruction. ### 5.3.2 ACCESS BANK While the use of the BSR with an embedded 8-bit address allows users to address the entire range of data memory, it also means that the user must always ensure that the correct bank is selected. Otherwise, data may be read from or written to the wrong location. This can be disastrous if a GPR is the intended target of an operation, but an SFR is written to instead. Verifying and/or changing the BSR for each read or write to data memory can become very inefficient. To streamline access for the most commonly used data memory locations, the data memory is configured with an Access Bank, which allows users to access a mapped block of memory without specifying a BSR. The Access Bank consists of the first 128 bytes of memory (00h-7Fh) in Bank 0 and the last 128 bytes of memory (80h-FFh) in Block 15. The lower half is known as the "Access RAM" and is composed of GPRs. The upper half is where the device's SFRs are mapped. These two areas are mapped contiguously in the Access Bank and can be addressed in a linear fashion by an 8-bit address (Figure 5-6). The Access Bank is used by core PIC18 instructions that include the Access RAM bit (the 'a' parameter in the instruction). When 'a' is equal to '1', the instruction uses the BSR and the 8-bit address included in the opcode for the data memory address. When 'a' is '0' however, the instruction is forced to use the Access Bank address map; the current value of the BSR is ignored entirely. Using this "forced" addressing allows the instruction to operate on a data address in a single cycle, without updating the BSR first. For 8-bit addresses of 80h and above, this means that users can evaluate and operate on SFRs more efficiently. The Access RAM below 80h is a good place for data values that the user might need to access rapidly, such as immediate computational results or common program variables. Access RAM also allows for faster and more code efficient context saving and switching of variables. The mapping of the Access Bank is slightly different when the extended instruction set is enabled (XINST configuration bit = 1). This is discussed in more detail in Section 5.6.3 "Mapping the Access Bank in Indexed Literal Offset Mode". # 5.3.3 GENERAL PURPOSE REGISTER FILE PIC18 devices may have banked memory in the GPR area. This is data RAM, which is available for use by all instructions. GPRs start at the bottom of Bank 0 (address 000h) and grow upwards towards the bottom of the SFR area. GPRs are not initialized by a Power-on Reset and are unchanged on all other Resets. #### 5.3.4 SPECIAL FUNCTION REGISTERS The Special Function Registers (SFRs) are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. SFRs start at the top of data memory (FFFh) and extend downward to occupy the top half of Bank 15 (F80h to FFFh). A list of these registers is given in Table 5-1 and Table 5-2. The SFRs can be classified into two sets: those associated with the "core" device functionality (ALU, Resets and interrupts) and those related to the peripheral functions. The reset and interrupt registers are described in their respective chapters, while the ALU's Status register is described later in this section. Registers related to the operation of a peripheral feature are described in the chapter for that peripheral. The SFRs are typically distributed among the peripherals whose functions they control. Unused SFR locations are unimplemented and read as '0's. TABLE 5-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18F2480/2580/4480/4580 DEVICES | Address | Name | Address | Name | Address | Name | Address | Name | |---------|-------------------------|---------|-------------------------|---------|-------------------------|---------|----------------------| | FFFh | TOSU | FDFh | INDF2 <sup>(4)</sup> | FBFh | ECCPR1H | F9Fh | IPR1 | | FFEh | TOSH | FDEh | POSTINC2 <sup>(4)</sup> | FBEh | ECCPR1L | F9Eh | PIR1 | | FFDh | TOSL | FDDh | POSTDEC2 <sup>(4)</sup> | FBDh | CCP1CON | F9Dh | PIE1 | | FFCh | STKPTR | FDCh | PREINC2 <sup>(4)</sup> | FBCh | CCPR2H <sup>(2)</sup> | F9Ch | _ | | FFBh | PCLATU | FDBh | PLUSW2 <sup>(4)</sup> | FBBh | CCPR2L <sup>(2)</sup> | F9Bh | OSCTUNE | | FFAh | PCLATH | FDAh | FSR2H | FBAh | ECCP1CON <sup>(2)</sup> | F9Ah | _ | | FF9h | PCL | FD9h | FSR2L | FB9h | _ | F99h | _ | | FF8h | TBLPTRU | FD8h | STATUS | FB8h | BAUDCON | F98h | _ | | FF7h | TBLPTRH | FD7h | TMR0H | FB7h | ECCP1DEL | F97h | _ | | FF6h | TBLPTRL | FD6h | TMR0L | FB6h | ECCP1AS <sup>(2)</sup> | F96h | TRISE <sup>(2)</sup> | | FF5h | TABLAT | FD5h | T0CON | FB5h | CVRCON <sup>(2)</sup> | F95h | TRISD <sup>(2)</sup> | | FF4h | PRODH | FD4h | _ | FB4h | CMCON <sup>(1)</sup> | F94h | TRISC | | FF3h | PRODL | FD3h | OSCCON | FB3h | TMR3H | F93h | TRISB | | FF2h | INTCON | FD2h | HLVDCON | FB2h | TMR3L | F92h | TRISA | | FF1h | INTCON2 | FD1h | WDTCON | FB1h | T3CON | F91h | _ | | FF0h | INTCON3 | FD0h | RCON | FB0h | SPBRGH | F90h | _ | | FEFh | INDF0 <sup>(4)</sup> | FCFh | TMR1H | FAFh | SPBRG | F8Fh | _ | | FEEh | POSTINC0 <sup>(4)</sup> | FCEh | TMR1L | FAEh | RCREG | F8Eh | _ | | FEDh | POSTDEC0 <sup>(4)</sup> | FCDh | T1CON | FADh | TXREG | F8Dh | LATE <sup>(2)</sup> | | FECh | PREINCO <sup>(4)</sup> | FCCh | TMR2 | FACh | TXSTA | F8Ch | LATD <sup>(2)</sup> | | FEBh | PLUSW0 <sup>(4)</sup> | FCBh | PR2 | FABh | RCSTA | F8Bh | LATC | | FEAh | FSR0H | FCAh | T2CON | FAAh | _ | F8Ah | LATB | | FE9h | FSR0L | FC9h | SSPBUF | FA9h | EEADR | F89h | LATA | | FE8h | WREG | FC8h | SSPADD | FA8h | EEDATA | F88h | _ | | FE7h | INDF1 <sup>(4)</sup> | FC7h | SSPSTAT | FA7h | EECON2 <sup>(4)</sup> | F87h | _ | | FE6h | POSTINC1 <sup>(4)</sup> | FC6h | SSPCON1 | FA6h | EECON1 | F86h | _ | | FE5h | POSTDEC1 <sup>(4)</sup> | FC5h | SSPCON2 | FA5h | IPR3 | F85h | _ | | FE4h | PREINC1 <sup>(4)</sup> | FC4h | ADRESH | FA4h | PIR3 | F84h | PORTE | | FE3h | PLUSW1 <sup>(4)</sup> | FC3h | ADRESL | FA3h | PIE3 | F83h | PORTD <sup>(2)</sup> | | FE2h | FSR1H | FC2h | ADCON0 | FA2h | IPR2 | F82h | PORTC | | FE1h | FSR1L | FC1h | ADCON1 | FA1h | PIR2 | F81h | PORTB | | FE0h | BSR | FC0h | ADCON2 | FA0h | PIE2 | F80h | PORTA | - 2: Bits and registers available only when ENPORTS = 1; otherwise, the registers/bits read as '0'. - 3: When any TX\_ENn bit in RX\_TX\_SELn is set, then the corresponding bit in this register has transmit properties. - 4: This is not a physical register. TABLE 5-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18F2480/2580/4480/4580 DEVICES (CONTINUED) | Address | Name | Address | Name | Address | Name | Address | Name | |---------|----------|---------|----------|---------|----------|---------|----------| | F7Fh | _ | F5Fh | CANCON | F3Fh | CANCON | F1Fh | RXM1EIDL | | F7Eh | _ | F5Eh | CANSTAT | F3Eh | CANSTAT | F1Eh | RXM1EIDH | | F7Dh | _ | F5Dh | RXB1D7 | F3Dh | TXB1D7 | F1Dh | RXM1SIDL | | F7Ch | _ | F5Ch | RXB1D6 | F3Ch | TXB1D6 | F1Ch | RXM1SIDH | | F7Bh | _ | F5Bh | RXB1D5 | F3Bh | TXB1D5 | F1Bh | RXM0EIDL | | F7Ah | _ | F5Ah | RXB1D4 | F3Ah | TXB1D4 | F1Ah | RXM0EIDH | | F79h | _ | F59h | RXB1D3 | F39h | TXB1D3 | F19h | RXM0SIDL | | F78h | - | F58h | RXB1D2 | F38h | TXB1D2 | F18h | RXM0SIDH | | F77h | ECANCON | F57h | RXB1D1 | F37h | TXB1D1 | F17h | RXF5EIDL | | F76h | TXERRCNT | F56h | RXB1D0 | F36h | TXB1D0 | F16h | RXF5EIDH | | F75h | RXERRCNT | F55h | RXB1DLC | F35h | TXB1DLC | F15h | RXF5SIDL | | F74h | COMSTAT | F54h | RXB1EIDL | F34h | TXB1EIDL | F14h | RXF5SIDH | | F73h | CIOCON | F53h | RXB1EIDH | F33h | TXB1EIDH | F13h | RXF4EIDL | | F72h | BRGCON3 | F52h | RXB1SIDL | F32h | TXB1SIDL | F12h | RXF4EIDH | | F71h | BRGCON2 | F51h | RXB1SIDH | F31h | TXB1SIDH | F11h | RXF4SIDL | | F70h | BRGCON1 | F50h | RXB1CON | F30h | TXB1CON | F10h | RXF4SIDH | | F6Fh | CANCON | F4Fh | CANCON | F2Fh | CANCON | F0Fh | RXF3EIDL | | F6Eh | CANSTAT | F4Eh | CANSTAT | F2Eh | CANSTAT | F0Eh | RXF3EIDH | | F6Dh | RXB0D7 | F4DH | TXB0D7 | F2Dh | TXB2D7 | F0Dh | RXF3SIDL | | F6Ch | RXB0D6 | F4Ch | TXB0D6 | F2Ch | TXB2D6 | F0Ch | RXF3SIDH | | F6Bh | RXB0D5 | F4Bh | TXB0D5 | F2Bh | TXB2D5 | F0Bh | RXF2EIDL | | F6Ah | RXB0D4 | F4Ah | TXB0D4 | F2Ah | TXB2D4 | F0Ah | RXF2EIDH | | F69h | RXB0D3 | F49h | TXB0D3 | F29h | TXB2D3 | F09h | RXF2SIDL | | F68h | RXB0D2 | F48h | TXB0D2 | F28h | TXB2D2 | F08h | RXF2SIDH | | F67h | RXB0D1 | F47h | TXB0D1 | F27h | TXB2D1 | F07h | RXF1EIDL | | F66h | RXB0D0 | F46h | TXB0D0 | F26h | TXB2D0 | F06h | RXF1EIDH | | F65h | RXB0DLC | F45h | TXB0DLC | F25h | TXB2DLC | F05h | RXF1SIDL | | F64h | RXB0EIDL | F44h | TXB0EIDL | F24h | TXB2EIDL | F04h | RXF1SIDH | | F63h | RXB0EIDH | F43h | TXB0EIDH | F23h | TXB2EIDH | F03h | RXF0EIDL | | F62h | RXB0SIDL | F42h | TXB0SIDL | F22h | TXB2SIDL | F02h | RXF0EIDH | | F61h | RXB0SIDH | F41h | TXB0SIDH | F21h | TXB2SIDH | F01h | RXF0SIDL | | F60h | RXB0CON | F40h | TXB0CON | F20h | TXB2CON | F00h | RXF0SIDH | <sup>2:</sup> Bits and registers available only when ENPORTS = 1; otherwise, the registers/bits read as '0'. <sup>3:</sup> When any TX\_ENn bit in RX\_TX\_SELn is set, then the corresponding bit in this register has transmit properties. <sup>4:</sup> This is not a physical register. TABLE 5-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18F2480/2580/4480/4580 DEVICES (CONTINUED) | Address | Name | Address | Name | Address | Name | Address | Name | |---------|------|---------|------|---------|------|---------|------| | EFFh | _ | EDFh | _ | EBFh | _ | E9Fh | _ | | EFEh | _ | EDEh | _ | EBEh | _ | E9Eh | _ | | EFDh | _ | EDDh | _ | EBDh | _ | E9Dh | _ | | EFCh | _ | EDCh | _ | EBCh | _ | E9Ch | _ | | EFBh | _ | EDBh | _ | EBBh | _ | E9Bh | _ | | EFAh | _ | EDAh | _ | EBAh | _ | E9Ah | _ | | EF9h | _ | ED9h | _ | EB9h | _ | E99h | _ | | EF8h | _ | ED8h | _ | EB8h | _ | E98h | _ | | EF7h | | ED7h | _ | EB7h | _ | E97h | _ | | EF6h | _ | ED6h | _ | EB6h | _ | E96h | _ | | EF5h | | ED5h | _ | EB5h | _ | E95h | _ | | EF4h | _ | ED4h | _ | EB4h | _ | E94h | _ | | EF3h | _ | ED3h | _ | EB3h | _ | E93h | _ | | EF2h | | ED2h | _ | EB2h | _ | E92h | _ | | EF1h | | ED1h | _ | EB1h | _ | E91h | _ | | EF0h | | ED0h | _ | EB0h | _ | E90h | _ | | EEFh | | ECFh | _ | EAFh | _ | E8Fh | _ | | EEEh | _ | ECEh | _ | EAEh | _ | E8Eh | _ | | EEDh | | ECDh | _ | EADh | _ | E8Dh | _ | | EECh | _ | ECCh | _ | EACh | _ | E8Ch | _ | | EEBh | _ | ECBh | _ | EABh | _ | E8Bh | _ | | EEAh | | ECAh | _ | EAAh | _ | E8Ah | _ | | EE9h | _ | EC9h | _ | EA9h | _ | E89h | _ | | EE8h | _ | EC8h | _ | EA8h | _ | E88h | _ | | EE7h | _ | EC7h | _ | EA7h | _ | E87h | _ | | EE6h | _ | EC6h | _ | EA6h | _ | E86h | _ | | EE5h | _ | EC5h | _ | EA5h | _ | E85h | _ | | EE4h | | EC4h | _ | EA4h | _ | E84h | _ | | EE3h | _ | EC3h | _ | EA3h | _ | E83h | _ | | EE2h | _ | EC2h | _ | EA2h | _ | E82h | _ | | EE1h | _ | EC1h | _ | EA1h | _ | E81h | _ | | EE0h | _ | EC0h | | EA0h | _ | E80h | _ | <sup>2:</sup> Bits and registers available only when ENPORTS = 1; otherwise, the registers/bits read as '0'. <sup>3:</sup> When any TX\_ENn bit in RX\_TX\_SELn is set, then the corresponding bit in this register has transmit properties. <sup>4:</sup> This is not a physical register. TABLE 5-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18F2480/2580/4480/4580 DEVICES (CONTINUED) | Address | Name | Address | Name | Address | Name | Address | Name | |---------|-----------------------|---------|-----------------------|---------|-----------------------|---------|-----------------------| | E7Fh | CANCON | E6Fh | CANCON | E5Fh | CANCON | E4Fh | CANCON | | E7Eh | CANSTAT | E6Eh | CANSTAT | E5Eh | CANSTAT | E4Eh | CANSTAT | | E7Dh | B5D7 <sup>(3)</sup> | E6Dh | B4D7 <sup>(3)</sup> | E5Dh | B3D7 <sup>(3)</sup> | E4Dh | B2D7 <sup>(3)</sup> | | E7Ch | B5D6 <sup>(3)</sup> | E6Ch | B4D6 <sup>(3)</sup> | E5Ch | B3D6 <sup>(3)</sup> | E4Ch | B2D6 <sup>(3)</sup> | | E7Bh | B5D5 <sup>(3)</sup> | E6Bh | B4D5 <sup>(3)</sup> | E5Bh | B3D5 <sup>(3)</sup> | E4Bh | B2D5 <sup>(3)</sup> | | E7Ah | B5D4 <sup>(3)</sup> | E6Ah | B4D4 <sup>(3)</sup> | E5Ah | B3D4 <sup>(3)</sup> | E4Ah | B2D4 <sup>(3)</sup> | | E79h | B5D3 <sup>(3)</sup> | E69h | B4D3 <sup>(3)</sup> | E59h | B3D3 <sup>(3)</sup> | E49h | B2D3 <sup>(3)</sup> | | E78h | B5D2 <sup>(3)</sup> | E68h | B4D2 <sup>(3)</sup> | E58h | B3D2 <sup>(3)</sup> | E48h | B2D2 <sup>(3)</sup> | | E77h | B5D1 <sup>(3)</sup> | E67h | B4D1 <sup>(3)</sup> | E57h | B3D1 <sup>(3)</sup> | E47h | B2D1 <sup>(3)</sup> | | E76h | B5D0 <sup>(3)</sup> | E66h | B4D0 <sup>(3)</sup> | E56h | B3D0 <sup>(3)</sup> | E46h | B2D0 <sup>(3)</sup> | | E75h | B5DLC <sup>(3)</sup> | E65h | B4DLC <sup>(3)</sup> | E55h | B3DLC <sup>(3)</sup> | E45h | B2DLC <sup>(3)</sup> | | E74h | B5EIDL <sup>(3)</sup> | E64h | B4EIDL <sup>(3)</sup> | E54h | B3EIDL <sup>(3)</sup> | E44h | B2EIDL <sup>(3)</sup> | | E73h | B5EIDH <sup>(3)</sup> | E63h | B4EIDH <sup>(3)</sup> | E53h | B3EIDH <sup>(3)</sup> | E43h | B2EIDH <sup>(3)</sup> | | E72h | B5SIDL <sup>(3)</sup> | E62h | B4SIDL <sup>(3)</sup> | E52h | B3SIDL <sup>(3)</sup> | E42h | B2SIDL <sup>(3)</sup> | | E71h | B5SIDH <sup>(3)</sup> | E61h | B4SIDH <sup>(3)</sup> | E51h | B3SIDH <sup>(3)</sup> | E41h | B2SIDH <sup>(3)</sup> | | E70h | B5CON <sup>(3)</sup> | E60h | B4CON <sup>(3)</sup> | E50h | B3CON <sup>(3)</sup> | E40h | B2CON <sup>(3)</sup> | | E3Fh | CANCON | E2Fh | CANCON | E1Fh | _ | E0Fh | _ | | E3Eh | CANSTAT | E2Eh | CANSTAT | E1Eh | _ | E0Eh | _ | | E3Dh | B1D7 <sup>(3)</sup> | E2Dh | B0D7 <sup>(3)</sup> | E1Dh | _ | E0Dh | _ | | E3Ch | B1D6 <sup>(3)</sup> | E2Ch | B0D6 <sup>(3)</sup> | E1Ch | _ | E0Ch | _ | | E3Bh | B1D5 <sup>(3)</sup> | E2Bh | B0D5 <sup>(3)</sup> | E1Bh | _ | E0Bh | _ | | E3Ah | B1D4 <sup>(3)</sup> | E2Ah | B0D4 <sup>(3)</sup> | E1Ah | _ | E0Ah | _ | | E39h | B1D3 <sup>(3)</sup> | E29h | B0D3 <sup>(3)</sup> | E19h | _ | E09h | _ | | E38h | B1D2 <sup>(3)</sup> | E28h | B0D2 <sup>(3)</sup> | E18h | _ | E08h | _ | | E37h | B1D1 <sup>(3)</sup> | E27h | B0D1 <sup>(3)</sup> | E17h | _ | E07h | _ | | E36h | B1D0 <sup>(3)</sup> | E26h | B0D0 <sup>(3)</sup> | E16h | _ | E06h | _ | | E35h | B1DLC <sup>(3)</sup> | E25h | B0DLC <sup>(3)</sup> | E15h | _ | E05h | _ | | E34h | B1EIDL <sup>(3)</sup> | E24h | B0EIDL <sup>(3)</sup> | E14h | _ | E04h | _ | | E33h | B1EIDH <sup>(3)</sup> | E23h | B0EIDH <sup>(3)</sup> | E13h | _ | E03h | _ | | E32h | B1SIDL <sup>(3)</sup> | E22h | B0SIDL <sup>(3)</sup> | E12h | _ | E02h | _ | | E31h | B1SIDH <sup>(3)</sup> | E21h | B0SIDH <sup>(3)</sup> | E11h | _ | E01h | _ | | E30h | B1CON <sup>(3)</sup> | E20h | B0CON <sup>(3)</sup> | E10h | _ | E00h | _ | <sup>2:</sup> Bits and registers available only when ENPORTS = 1; otherwise, the registers/bits read as '0'. <sup>3:</sup> When any TX\_ENn bit in RX\_TX\_SELn is set, then the corresponding bit in this register has transmit properties. <sup>4:</sup> This is not a physical register. TABLE 5-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18F2480/2580/4480/4580 DEVICES (CONTINUED) | Address | Name | Address | Name | Address | Name | Address | Name | |---------|----------|---------|---------|---------|------|---------|-----------| | DFFh | _ | DDFh | _ | DBFh | _ | D9Fh | _ | | DFEh | _ | DDEh | _ | DBEh | _ | D9Eh | _ | | DFDh | _ | DDDh | _ | DBDh | _ | D9Dh | _ | | DFCh | TXBIE | DDCh | _ | DBCh | _ | D9Ch | _ | | DFBh | _ | DDBh | _ | DBBh | _ | D9Bh | _ | | DFAh | BIE0 | DDAh | _ | DBAh | _ | D9Ah | _ | | DF9h | _ | DD9h | _ | DB9h | _ | D99h | _ | | DF8h | BSEL0 | DD8h | SDFLC | DB8h | _ | D98h | _ | | DF7h | | DD7h | _ | DB7h | _ | D97h | _ | | DF6h | | DD6h | _ | DB6h | _ | D96h | _ | | DF5h | | DD5h | RXFCON1 | DB5h | _ | D95h | _ | | DF4h | _ | DD4h | RXFCON0 | DB4h | _ | D94h | _ | | DF3h | MSEL3 | DD3h | _ | DB3h | _ | D93h | RXF15EIDL | | DF2h | MSEL2 | DD2h | _ | DB2h | _ | D92h | RXF15EIDH | | DF1h | MSEL1 | DD1h | _ | DB1h | _ | D91h | RXF15SIDL | | DF0h | MSEL0 | DD0h | _ | DB0h | _ | D90h | RXF15SIDH | | DEFh | | DCFh | _ | DAFh | _ | D8Fh | _ | | DEEh | | DCEh | _ | DAEh | _ | D8Eh | _ | | DEDh | | DCDh | _ | DADh | _ | D8Dh | _ | | DECh | | DCCh | _ | DACh | _ | D8Ch | _ | | DEBh | | DCBh | _ | DABh | _ | D8Bh | RXF14EIDL | | DEAh | | DCAh | _ | DAAh | _ | D8Ah | RXF14EIDH | | DE9h | | DC9h | _ | DA9h | _ | D89h | RXF14SIDL | | DE8h | | DC8h | _ | DA8h | _ | D88h | RXF14SIDH | | DE7h | RXFBCON7 | DC7h | _ | DA7h | _ | D87h | RXF13EIDL | | DE6h | RXFBCON6 | DC6h | _ | DA6h | _ | D86h | RXF13EIDH | | DE5h | RXFBCON5 | DC5h | _ | DA5h | _ | D85h | RXF13SIDL | | DE4h | RXFBCON4 | DC4h | _ | DA4h | _ | D84h | RXF13SIDH | | DE3h | RXFBCON3 | DC3h | _ | DA3h | _ | D83h | RXF12EIDL | | DE2h | RXFBCON2 | DC2h | | DA2h | | D82h | RXF12EIDH | | DE1h | RXFBCON1 | DC1h | _ | DA1h | _ | D81h | RXF12SIDL | | DE0h | RXFBCON0 | DC0h | _ | DA0h | _ | D80h | RXF12SIDH | <sup>2:</sup> Bits and registers available only when ENPORTS = 1; otherwise, the registers/bits read as '0'. <sup>3:</sup> When any TX\_ENn bit in RX\_TX\_SELn is set, then the corresponding bit in this register has transmit properties. <sup>4:</sup> This is not a physical register. TABLE 5-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18F2480/2580/4480/4580 DEVICES (CONTINUED) | Address | Name | |---------|-----------| | D7Fh | _ | | D7Eh | _ | | D7Dh | _ | | D7Ch | _ | | D7Bh | RXF11EIDL | | D7Ah | RXF11EIDH | | D79h | RXF11SIDL | | D78h | RXF11SIDH | | D77h | RXF10EIDL | | D76h | RXF10EIDH | | D75h | RXF10SIDL | | D74h | RXF10SIDH | | D73h | RXF9EIDL | | D72h | RXF9EIDH | | D71h | RXF9SIDL | | D70h | RXF9SIDH | | D6Fh | _ | | D6Eh | _ | | D6Dh | _ | | D6Ch | _ | | D6Bh | RXF8EIDL | | D6Ah | RXF8EIDH | | D69h | RXF8SIDL | | D68h | RXF8SIDH | | D67h | RXF7EIDL | | D66h | RXF7EIDH | | D65h | RXF7SIDL | | D64h | RXF7SIDH | | D63h | RXF6EIDL | | D62h | RXF6EIDH | | D61h | RXF6SIDL | | D60h | RXF6SIDH | Note 1: RE3 bit only available when MCLRE = 0; otherwise, the bit reads as '0'. 2: Bits and registers available only when ENPORTS = 1; otherwise, the registers/bits read as '0'. 3: When any TX\_ENn bit in RX\_TX\_SELn is set, then the corresponding bit in this register has transmit properties. 4: This is not a physical register. TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |-----------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|----------------|----------------|------------------|------------------|-------------------|------------------| | TOSU | _ | _ | _ | Top-of-Stack | Upper Byte ( | ΓOS<20:16>) | | | 0 0000 | 49, 62 | | TOSH | Top-of-Stack I | High Byte (TO | S<15:8>) | • | | | | | 0000 0000 | 49, 62 | | TOSL | Top-of-Stack I | ow Byte (TO | S<7:0>) | | | | | | 0000 0000 | 49, 62 | | STKPTR | STKFUL | STKUNF | _ | Return Stack | Pointer | | | | 00-0 0000 | 49, 63 | | PCLATU | _ | _ | bit 21 <sup>(1)</sup> | Holding Reg | ister for PC<2 | 0:16> | | | 0 0000 | 49, 62 | | PCLATH | Holding Regis | ster for PC<15 | :8> | | | | | | 0000 0000 | 49, 62 | | PCL | PC Low Byte | (PC<7:0>) | | | | | | | 0000 0000 | 49, 62 | | TBLPTRU | _ | _ | bit 21 | Program Me | mory Table Po | inter Upper By | te (TBLPTR<2 | 0:16>) | 00 0000 | 49, 103 | | TBLPTRH | Program Mem | nory Table Poi | nter High Byt | e (TBLPTR<1 | 5:8>) | | | | 0000 0000 | 49, 103 | | TBLPTRL | Program Mem | nory Table Poi | nter Low Byte | e (TBLPTR<7 | :0>) | | | | 0000 0000 | 49, 103 | | TABLAT | Program Mem | nory Table Lat | ch | | | | | | 0000 0000 | 49, 103 | | PRODH | Product Regis | ster High Byte | | | | | | | xxxx xxxx | 49, 111 | | PRODL | Product Regis | roduct Register Low Byte | | | | | | | | 49, 111 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | 49, 115 | | INTCON2 | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | _ | RBIP | 1111 -1-1 | 49, 116 | | INTCON3 | INT2IP | INT1IP | _ | INT2IE | INT1IE | _ | INT2IF | INT1IF | 11-0 0-00 | 49, 117 | | INDF0 | Uses contents | of FSR0 to a | ister) | N/A | 49, 90 | | | | | | | POSTINC0 | Uses contents | Jses contents of FSR0 to address data memory – value of FSR0 post-incremented (not a physical register | | | | | | | | 49, 91 | | POSTDEC0 | Uses contents | s of FSR0 to a | ddress data i | memory – val | ue of FSR0 po | st-decremente | d (not a physic | al register) | N/A | 49, 91 | | PREINC0 | Uses contents of FSR0 to address data memory – value of FSR0 pre-incremented (not a physical register) | | | | | | | | N/A | 49, 91 | | PLUSW0 | Uses contents<br>of FSR0 offse | | ddress data n | nemory – valu | e of FSR0 pre | -incremented ( | not a physical r | register), value | N/A | 49, 91 | | FSR0H | _ | _ | _ | _ | Indirect Data | Memory Addre | ss Pointer 0 H | igh | xxxx | 49, 90 | | FSR0L | Indirect Data I | Memory Addre | ess Pointer 0 | Low Byte | | | | | xxxx xxxx | 49, 90 | | WREG | Working Regis | ster | | | | | | | xxxx xxxx | 49 | | INDF1 | Uses contents | of FSR1 to a | ddress data ı | memory – val | ue of FSR1 no | t changed (not | a physical reg | ister) | N/A | 49, 90 | | POSTINC1 | Uses contents | of FSR1 to a | ddress data ı | memory – val | ue of FSR1 po | st-incremented | l (not a physica | al register) | N/A | 49, 91 | | POSTDEC1 | Uses contents | of FSR1 to a | ddress data ı | memory – val | ue of FSR1 po | st-decremente | d (not a physic | al register) | N/A | 49, 91 | | PREINC1 | Uses contents | of FSR1 to a | ddress data ı | memory – val | ue of FSR1 pr | e-incremented | (not a physical | register) | N/A | 49, 91 | | PLUSW1 | Uses contents of FSR1 offse | | ddress data n | nemory – valu | e of FSR1 pre | -incremented ( | not a physical r | egister), value | N/A | 49, 91 | | FSR1H | _ | _ | _ | _ | Indirect Data | Memory Addre | ss Pointer 1 H | igh | xxxx | 49, 90 | | FSR1L | Indirect Data I | Memory Addre | ess Pointer 1 | Low Byte | | | | | xxxx xxxx | 49, 90 | | BSR | _ | _ | _ | _ | Bank Select I | Register | | | 0000 | 50, 67 | | INDF2 | Uses contents | Uses contents of FSR2 to address data memory – value of FSR2 not changed (not a physical register) | | | | | | | | 50, 90 | | POSTINC2 | Uses contents | s of FSR2 to a | ddress data ı | memory – val | ue of FSR2 pc | st-incremented | (not a physica | al register) | N/A | 50, 91 | | POSTDEC2 | Uses contents | s of FSR2 to a | ddress data ı | memory – val | ue of FSR2 po | st-decremente | d (not a physic | al register) | N/A | 50, 91 | | PREINC2 | Uses contents | s of FSR2 to a | ddress data ı | memory – val | ue of FSR2 pr | e-incremented | (not a physical | register) | N/A | 50, 91 | | PLUSW2 | | Jses contents of FSR2 to address data memory – value of FSR2 pre-incremented (not a physical register), if FSR2 offset by W | | | | | | | | 50, 91 | $\textbf{Legend:} \ \ x = \text{unknown}, \ u = \text{unchanged}, \ - = \text{unimplemented}, \ q = \text{value depends on condition}$ - Note 1: Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 2: The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". - 3: These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. - 4: The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes" - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - **6:** RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN<sup>TM</sup> technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |-------------------------|---------------|----------------------------|---------------------|---------------------|-----------------------|--------------------------------|-----------------------|-----------------------|-------------------|------------------| | FSR2H | _ | 1 | _ | I | Indirect Data | Memory Addre | ss Pointer 2 H | igh | xxxx | 50, 90 | | FSR2L | Indirect Data | Memory Addre | ess Pointer 2 | Low Byte | | | | | xxxx xxxx | 50, 90 | | STATUS | _ | | _ | Ν | OV | Z | DC | С | x xxxx | 50, 88 | | TMR0H | Timer0 Regis | ter High Byte | | | | | | | 0000 0000 | 50, 149 | | TMR0L | Timer0 Regis | ter Low Byte | | | | | | | xxxx xxxx | 50, 149 | | T0CON | TMR0ON | T08BIT | T0CS | T0SE | PSA | T0PS2 | T0PS1 | T0PS0 | 1111 1111 | 50, 149 | | OSCCON | IDLEN | IRCF2 | IRCF1 | IRCF0 | OSTS | IOFS | SCS1 | SCS0 | 0000 q000 | 30, 50 | | HLVDCON | VDIRMAG | 1 | IRVST | HLVDEN | HLVDL3 | HLVDL2 | HLVDL1 | HLVDL0 | 0-00 0101 | 50, 267 | | WDTCON | _ | 1 | _ | I | _ | I | _ | SWDTEN | 0 | 50, 353 | | RCON | IPEN | SBOREN <sup>(2)</sup> | _ | RI | TO | PD | POR | BOR | 0q-1 11q0 | 50, 127 | | TMR1H | Timer1 Regis | ter High Byte | | | | | • | • | xxxx xxxx | 50, 155 | | TMR1L | Timer1 Regis | ter Low Byte | | | | | | | 0000 0000 | 50, 155 | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 0000 0000 | 50, 151 | | TMR2 | Timer2 Regis | ter | | | | | | | 1111 1111 | 50, 158 | | PR2 | Timer2 Period | d Register | | | | | | | -000 0000 | 50, 155 | | T2CON | _ | T2OUTPS3 | T2OUTPS2 | T2OUTPS1 | T2OUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | 50, 157 | | SSPBUF | SSP Receive | Buffer/Transm | it Register | | | | • | • | xxxx xxxx | 50, 195 | | SSPADD | SSP Address | Register in I <sup>2</sup> | C Slave Mode | e. SSP Baud | Rate Reload R | Register in I <sup>2</sup> C I | Master Mode. | | 0000 0000 | 50, 195 | | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 50, 197 | | SSPCON1 | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 50, 198 | | SSPCON2 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | 0000 0000 | 50, 199 | | ADRESH | A/D Result Re | egister High By | /te | | | | | | xxxx xxxx | 50, 256 | | ADRESL | A/D Result Re | egister Low By | te | | | | | | xxxx xxxx | 50, 256 | | ADCON0 | _ | _ | CHS3 | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | 00 0000 | 50, 247 | | ADCON1 | _ | | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 00 0qqq | 50, 248 | | ADCON2 | ADFM | | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | 0-00 0000 | 50, 249 | | CCPR1H | Capture/Com | pare/PWM Re | gister 1 High | Byte | | | | | xxxx xxxx | 51, 168 | | CCPR1L | Capture/Com | pare/PWM Re | gister 1 Low | Byte | | | | | xxxx xxxx | 51, 168 | | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | xx xxxx | 51, 163 | | ECCPR1H <sup>(9)</sup> | Enhanced Ca | pture/Compar | e/PWM Regis | ster 1 High By | ⁄te | | | | xxxx xxxx | 51, 167 | | ECCPR1L <sup>(9)</sup> | Enhanced Ca | pture/Compar | e/PWM Regis | ster 1 Low By | te | | | | xxxx xxxx | 51, 167 | | ECCP1CON <sup>(9)</sup> | EPWM1M1 | EPWM1M0 | EDC1B1 | EDC1B0 | ECCP1M3 | ECCP1M2 | ECCP1M1 | ECCP1M0 | 0000 0000 | 51, 168 | | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | - | WUE | ABDEN | 01-0 0000 | 51, 230 | | ECCP1DEL <sup>(9)</sup> | PRSEN | PDC6 <sup>(3)</sup> | PDC5 <sup>(3)</sup> | PDC4 <sup>(3)</sup> | PDC3 <sup>(3)</sup> | PDC2 <sup>(3)</sup> | PDC1 <sup>(3)</sup> | PDC0 <sup>(3)</sup> | 0000 0000 | 51, 182 | | ECCP1AS <sup>(9)</sup> | ECCPASE | ECCPAS2 | ECCPAS1 | ECCPAS0 | PSSAC1 | PSSAC0 | PSSBD1 <sup>(3)</sup> | PSSBD0 <sup>(3)</sup> | 0000 0000 | 51, 183 | | CVRCON <sup>(9)</sup> | CVREN | CVROE | CVRR | CVRSS | CVR3 | CVR2 | CVR1 | CVR0 | 0000 0000 | 51, 263 | | CMCON <sup>(9)</sup> | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | 0000 0000 | 51, 257 | | TMR3H | Timer3 Regis | ter High Byte | | | | | | | xxxx xxxx | 51, 161 | | TMR3L | Timer3 Regis | ter Low Byte | | xxxx xxxx | 51, 161 | | | | | | | T3CON | RD16 | T3ECCP1 <sup>(9)</sup> | | T3CKPS0 | T3CCP1 <sup>(9)</sup> | T3SYNC | TMR3CS | TMR3ON | 0000 0000 | 51, 161 | $\textbf{Legend:} \quad x = \text{unknown}, \, u = \text{unchanged}, \, \text{-} = \text{unimplemented}, \, q = \text{value depends on condition}$ - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - 6: RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN<sup>TM</sup> technology is set up in Mode 1 or Mode 2. - **9:** These registers are available on PIC18F4X80 devices only. <sup>2:</sup> The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". <sup>3:</sup> These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. <sup>4:</sup> The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes". TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | | | |----------------------|-----------------------|----------------------------------------------------|---------------|---------------|-----------------------|-----------------------|--------|------------------------|-------------------|------------------|--|--| | SPBRGH | EUSART Bau | d Rate Gener | ator High Byt | e | | | | | 0000 0000 | 51, 231 | | | | SPBRG | EUSART Bau | d Rate Gener | ator | | | | | | 0000 0000 | 51, 231 | | | | RCREG | EUSART Rec | eive Register | | | | | | | 0000 0000 | 51, 238 | | | | TXREG | EUSART Tran | nsmit Register | | | | | | | 0000 0000 | 51, 236 | | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 51, 237 | | | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 51, 237 | | | | EEADR | EEPROM Add | dress Register | • | | | | | | 0000 0000 | 51, 105 | | | | EEDATA | EEPROM Dat | EPROM Data Register | | | | | | | | | | | | EECON2 | EEPROM Cor | EPROM Control Register 2 (not a physical register) | | | | | | | | | | | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | xx-0 x000 | 51, 105 | | | | IPR3<br>Mode 0 | IRXIP | WAKIP | ERRIP | TXB2IP | TXB1IP | TXB0IP | RXB1IP | RXB0IP | 1111 1111 | 51, 126 | | | | IPR3<br>Mode 1, 2 | IRXIP | WAKIP | ERRIP | TXBnIP | TXB1IP <sup>(8)</sup> | TXB0IP <sup>(8)</sup> | RXBnIP | FIFOWMIP | 1111 1111 | 51, 126 | | | | PIR3<br>Mode 0 | IRXIF | WAKIF | ERRIF | TXB2IF | TXB1IF | TXB0IF | RXB1IF | RXB0IF | 0000 0000 | 51, 120 | | | | PIR3<br>Mode 1, 2 | IRXIF | WAKIF | ERRIF | TXBnIF | TXB1IF <sup>(8)</sup> | TXB0IF <sup>(8)</sup> | RXBnIF | FIFOWMIF | 0000 0000 | 51, 120 | | | | PIE3<br>Mode 0 | IRXIE | WAKIE | ERRIE | TXB2IE | TXB1IE | TXB0IE | RXB1IE | RXB0IE | 0000 0000 | 51, 123 | | | | PIE3<br>Mode 1, 2 | IRXIE | WAKIE | ERRIE | TXBnIE | TXB1IE <sup>(8)</sup> | TXB0IE <sup>(8)</sup> | RXBnIE | FIFOMWIE | 0000 0000 | 51, 123 | | | | IPR2 | OSCFIP | CMIP <sup>(9)</sup> | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP <sup>(9)</sup> | 11-1 1111 | 51, 125 | | | | PIR2 | OSCFIF | CMIF <sup>(9)</sup> | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF <sup>(9)</sup> | 00-0 0000 | 51, 119 | | | | PIE2 | OSCFIE | CMIE <sup>(9)</sup> | _ | EEIE | BCLIE | HLVDIE | TMR3IE | ECCP1IE <sup>(9)</sup> | 00-0 0000 | 52, 122 | | | | IPR1 | PSPIP <sup>(3)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 1111 1111 | 52, 124 | | | | PIR1 | PSPIF <sup>(3)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 52, 118 | | | | PIE1 | PSPIE <sup>(3)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 52, 121 | | | | OSCTUNE | INTSRC | PLLEN <sup>(4)</sup> | _ | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | 0000 0-p0 | 27, 52 | | | | TRISE <sup>(3)</sup> | IBF | OBF | IBOV | PSPMODE | _ | TRISE2 | TRISE1 | TRISE0 | 0000 -111 | 52, 141 | | | | TRISD(3) | Data Direction | n Control Regi | ster for POR | TD | | | | | 1111 1111 | 52, 138 | | | | TRISC | Data Direction | n Control Regi | ster for POR | TC | | | | | 1111 1111 | 52, 135 | | | | TRISB | Data Direction | Oata Direction Control Register for PORTB | | | | | | | | | | | | TRISA | TRISA7 <sup>(6)</sup> | TRISA6 <sup>(6)</sup> | Data Directi | on Control Re | gister for POR | TA | | | 1111 1111 | 52, 129 | | | | LATE <sup>(3)</sup> | | | | | | LATE2 | LATE1 | LATE0 | xxx | 52, 141 | | | | LATD <sup>(3)</sup> | Read PORTD | | xxxx xxxx | 52, 138 | | | | | | | | | | LATC | Read PORTO | | xxxx xxxx | 52, 135 | | | | | | | | | | LATB | Read PORTB | Data Latch, V | Vrite PORTB | Data Latch | | | | | xxxx xxxx | 52, 132 | | | | LATA | LATA7 <sup>(6)</sup> | LATA6 <sup>(6)</sup> | Read PORT | A Data Latch, | Write PORTA | Data Latch | | | xxxx xxxx | 52, 129 | | | **Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition - 2: The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". - 3: These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. - 4: The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes" - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - **6:** RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN™ technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |-----------------------|--------------------|--------------------|---------------------|------------------------|------------------------|-------------------------|------------------------|------------------------|-------------------|------------------| | PORTE <sup>(3)</sup> | _ | _ | _ | _ | RE3 <sup>(5)</sup> | RE2 <sup>(3)</sup> | RE1 <sup>(3)</sup> | RE0 <sup>(3)</sup> | xxxx | 52, 145 | | PORTD <sup>(3)</sup> | Read PORTD | pins, Write P | ORTD Data L | atch | | | | | xxxx xxxx | 52, 138 | | PORTC | Read PORTC | pins, Write P | ORTC Data L | .atch | | | | | xxxx xxxx | 52, 135 | | PORTB | Read PORTB | pins, Write P | ORTB Data L | atch | | | | | xxxx xxxx | 52, 132 | | PORTA | RA7 <sup>(6)</sup> | RA6 <sup>(6)</sup> | Read PORT | A pins, Write | PORTA Data | _atch | | | xx00 0000 | 52, 129 | | ECANCON | MDSEL1 | MDSEL0 | FIFOWM | EWIN4 | EWIN3 | EWIN2 | EWIN1 | EWIN0 | 0001 000 | 52, 280 | | TXERRCNT | TEC7 | TEC6 | TEC5 | TEC4 | TEC3 | TEC2 | TEC1 | TEC0 | 0000 0000 | 52, 285 | | RXERRCNT | REC7 | REC6 | REC5 | REC4 | REC3 | REC2 | REC1 | REC0 | 0000 0000 | 52, 293 | | COMSTAT<br>Mode 0 | RXB00VFL | RXB1OVFL | TXBO | TXBP | RXBP | TXWARN | RXWARN | EWARN | 0000 0000 | 52, 281 | | COMSTAT<br>Mode 1 | _ | RXBnOVFL | TXBO | TXBP | RXBP | TXWARN | RXWARN | EWARN | -000 0000 | 52, 281 | | COMSTAT<br>Mode 2 | FIFOEMPTY | RXBnOVFL | TXBO | TXBP | RXBP | TXWARN | RXWARN | EWARN | 0000 0000 | 52, 281 | | CIOCON | _ | _ | ENDRHI | CANCAP | _ | _ | | _ | 00 | 52, 314 | | BRGCON3 | WAKDIS | WAKFIL | _ | _ | _ | SEG2PH2 | SEG2PH1 | SEG2PH0 | 00000 | 52, 313 | | BRGCON2 | SEG2PHTS | SAM | SEG1PH2 | SEG1PH1 | SEG1PH0 | PRSEG2 | PRSEG1 | PRSEG0 | 0000 0000 | 52, 312 | | BRGCON1 | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | 0000 0000 | 52, 311 | | CANCON<br>Mode 0 | REQOP2 | REQOP1 | REQOP0 | ABAT | WIN2 <sup>(7)</sup> | WIN1 <sup>(7)</sup> | WIN0 <sup>(7)</sup> | (7) | 1000 000- | 53, 276 | | CANCON<br>Mode 1 | REQOP2 | REQOP1 | REQOP0 | ABAT | (7) | (7) | (7) | (7) | 1000 | 53, 276 | | CANCON<br>Mode 2 | REQOP2 | REQOP1 | REQOP0 | ABAT | FP3 <sup>(7)</sup> | FP2 <sup>(7)</sup> | FP1 <sup>(7)</sup> | FP0 <sup>(7)</sup> | 1000 0000 | 53, 276 | | CANSTAT<br>Mode 0 | OPMODE2 | OPMODE1 | OPMODE0 | (7) | ICODE3 <sup>(7)</sup> | ICODE2 <sup>(7)</sup> | ICODE1 <sup>(7)</sup> | (7) | 000- 0000 | 53, 277 | | CANSTAT<br>Modes 1, 2 | OPMODE2 | OPMODE1 | OPMODE0 | EICODE4 <sup>(7)</sup> | EICODE3 <sup>(7)</sup> | EICODE2 <sup>(7)</sup> | EICODE1 <sup>(7)</sup> | EICODE0 <sup>(7)</sup> | 0000 0000 | 53, 277 | | RXB0D7 | RXB0D77 | RXB0D76 | RXB0D75 | RXB0D74 | RXB0D73 | RXB0D72 | RXB0D71 | RXB0D70 | xxxx xxxx | 53, 292 | | RXB0D6 | RXB0D67 | RXB0D66 | RXB0D65 | RXB0D64 | RXB0D63 | RXB0D62 | RXB0D61 | RXB0D60 | xxxx xxxx | 53, 292 | | RXB0D5 | RXB0D57 | RXB0D56 | RXB0D55 | RXB0D54 | RXB0D53 | RXB0D52 | RXB0D51 | RXB0D50 | xxxx xxxx | 53, 292 | | RXB0D4 | RXB0D47 | RXB0D46 | RXB0D45 | RXB0D44 | RXB0D43 | RXB0D42 | RXB0D41 | RXB0D40 | xxxx xxxx | 53, 292 | | RXB0D3 | RXB0D37 | RXB0D36 | RXB0D35 | RXB0D34 | RXB0D33 | RXB0D32 | RXB0D31 | RXB0D30 | xxxx xxxx | 53, 292 | | RXB0D2 | RXB0D27 | RXB0D26 | RXB0D25 | RXB0D24 | RXB0D23 | RXB0D22 | RXB0D21 | RXB0D20 | xxxx xxxx | 53, 292 | | RXB0D1 | RXB0D17 | RXB0D16 | RXB0D15 | RXB0D14 | RXB0D13 | RXB0D12 | RXB0D11 | RXB0D10 | xxxx xxxx | 53, 292 | | RXB0D0 | RXB0D07 | RXB0D06 | RXB0D05 | RXB0D04 | RXB0D03 | RXB0D02 | RXB0D01 | RXB0D00 | xxxx xxxx | 53, 292 | | RXB0DLC | _ | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | -xxx xxxx | 53, 292 | | RXB0EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 53, 291 | | RXB0EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 53, 291 | | RXB0SIDL | SID2 | SID1 | SID0 | SRR | EXID | _ | EID17 | EID16 | xxxx x-xx | 53, 291 | | RXB0SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 53, 290 | | RXB0CON<br>Mode 0 | RXFUL | RXM1 | RXM0 <sup>(7)</sup> | (7) | RXRTRRO <sup>(7)</sup> | RXBODBEN <sup>(7)</sup> | JTOFF <sup>(7)</sup> | FILHITO <sup>(7)</sup> | 000- 0000 | 53, 287 | | RXB0CON<br>Mode 1, 2 | RXFUL | RXM1 | RTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | 0000 0000 | 53, 287 | $\textbf{Legend:} \quad x = \text{unknown}, \ u = \text{unchanged}, \ - = \text{unimplemented}, \ q = \text{value depends on condition}$ - 2: The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". - 3: These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. - 4: The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes". - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - 6: RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - B: This register reads all '0's until the ECANTM technology is set up in Mode 1 or Mode 2. - 3: These registers are available on PIC18F4X80 devices only. TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | | | 1 | ı | 1 | | | | | | | |----------------------|---------|---------|---------------------|---------|------------------------|------------------------|------------------------|------------------------|-------------------|------------------| | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | | RXB1D7 | RXB1D77 | RXB1D76 | RXB1D75 | RXB1D74 | RXB1D73 | RXB1D72 | RXB1D71 | RXB1D70 | xxxx xxxx | 53, 292 | | RXB1D6 | RXB1D67 | RXB1D66 | RXB1D65 | RXB1D64 | RXB1D63 | RXB1D62 | RXB1D61 | RXB1D60 | xxxx xxxx | 53, 292 | | RXB1D5 | RXB1D57 | RXB1D56 | RXB1D55 | RXB1D54 | RXB1D53 | RXB1D52 | RXB1D51 | RXB1D50 | xxxx xxxx | 53, 292 | | RXB1D4 | RXB1D47 | RXB1D46 | RXB1D45 | RXB1D44 | RXB1D43 | RXB1D42 | RXB1D41 | RXB1D40 | xxxx xxxx | 53, 292 | | RXB1D3 | RXB1D37 | RXB1D36 | RXB1D35 | RXB1D34 | RXB1D33 | RXB1D32 | RXB1D31 | RXB1D30 | xxxx xxxx | 53, 292 | | RXB1D2 | RXB1D27 | RXB1D26 | RXB1D25 | RXB1D24 | RXB1D23 | RXB1D22 | RXB1D21 | RXB1D20 | xxxx xxxx | 53, 292 | | RXB1D1 | RXB1D17 | RXB1D16 | RXB1D15 | RXB1D14 | RXB1D13 | RXB1D12 | RXB1D11 | RXB1D10 | xxxx xxxx | 53, 292 | | RXB1D0 | RXB1D07 | RXB1D06 | RXB1D05 | RXB1D04 | RXB1D03 | RXB1D02 | RXB1D01 | RXB1D00 | xxxx xxxx | 53, 292 | | RXB1DLC | _ | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | -xxx xxxx | 53, 292 | | RXB1EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 53, 291 | | RXB1EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 53, 291 | | RXB1SIDL | SID2 | SID1 | SID0 | SRR | EXID | _ | EID17 | EID16 | xxxx xxxx | 53, 291 | | RXB1SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 53, 290 | | RXB1CON<br>Mode 0 | RXFUL | RXM1 | RXM0 <sup>(7)</sup> | (7) | RXRTRRO <sup>(7)</sup> | FILHIT2 <sup>(7)</sup> | FILHIT1 <sup>(7)</sup> | FILHITO <sup>(7)</sup> | 000- 0000 | 53, 287 | | RXB1CON<br>Mode 1, 2 | RXFUL | RXM1 | RTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | 0000 0000 | 53, 287 | | TXB0D7 | TXB0D77 | TXB0D76 | TXB0D75 | TXB0D74 | TXB0D73 | TXB0D72 | TXB0D71 | TXB0D70 | xxxx xxxx | 53, 284 | | TXB0D6 | TXB0D67 | TXB0D66 | TXB0D65 | TXB0D64 | TXB0D63 | TXB0D62 | TXB0D61 | TXB0D60 | xxxx xxxx | 53, 284 | | TXB0D5 | TXB0D57 | TXB0D56 | TXB0D55 | TXB0D54 | TXB0D53 | TXB0D52 | TXB0D51 | TXB0D50 | xxxx xxxx | 54, 284 | | TXB0D4 | TXB0D47 | TXB0D46 | TXB0D45 | TXB0D44 | TXB0D43 | TXB0D42 | TXB0D41 | TXB0D40 | xxxx xxxx | 54, 284 | | TXB0D3 | TXB0D37 | TXB0D36 | TXB0D35 | TXB0D34 | TXB0D33 | TXB0D32 | TXB0D31 | TXB0D30 | xxxx xxxx | 54, 284 | | TXB0D2 | TXB0D27 | TXB0D26 | TXB0D25 | TXB0D24 | TXB0D23 | TXB0D22 | TXB0D21 | TXB0D20 | xxxx xxxx | 54, 284 | | TXB0D1 | TXB0D17 | TXB0D16 | TXB0D15 | TXB0D14 | TXB0D13 | TXB0D12 | TXB0D11 | TXB0D10 | xxxx xxxx | 54, 284 | | TXB0D0 | TXB0D07 | TXB0D06 | TXB0D05 | TXB0D04 | TXB0D03 | TXB0D02 | TXB0D01 | TXB0D00 | xxxx xxxx | 54, 284 | | TXB0DLC | _ | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | -x xxxx | 54, 285 | | TXB0EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 54, 284 | | TXB0EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 54, 283 | | TXB0SIDL | SID2 | SID1 | SID0 | _ | EXIDE | _ | EID17 | EID16 | xxx- x-xx | 54, 283 | | TXB0SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 54, 283 | | TXB0CON | TXBIF | TXABT | TXLARB | TXERR | TXREQ | _ | TXPRI1 | TXPRI0 | 0000 0-00 | 54, 282 | | TXB1D7 | TXB1D77 | TXB1D76 | TXB1D75 | TXB1D74 | TXB1D73 | TXB1D72 | TXB1D71 | TXB1D70 | xxxx xxxx | 54, 284 | | TXB1D6 | TXB1D67 | TXB1D66 | TXB1D65 | TXB1D64 | TXB1D63 | TXB1D62 | TXB1D61 | TXB1D60 | xxxx xxxx | 54, 284 | | TXB1D5 | TXB1D57 | TXB1D56 | TXB1D55 | TXB1D54 | TXB1D53 | TXB1D52 | TXB1D51 | TXB1D50 | xxxx xxxx | 54, 284 | | TXB1D4 | TXB1D47 | TXB1D46 | TXB1D45 | TXB1D44 | TXB1D43 | TXB1D42 | TXB1D41 | TXB1D40 | xxxx xxxx | 54, 284 | | TXB1D3 | TXB1D37 | TXB1D36 | TXB1D35 | TXB1D34 | TXB1D33 | TXB1D32 | TXB1D31 | TXB1D30 | xxxx xxxx | 54, 284 | | TXB1D2 | TXB1D27 | TXB1D26 | TXB1D25 | TXB1D24 | TXB1D23 | TXB1D22 | TXB1D21 | TXB1D20 | xxxx xxxx | 54, 284 | | TXB1D1 | TXB1D17 | TXB1D16 | TXB1D15 | TXB1D14 | TXB1D13 | TXB1D12 | TXB1D11 | TXB1D10 | xxxx xxxx | 54, 284 | | TXB1D0 | TXB1D07 | TXB1D06 | TXB1D05 | TXB1D04 | TXB1D03 | TXB1D02 | TXB1D01 | TXB1D00 | xxxx xxxx | 54, 284 | | TXB1DLC | _ | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | -x xxxx | 54, 285 | | TXB1EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 54, 284 | | TXB1EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 54, 283 | | | l | L | l | L | | | | | 1 | | $\textbf{Legend:} \quad x = \text{unknown}, u = \text{unchanged}, \ - = \text{unimplemented}, \ q = \text{value depends on condition}$ - Note 1: Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 2: The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". - 3: These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. - 4: The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes". - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - **6:** RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN<sup>TM</sup> technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |-----------|---------|---------|---------|---------|---------|---------|---------|---------|-------------------|------------------| | TXB1SIDL | SID2 | SID1 | SID0 | _ | EXIDE | _ | EID17 | EID16 | xxx- x-xx | 54, 283 | | TXB1SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 54, 283 | | TXB1CON | TXBIF | TXABT | TXLARB | TXERR | TXREQ | ı | TXPRI1 | TXPRI0 | 0000 0-00 | 54, 282 | | TXB2D7 | TXB2D77 | TXB2D76 | TXB2D75 | TXB2D74 | TXB2D73 | TXB2D72 | TXB2D71 | TXB2D70 | xxxx xxxx | 54, 284 | | TXB2D6 | TXB2D67 | TXB2D66 | TXB2D65 | TXB2D64 | TXB2D63 | TXB2D62 | TXB2D61 | TXB2D60 | xxxx xxxx | 54, 284 | | TXB2D5 | TXB2D57 | TXB2D56 | TXB2D55 | TXB2D54 | TXB2D53 | TXB2D52 | TXB2D51 | TXB2D50 | xxxx xxxx | 54, 284 | | TXB2D4 | TXB2D47 | TXB2D46 | TXB2D45 | TXB2D44 | TXB2D43 | TXB2D42 | TXB2D41 | TXB2D40 | xxxx xxxx | 54, 284 | | TXB2D3 | TXB2D37 | TXB2D36 | TXB2D35 | TXB2D34 | TXB2D33 | TXB2D32 | TXB2D31 | TXB2D30 | xxxx xxxx | 54, 284 | | TXB2D2 | TXB2D27 | TXB2D26 | TXB2D25 | TXB2D24 | TXB2D23 | TXB2D22 | TXB2D21 | TXB2D20 | xxxx xxxx | 54, 284 | | TXB2D1 | TXB2D17 | TXB2D16 | TXB2D15 | TXB2D14 | TXB2D13 | TXB2D12 | TXB2D11 | TXB2D10 | xxxx xxxx | 55, 284 | | TXB2D0 | TXB2D07 | TXB2D06 | TXB2D05 | TXB2D04 | TXB2D03 | TXB2D02 | TXB2D01 | TXB2D00 | xxxx xxxx | 55, 284 | | TXB2DLC | _ | TXRTR | 1 | ı | DLC3 | DLC2 | DLC1 | DLC0 | -x xxxx | 55, 285 | | TXB2EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 55, 284 | | TXB2EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 55, 283 | | TXB2SIDL | SID2 | SID1 | SID0 | _ | EXIDE | _ | EID17 | EID16 | xxxx x-xx | 55, 283 | | TXB2SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxx- x-xx | 55, 283 | | TXB2CON | TXBIF | TXABT | TXLARB | TXERR | TXREQ | _ | TXPRI1 | TXPRI0 | 0000 0-00 | 55, 282 | | RXM1EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 55, 304 | | RXM1EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 55, 304 | | RXM1SIDL | SID2 | SID1 | SID0 | I | EXIDEN | I | EID17 | EID16 | xxx- x-xx | 55, 304 | | RXM1SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 55, 304 | | RXM0EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 55, 304 | | RXM0EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 55, 304 | | RXM0SIDL | SID2 | SID1 | SID0 | | EXIDEN | - | EID17 | EID16 | xxx- x-xx | 55, 304 | | RXM0SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 55, 303 | | RXF5EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 55, 303 | | RXF5EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 55, 303 | | RXF5SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 55, 302 | | RXF5SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 55, 302 | | RXF4EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 55, 303 | | RXF4EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 55, 303 | | RXF4SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 55, 302 | | RXF4SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 55, 302 | | RXF3EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 55, 303 | | RXF3EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 55, 303 | | RXF3SIDL | SID2 | SID1 | SID0 | | EXIDEN | - | EID17 | EID16 | xxx- x-xx | 55, 302 | | RXF3SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 55, 302 | | RXF2EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 55, 303 | | RXF2EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 55, 303 | | RXF2SIDL | SID2 | SID1 | SID0 | | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 55, 302 | | RXF2SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 55, 302 | $\textbf{Legend:} \ \ x = unknown, u = unchanged, \ \text{-} = unimplemented, } \ q = value \ depends \ on \ condition$ - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - 8: RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN<sup>TM</sup> technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. <sup>2:</sup> The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". <sup>3:</sup> These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. <sup>4:</sup> The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes". TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | Transmit mode | | | т — — | | | 1 | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------|---------|---------|---------|---------|---------|---------|-------|-------|-----------------------| | RXF1EIDH | | | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | File Name | | RXF1SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxxx - xxxx | xx 56, 303 | xxxx xxxx | EID0 | EID1 | EID2 | EID3 | EID4 | EID5 | EID6 | EID7 | RXF1EIDL | | RXF1SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | xx 56, 303 | xxxx xxxx | EID8 | EID9 | EID10 | EID11 | EID12 | EID13 | EID14 | EID15 | RXF1EIDH | | RXF0EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 XXXX XXXXX XXXXX XXXXXXXXXXXXXXXXXX | xx 56, 302 | xxx- x-xx | EID16 | EID17 | _ | EXIDEN | _ | SID0 | SID1 | SID2 | RXF1SIDL | | RXF0EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxxx xxxx RXF0SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 2000 x x x x x x x x x x x x x x x x x x | xx 56, 302 | xxxx xxxx | SID3 | SID4 | SID5 | SID6 | SID7 | SID8 | SID9 | SID10 | RXF1SIDH | | RXFOSIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 XXXX - XXXX RXFOSIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXX XXXXX XXXXX XXXXX XXXXX XXXXX XXXX | xx 56, 303 | xxxx xxxx | EID0 | EID1 | EID2 | EID3 | EID4 | EID5 | EID6 | EID7 | RXF0EIDL | | RXFOSIDH | xx 56, 303 | xxxx xxxx | EID8 | EID9 | EID10 | EID11 | EID12 | EID13 | EID14 | EID15 | RXF0EIDH | | BSD7(8) | xx 56, 302 | xxx- x-xx | EID16 | EID17 | _ | EXIDEN | _ | SID0 | SID1 | SID2 | RXF0SIDL | | BSD6(8) BSD67 BSD66 BSD65 BSD64 BSD63 BSD62 BSD61 BSD60 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | xx 56, 302 | xxxx xxxx | SID3 | SID4 | SID5 | SID6 | SID7 | SID8 | SID9 | SID10 | RXF0SIDH | | B5D5(8) | xx 56, 299 | xxxx xxxx | B5D70 | B5D71 | B5D72 | B5D73 | B5D74 | B5D75 | B5D76 | B5D77 | B5D7 <sup>(8)</sup> | | B5D4(6) B5D47 B5D46 B5D45 B5D44 B5D43 B5D42 B5D41 B5D40 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | xx 56, 299 | xxxx xxxx | B5D60 | B5D61 | B5D62 | B5D63 | B5D64 | B5D65 | B5D66 | B5D67 | B5D6 <sup>(8)</sup> | | B5D3(8) B5D37 B5D36 B5D35 B5D34 B5D33 B5D32 B5D31 B5D30 xxxxx xxxxx B5D2(8) B5D27 B5D26 B5D25 B5D24 B5D23 B5D22 B5D21 B5D20 xxxxx xxxx B5D1(8) B5D17 B5D16 B5D15 B5D14 B5D13 B5D12 B5D11 B5D10 xxxx xxxx B5D1(8) B5D07 B5D06 B5D05 B5D04 B5D03 B5D02 B5D01 B5D00 xxxx xxxx B5DLC(8) — RXRTR RB1 RB0 DLC3 DLC2 DLC1 DLC0 -xxx xxxx B5DLC(8) — TXRTR — — DLC3 DLC2 DLC1 DLC0 -x xxx B5EDLC(8) — TXRTR — — DLC3 DLC2 DLC1 DLC0 -x xxx B5EIDH(8) EID7 EID6 EID3 EID4 EID3 EID1 EID1 EID8 xxxx xxxx B5SIDL(8) | xx 56, 299 | xxxx xxxx | B5D50 | B5D51 | B5D52 | B5D53 | B5D54 | B5D55 | B5D56 | B5D57 | B5D5 <sup>(8)</sup> | | B5D2(8) B5D27 B5D26 B5D25 B5D24 B5D23 B5D22 B5D21 B5D20 xxxxx xxxx B5D1(8) B5D17 B5D16 B5D15 B5D14 B5D13 B5D12 B5D11 B5D10 xxxx xxxx B5D0(8) B5D07 B5D06 B5D05 B5D04 B5D03 B5D02 B5D01 B5D00 xxxx xxxx B5DLC(8) — RXRTR RB1 RB0 DLC3 DLC2 DLC1 DLC0 -x xxxx B5DLC(8) — TXRTR — — DLC3 DLC2 DLC1 DLC0 -x xxxx B5EIDL(8) — TXRTR — — DLC3 DLC2 DLC1 DLC0 -x xxxx B5EIDL(8) EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx B5SIDL(8) SID2 SID1 SID0 SRR EXID — EID17 EID16 xxxx xxxx B5SIDL(8) SID2 <td>xx 56, 299</td> <td>xxxx xxxx</td> <td>B5D40</td> <td>B5D41</td> <td>B5D42</td> <td>B5D43</td> <td>B5D44</td> <td>B5D45</td> <td>B5D46</td> <td>B5D47</td> <td>B5D4<sup>(8)</sup></td> | xx 56, 299 | xxxx xxxx | B5D40 | B5D41 | B5D42 | B5D43 | B5D44 | B5D45 | B5D46 | B5D47 | B5D4 <sup>(8)</sup> | | BSD1(8) BSD17 BSD16 BSD15 BSD14 BSD13 BSD12 BSD11 BSD10 XXXX XXXX BSD0(8) BSD07 BSD06 BSD05 BSD04 BSD03 BSD02 BSD01 BSD00 XXXX XXXX BSD02 BSD03 BSD02 BSD03 BSD02 BSD03 BSD0 | xx 56, 299 | xxxx xxxx | B5D30 | B5D31 | B5D32 | B5D33 | B5D34 | B5D35 | B5D36 | B5D37 | B5D3 <sup>(8)</sup> | | B5D0(8) B5D07 B5D06 B5D05 B5D04 B5D03 B5D02 B5D01 B5D00 xxxx xxxx xxxx xxxx xxxx xxxx xxxx | xx 56, 299 | xxxx xxxx | B5D20 | B5D21 | B5D22 | B5D23 | B5D24 | B5D25 | B5D26 | B5D27 | B5D2 <sup>(8)</sup> | | B5DLC(8) Receive mode — RXRTR RB1 RB0 DLC3 DLC2 DLC1 DLC0 -xxx xxxxx B5DLC(8) Transmit mode — TXRTR — — DLC3 DLC2 DLC1 DLC0 -x xxxx B5EIDL(8) — EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx B5EIDL(8) EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxx xxxx B5SIDL(8) SID2 SID1 SID0 SRR EXID — EID17 EID16 xxxx - xx B5SIDL(8) SID2 SID1 SID0 — EXIDE — EID17 EID16 xxxx - xx B5SIDL(8) SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx - xx B5SIDL(8) SID10 SID8 SID7 SID6 SID5 SID4 SID3 xxxx - xx B5SIDL(8) | xx 56, 299 | xxxx xxxx | B5D10 | B5D11 | B5D12 | B5D13 | B5D14 | B5D15 | B5D16 | B5D17 | B5D1 <sup>(8)</sup> | | Receive mode | xx 56, 299 | xxxx xxxx | B5D00 | B5D01 | B5D02 | B5D03 | B5D04 | B5D05 | B5D06 | B5D07 | B5D0 <sup>(8)</sup> | | Transmit mode | xx 56, 301 | -xxx xxxx | DLC0 | DLC1 | DLC2 | DLC3 | RB0 | RB1 | RXRTR | _ | B5DLC <sup>(8)</sup> | | B5EIDH(®) EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxx xxxxx B5SIDL(®)<br>Receive mode SID2 SID1 SID0 SRR EXID — EID17 EID16 xxxx x-xx B5SIDL(®)<br>Transmit mode SID2 SID1 SID0 — EXIDE — EID17 EID16 xxxx x-xx B5SIDH(®) SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx x-xx B5CON(®)<br>Receive mode RXFUL<br>RXM1 RXM1 RXRTRRO FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 0000 0000 B6CON(®)<br>Transmit mode TXBIF TXABT TXLARB TXERR TXREQ RTREN TXPRI1 TXPRI0 0000 0000 B4D7(®) B4D76 B4D75 B4D74 B4D73 B4D72 B4D71 B4D70 xxxxx xxxx B4D6(®) B4D66 B4D65 B4D64 B4D63 B4D62 B4D61 B4D60 | xx 56, 301 | -x xxxx | DLC0 | DLC1 | DLC2 | DLC3 | _ | _ | TXRTR | _ | | | B5SIDL(8) Receive mode SID2 SID1 SID0 SRR EXID — EID17 EID16 XXXX X-XX B6SIDL(8) Transmit mode SID2 SID1 SID0 — EXIDE — EID17 EID16 XXXX X-XX B5SIDH(8) SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXX X-XX B5CON(8) Receive mode RXFUL RXM1 RXRTRRO FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 00 | xx 56, 299 | xxxx xxxx | EID0 | EID1 | EID2 | EID3 | EID4 | EID5 | EID6 | EID7 | B5EIDL <sup>(8)</sup> | | Receive mode | xx 56, 298 | xxxx xxxx | EID8 | EID9 | EID10 | EID11 | EID12 | EID13 | EID14 | EID15 | B5EIDH <sup>(8)</sup> | | Transmit mode | xx 56, 297 | xxxx x-xx | EID16 | EID17 | - | EXID | SRR | SID0 | SID1 | SID2 | | | B5CON(8) Receive mode RXFUL RXM1 RXRTRRO FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 0000 0000 0000 0000 0000 0000 0000 00 | xx 56, 297 | xxx- x-xx | EID16 | EID17 | _ | EXIDE | _ | SID0 | SID1 | SID2 | | | Receive mode B5CON(8) TXBIF TXABT TXLARB TXERR TXREQ RTREN TXPRI1 TXPRI0 0000 0000 Transmit mode B4D7(8) B4D77 B4D76 B4D75 B4D74 B4D73 B4D72 B4D71 B4D70 xxxx xxxx xxxx xxxx B4D6(8) B4D67 B4D66 B4D65 B4D64 B4D63 B4D62 B4D61 B4D60 xxxx xxxx B4D5(8) B4D57 B4D56 B4D55 B4D54 B4D53 B4D52 B4D51 B4D50 xxxx xxxx B4D4(8) B4D47 B4D46 B4D45 B4D44 B4D43 B4D42 B4D41 B4D40 xxxx xxxx B4D3(8) B4D37 B4D36 B4D35 B4D34 B4D33 B4D32 B4D31 B4D30 xxxx xxxx B4D2(8) B4D27 B4D26 B4D25 B4D24 B4D23 B4D22 B4D21 B4D20 xxxx xxxx B4D1(8) B4D17 B4D16 B4D15 B4D14 B4D13 B4D12< | xx 56, 296 | xxxx x-xx | SID3 | SID4 | SID5 | SID6 | SID7 | SID8 | SID9 | SID10 | B5SIDH <sup>(8)</sup> | | Transmit mode B4D7(8) B4D77 B4D76 B4D75 B4D74 B4D73 B4D72 B4D71 B4D70 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | 00 <b>56, 295</b> | 0000 0000 | FILHIT0 | FILHIT1 | FILHIT2 | FILHIT3 | FILHIT4 | RXRTRRO | RXM1 | RXFUL | Receive mode | | B4D6(8) B4D67 B4D66 B4D65 B4D64 B4D63 B4D62 B4D61 B4D60 XXXXX XXXXX B4D5(8) B4D57 B4D56 B4D55 B4D54 B4D53 B4D52 B4D51 B4D50 XXXX XXXX B4D4(8) B4D47 B4D46 B4D45 B4D44 B4D43 B4D42 B4D41 B4D40 XXXX XXXX B4D3(8) B4D37 B4D36 B4D35 B4D34 B4D33 B4D32 B4D31 B4D30 XXXX XXXX B4D2(8) B4D27 B4D26 B4D25 B4D24 B4D23 B4D22 B4D21 B4D20 XXXX XXXX B4D1(8) B4D17 B4D16 B4D15 B4D14 B4D13 B4D12 B4D11 B4D10 XXXX XXXX | 00 <b>56, 295</b> | 0000 0000 | TXPRI0 | TXPRI1 | RTREN | TXREQ | TXERR | TXLARB | TXABT | TXBIF | Transmit mode | | B4D5(8) B4D57 B4D56 B4D55 B4D54 B4D53 B4D52 B4D51 B4D50 xxxxx xxxxx B4D4(8) B4D47 B4D46 B4D45 B4D44 B4D43 B4D42 B4D41 B4D40 xxxx xxxxx B4D3(8) B4D37 B4D36 B4D35 B4D34 B4D33 B4D32 B4D31 B4D30 xxxx xxxx B4D2(8) B4D27 B4D26 B4D25 B4D24 B4D23 B4D22 B4D21 B4D20 xxxx xxxx xxxx B4D1(8) B4D17 B4D16 B4D15 B4D14 B4D13 B4D12 B4D11 B4D10 xxxx xxxx | xx 56, 299 | xxxx xxxx | B4D70 | B4D71 | B4D72 | B4D73 | B4D74 | B4D75 | B4D76 | B4D77 | | | B4D4(8) B4D47 B4D46 B4D45 B4D44 B4D43 B4D42 B4D41 B4D40 xxxxx xxxxx B4D3(8) B4D37 B4D36 B4D35 B4D34 B4D33 B4D32 B4D31 B4D30 xxxx xxxx B4D2(8) B4D27 B4D26 B4D25 B4D24 B4D23 B4D22 B4D21 B4D20 xxxx xxxx B4D1(8) B4D17 B4D16 B4D15 B4D14 B4D13 B4D12 B4D11 B4D10 xxxx xxxx | xx 56, 299 | xxxx xxxx | B4D60 | B4D61 | B4D62 | B4D63 | B4D64 | B4D65 | B4D66 | B4D67 | B4D6 <sup>(8)</sup> | | B4D3 <sup>(8)</sup> B4D37 B4D36 B4D35 B4D34 B4D33 B4D32 B4D31 B4D30 xxxxx xxxxx B4D2 <sup>(8)</sup> B4D27 B4D26 B4D25 B4D24 B4D23 B4D22 B4D21 B4D20 xxxxx xxxx xxxxx xxxx xxxxx xxxx | xx 56, 299 | xxxx xxxx | B4D50 | B4D51 | B4D52 | B4D53 | B4D54 | B4D55 | B4D56 | B4D57 | B4D5 <sup>(8)</sup> | | B4D2(8) B4D27 B4D26 B4D25 B4D24 B4D23 B4D22 B4D21 B4D20 xxxx xxxx B4D1(8) B4D17 B4D16 B4D15 B4D14 B4D13 B4D12 B4D11 B4D10 xxxx xxxx B4D16 B4D17 B4D16 B4D15 B4D14 B4D13 B4D12 B4D11 B4D10 xxxx xxxx | xx 56, 299 | xxxx xxxx | B4D40 | B4D41 | B4D42 | B4D43 | B4D44 | B4D45 | B4D46 | B4D47 | B4D4 <sup>(8)</sup> | | B4D1 <sup>(8)</sup> B4D17 B4D16 B4D15 B4D14 B4D13 B4D12 B4D11 B4D10 xxxx xxxx | xx 56, 299 | xxxx xxxx | B4D30 | B4D31 | B4D32 | B4D33 | B4D34 | B4D35 | B4D36 | B4D37 | B4D3 <sup>(8)</sup> | | | xx 56, 299 | xxxx xxxx | B4D20 | B4D21 | B4D22 | B4D23 | B4D24 | B4D25 | B4D26 | B4D27 | | | B4D0 <sup>(8)</sup> B4D07 B4D06 B4D05 B4D04 B4D03 B4D02 B4D01 B4D00 xxxx xxxx | xx 56, 299 | xxxx xxxx | B4D10 | B4D11 | B4D12 | B4D13 | B4D14 | B4D15 | B4D16 | B4D17 | | | | xx 56, 299 | xxxx xxxx | B4D00 | B4D01 | B4D02 | B4D03 | B4D04 | B4D05 | B4D06 | B4D07 | | | B4DLC <sup>(8)</sup> — RXRTR RB1 RB0 DLC3 DLC1 DLC0 -xxx xxxx Receive mode | xx 56, 301 | -xxx xxxx | DLC0 | DLC1 | DLC2 | DLC3 | RB0 | RB1 | RXRTR | _ | Receive mode | | B4DLC <sup>(8)</sup> — TXRTR — — DLC3 DLC2 DLC1 DLC0 -x xxxx | xx 56, 301 | -x xxxx | DLC0 | DLC1 | DLC2 | DLC3 | _ | _ | TXRTR | _ | | $\textbf{Legend:} \quad x = \text{unknown}, \, u = \text{unchanged}, \, \text{-} = \text{unimplemented}, \, q = \text{value depends on condition}$ - Note 1: Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 2: The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". - 3: These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. - 4: The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes" - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - **6:** RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN<sup>TM</sup> technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | B4EIDL® | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-------|---------|---------|---------|---------|---------|---------|-------------------|----------| | B4EIDH <sup>(R) </sup> | (8) | | | | | | | | | | on page: | | B4SIDL® SID2 SID1 SID0 SRR | | | | | | | | | | | | | Receive mode | | | | | | | EID10 | | | | | | Transmit mode | | SID2 | SID1 | SID0 | SRR | EXID | | EID17 | EID16 | xxxx x-xx | 57, 297 | | B4CON(6) RXFUL RXM1 RXRTRO FILHIT4 FILHIT3 FILHIT1 FILHIT1 FILHIT0 0000 0000 57, 295 | | SID2 | SID1 | SID0 | _ | EXIDE | _ | EID17 | EID16 | xxx- x-xx | 57, 297 | | Receive mode | B4SIDH(8) | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 57, 296 | | Transmit mode | | RXFUL | RXM1 | RXRTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | 0000 0000 | 57, 295 | | B3D6(8) B3D67 B3D66 B3D65 B3D64 B3D63 B3D62 B3D61 B3D60 XXXX XXXX X7, 299 B3D6(8) B3D57 B3D56 B3D55 B3D54 B3D53 B3D52 B3D51 B3D50 XXXX XXXX X7, 299 B3D4(8) B3D47 B3D46 B3D45 B3D44 B3D43 B3D42 B3D41 B3D40 XXXX XXXX X7, 299 B3D3(8) B3D37 B3D36 B3D35 B3D35 B3D34 B3D33 B3D31 B3D30 XXXX XXXX X7, 299 B3D2(8) B3D27 B3D26 B3D25 B3D24 B3D23 B3D21 B3D20 XXXX XXXX X7, 299 B3D1(8) B3D17 B3D16 B3D15 B3D14 B3D13 B3D12 B3D11 B3D10 XXXX XXXX X7, 299 B3D1(8) B3D17 B3D16 B3D15 B3D14 B3D13 B3D12 B3D11 B3D10 XXXX XXXX X7, 299 B3D0(8) B3D07 B3D06 B3D05 B3D04 B3D03 B3D02 B3D01 B3D10 XXXX XXXX X7, 299 B3D1(8) B3D07 B3D06 B3D05 B3D04 B3D03 B3D02 B3D01 B3D00 XXXX XXXX X7, 299 B3D1(8) B3D17 B3D16 B3D15 B3D14 B3D13 B3D12 B3D11 B3D10 XXXX XXXX X7, 299 B3D1(8) B3D17 B3D06 B3D05 B3D04 B3D03 B3D02 B3D01 B3D00 XXXX XXXX X7, 299 B3D1(8) B3D14 B3D15 B3D14 B3D10 B3D10 XXXX XXXX X7, 301 B3D10 B3D10 XXXX XXXX X7, 301 B3D10 B3D10 XXXX XXXX X7, 301 B3D10 B3D10 XXXX XXXX X7, 301 B3D10 B3D10 XXXX XXXX X7, 296 B3E1D4(8) E1D7 E1D6 E1D5 E1D4 E1D3 E1D2 E1D1 E1D0 E1D8 E1D8 XXXX XXXX X7, 296 B3S1D1(8) S1D2 S1D1 S1D0 SRR EXID E1D17 E1D16 XXXX XXXX X7, 296 B3S1D1(8) S1D10 S1D9 S1D8 S1D7 S1D6 S1D5 S1D4 S1D3 XXXX XXXX X7, 296 B3C0N(8) TXBIF TXABT TXLARB TXERR TXREQ RTREN TXPRI1 TXPRI0 0000 0000 57, 295 B2D6(8) B2D77 B2D76 B2D75 B2D74 B2D73 B2D72 B2D71 B2D70 XXXX XXXX X7, 296 B2D6(8) B2D57 B2D66 B2D65 B2D64 B2D63 B2D62 B2D61 B2D60 XXXX XXXX X7, 296 B2D6(8) B2D77 B2D66 B2D65 B2D64 B2D63 B2D62 B2D61 B2D60 XXXX XXXX X7, 299 B2D6(8) B2D77 B2D66 B2D65 B2D64 B2D63 B2D62 B2D61 B2D60 XXXX XXXX XXXX X7, 299 | | TXBIF | TXABT | TXLARB | TXERR | TXREQ | RTREN | TXPRI1 | TXPRI0 | 0000 0000 | 57, 295 | | B3D5(8) B3D57 B3D56 B3D55 B3D54 B3D53 B3D52 B3D51 B3D50 XXXX XXXX X7, 299 B3D4(8) B3D47 B3D46 B3D45 B3D44 B3D43 B3D42 B3D41 B3D40 XXXX XXXX X7, 299 B3D2(8) B3D37 B3D36 B3D35 B3D34 B3D33 B3D32 B3D31 B3D30 XXXX XXXX X7, 299 B3D2(8) B3D27 B3D26 B3D25 B3D24 B3D23 B3D22 B3D21 B3D20 XXXX XXXX X7, 299 B3D1(8) B3D17 B3D16 B3D15 B3D14 B3D13 B3D12 B3D11 B3D10 XXXX XXXX X7, 299 B3D16 B3D06 B3D06 B3D05 B3D04 B3D03 B3D02 B3D01 B3D00 XXXX XXXX X7, 299 B3D16(8) B3D07 B3D06 B3D05 B3D04 B3D03 B3D02 B3D01 B3D00 XXXX XXXX X7, 299 B3D1C(8) TXRTR RB1 RB0 DLC3 DLC2 DLC1 DLC0 -XXX XXXX X7, 299 B3D1C(8) TXRTR - | B3D7 <sup>(8)</sup> | B3D77 | B3D76 | B3D75 | B3D74 | B3D73 | B3D72 | B3D71 | B3D70 | xxxx xxxx | 57, 299 | | B3D4(8) B3D47 B3D46 B3D45 B3D44 B3D43 B3D42 B3D41 B3D40 XXXX XXXX 57, 299 B3D3(8) B3D37 B3D36 B3D35 B3D34 B3D33 B3D32 B3D31 B3D30 XXXX XXXX 57, 299 B3D2(8) B3D27 B3D26 B3D25 B3D24 B3D23 B3D22 B3D21 B3D20 XXXX XXXX 57, 299 B3D1(8) B3D17 B3D16 B3D15 B3D14 B3D13 B3D12 B3D11 B3D10 XXXX XXXX 57, 299 B3D6(8) B3D07 B3D06 B3D06 B3D06 B3D08 B3D03 B3D02 B3D01 B3D00 XXXX XXXX 57, 299 B3D1(8) B3D17 B3D16 B3D06 B3D06 B3D06 B3D00 B3D00 B3D00 XXXX XXXX 57, 299 B3D1(8) B3D17 B3D16 B3D18 B3D19 B3D10 XXXX XXXX 57, 301 299 B3E1D1(8) E1D15 E1D14 E1D13 E1D12 E1D11 E1D10 E1D9 E1D8 XXXX XXXX 57, 299 B3E1D1(8) S1D2 S1D1 S1D0 SRR EXID — E1D17 E1D16 XXXX XXXX 57, 297 XXXX XXXX 57, 297 XXXX XXXX 57, 297 XXXX XXXX 57, 297 XXXX XXXX 57, 298 XXXX XXXX 57, 298 XXXX XXXX 57, 299 XXX 57, 299 XXXX XXX XXX 57 | B3D6 <sup>(8)</sup> | B3D67 | B3D66 | B3D65 | B3D64 | B3D63 | B3D62 | B3D61 | B3D60 | xxxx xxxx | 57, 299 | | B3D3(8) B3D37 B3D36 B3D35 B3D34 B3D33 B3D32 B3D31 B3D30 XXXX XXXX 57, 299 B3D2(8) B3D27 B3D26 B3D25 B3D24 B3D23 B3D22 B3D21 B3D20 XXXX XXXX 57, 299 B3D1(8) B3D17 B3D16 B3D15 B3D14 B3D13 B3D12 B3D11 B3D10 XXXX XXXX 57, 299 B3D1(8) B3D07 B3D06 B3D05 B3D04 B3D03 B3D02 B3D01 B3D00 XXXX XXXX 57, 299 B3DLC(8) — RXRTR RB1 RB0 DLC3 DLC2 DLC1 DLC0 — XXX XXXX 57, 301 Receive mode TXRTR — — DLC3 DLC2 DLC1 DLC0 — XXX XXXX 57, 301 B3DLC(8) TXRTR — — DLC3 DLC2 DLC1 DLC0 — XXXX XXXX 57, 301 B3EDL(8) E1D7 E1D6 E1D5 E1D4 E1D3 E1D2 E1D1 E1D0 XXXX XXXX 57, 299 B3SIDL(8) S1D2 S1D1 S1D0 SRR EXID — E1D17 E1D16 XXXX XXXX 57, 297 B3SIDL(8) S1D2 S1D1 S1D0 SRR EXID — E1D17 E1D16 XXXX XXXX 57, 297 B3SIDL(8) S1D2 S1D1 S1D0 SRR EXID — E1D17 E1D16 XXXX XXXX 57, 297 B3SIDL(8) S1D1 S1D0 S1D3 S1D5 S1D4 S1D3 XXXX XXXX 57, 297 B3SIDL(8) TXABT TXART TXAR | B3D5 <sup>(8)</sup> | B3D57 | B3D56 | B3D55 | B3D54 | B3D53 | B3D52 | B3D51 | B3D50 | xxxx xxxx | 57, 299 | | B3D2(8) B3D27 B3D26 B3D25 B3D24 B3D23 B3D22 B3D21 B3D20 XXXX XXXX 57, 299 B3D1(8) B3D17 B3D16 B3D15 B3D14 B3D13 B3D12 B3D11 B3D10 XXXX XXXX 57, 299 B3D0(8) B3D07 B3D06 B3D05 B3D04 B3D03 B3D02 B3D01 B3D00 XXXX XXXX 57, 299 B3DLC(8) RXRTR RB1 RB0 DLC3 DLC2 DLC1 DLC0 -XXX XXXX 57, 301 Receive mode B3D16 B3D17 B3D16 B3D16 B3D17 B3D16 B3D16 B3D16 B3D16 B3D16 B3D16 B3D16 B3D17 B3D16 B3D16 B3D16 B3D17 B3D16 B3D17 B3D18 B3D1 | B3D4 <sup>(8)</sup> | B3D47 | B3D46 | B3D45 | B3D44 | B3D43 | B3D42 | B3D41 | B3D40 | xxxx xxxx | 57, 299 | | B3D1(8) B3D17 B3D16 B3D15 B3D14 B3D13 B3D12 B3D11 B3D10 xxxx xxxx xxxx xxx xxx xxx xxx xxx x | B3D3 <sup>(8)</sup> | B3D37 | B3D36 | B3D35 | B3D34 | B3D33 | B3D32 | B3D31 | B3D30 | xxxx xxxx | 57, 299 | | B3D0(6) B3D07 B3D06 B3D05 B3D04 B3D03 B3D02 B3D01 B3D00 xxxx xxxx 57, 299 B3DLC(6) | B3D2 <sup>(8)</sup> | B3D27 | B3D26 | B3D25 | B3D24 | B3D23 | B3D22 | B3D21 | B3D20 | xxxx xxxx | 57, 299 | | B3DLC(6) Receive mode RXRTR RB1 RB0 DLC3 DLC2 DLC1 DLC0 -xxx xxxx 57, 301 | B3D1 <sup>(8)</sup> | B3D17 | B3D16 | B3D15 | B3D14 | B3D13 | B3D12 | B3D11 | B3D10 | xxxx xxxx | 57, 299 | | Receive mode B3DLC(8) | B3D0 <sup>(8)</sup> | B3D07 | B3D06 | B3D05 | B3D04 | B3D03 | B3D02 | B3D01 | B3D00 | xxxx xxxx | 57, 299 | | Transmit mode B3EIDL <sup>(8)</sup> EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 57, 298 | | _ | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | -xxx xxxx | 57, 301 | | B3EIDH(8) EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 XXXX XXXX 57, 298 B3SIDL(8) Receive mode SID2 SID1 SID0 SRR EXID — EID17 EID16 XXXX XXXX 57, 297 B3SIDL(8) Transmit mode SID2 SID1 SID0 — EXIDE — EID17 EID16 XXXX XXXX 57, 297 B3SIDL(8) Transmit mode SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXX XXXX 57, 296 B3CON(8) RXFUL RXM1 RXRTRRO FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 0000 0000 57, 295 B3CON(8) Transmit mode TXBIF TXABT TXLARB TXERR TXREQ RTREN TXPRI1 TXPRI0 0000 0000 57, 295 B2D7(8) B2D77 B2D76 B2D75 B2D74 B2D73 B2D72 B2D71 B2D70 XXXX XXXX 57, 299 B2D4(8) B2D67 | | _ | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | -x xxxx | 57, 301 | | B3SIDL(8) Receive mode SID2 SID1 SID0 SRR EXID — EID17 EID16 XXXX X-XX 57, 297 B3SIDL(8) Transmit mode SID2 SID1 SID0 — EXIDE — EID17 EID16 XXXX X-XX 57, 297 B3SIDH(8) SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXX XXXX 57, 296 B3CON(8) RXFUL RXM1 RXM1 RXRTRRO FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 0000 0000 57, 295 B3CON(8) Transmit mode TXBIF TXABT TXLARB TXREQ RTREN TXPRI1 TXPRI0 0000 0000 57, 295 B2D7(8) B2D77 B2D76 B2D75 B2D74 B2D73 B2D72 B2D71 B2D70 XXXX XXXX 57, 299 B2D6(8) B2D67 B2D66 B2D65 B2D64 B2D63 B2D62 B2D61 B2D60 XXXX XXXX 57, 299 B2D4(8) B2D47 B2D46 | B3EIDL <sup>(8)</sup> | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 57, 299 | | Receive mode B3SIDL(8) | B3EIDH <sup>(8)</sup> | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 57, 298 | | Transmit mode B3SIDH(8) SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx xxxx 57, 296 B3CON(8) RXFUL RXM1 RXRTRRO FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 0000 0000 57, 295 Receive mode B3CON(8) TXBIF TXABT TXLARB TXERR TXREQ RTREN TXPRI1 TXPRI0 0000 0000 57, 295 Transmit mode B2D77 B2D76 B2D75 B2D74 B2D73 B2D72 B2D71 B2D70 xxxx xxxxx 57, 299 B2D6(8) B2D67 B2D66 B2D65 B2D64 B2D63 B2D62 B2D61 B2D60 xxxx xxxxx 57, 299 B2D6(8) B2D57 B2D56 B2D55 B2D54 B2D53 B2D52 B2D51 B2D50 xxxx xxxxx 57, 299 B2D4(8) B2D47 B2D46 B2D45 B2D44 B2D43 B2D42 B2D41 B2D40 xxxx xxxx 57, 299 B2D2(8) B2D27 B2D26 B2D25 B2D24 B2D23 B2D22 B2D21 B2D20 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 | | SID2 | SID1 | SID0 | SRR | EXID | _ | EID17 | EID16 | xxxx x-xx | 57, 297 | | B3CON(8) Receive mode RXFUL RXM1 RXRTRRO FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 0000 0000 57, 295 B3CON(8) Transmit mode TXBIF TXABT TXLARB TXERR TXREQ RTREN TXPRI1 TXPRI0 0000 0000 57, 295 B2D7(8) B2D77 B2D76 B2D75 B2D74 B2D73 B2D72 B2D71 B2D70 xxxx xxxx 57, 299 B2D6(8) B2D67 B2D66 B2D65 B2D64 B2D63 B2D62 B2D61 B2D60 xxxx xxxx 57, 299 B2D5(8) B2D57 B2D56 B2D55 B2D54 B2D53 B2D52 B2D51 B2D50 xxxx xxxx 57, 299 B2D4(8) B2D47 B2D46 B2D45 B2D44 B2D43 B2D42 B2D41 B2D40 xxxx xxxx 57, 299 B2D2(8) B2D37 B2D36 B2D35 B2D34 B2D33 B2D32 B2D31 B2D30 xxxx xxxx 57, 299 B2D(8) | | SID2 | SID1 | SID0 | _ | EXIDE | _ | EID17 | EID16 | xxx- x-xx | 57, 297 | | Receive mode B3CON(8) TXBIF TXABT TXLARB TXERR TXREQ RTREN TXPRII TXPR | B3SIDH <sup>(8)</sup> | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 57, 296 | | Transmit mode B2D7(8) B2D77 B2D76 B2D75 B2D74 B2D73 B2D72 B2D71 B2D70 xxxx xxxx 57, 299 B2D6(8) B2D67 B2D66 B2D65 B2D64 B2D63 B2D62 B2D61 B2D60 xxxx xxxx 57, 299 B2D5(8) B2D57 B2D56 B2D55 B2D54 B2D53 B2D52 B2D51 B2D50 xxxx xxxx 57, 299 B2D4(8) B2D47 B2D46 B2D45 B2D44 B2D43 B2D42 B2D41 B2D40 xxxx xxxx 57, 299 B2D3(8) B2D37 B2D36 B2D35 B2D34 B2D33 B2D32 B2D31 B2D30 xxxx xxxx 57, 299 B2D2(8) B2D27 B2D26 B2D25 B2D24 B2D23 B2D22 B2D21 B2D20 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 B2D16 B2D16 B2D15 B2D16 | | RXFUL | RXM1 | RXRTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | 0000 0000 | 57, 295 | | B2D6(8) B2D67 B2D66 B2D65 B2D64 B2D63 B2D62 B2D61 B2D60 xxxx xxxx 57, 299 B2D5(8) B2D57 B2D56 B2D55 B2D54 B2D53 B2D52 B2D51 B2D50 xxxx xxxx 57, 299 B2D4(8) B2D47 B2D46 B2D45 B2D44 B2D43 B2D42 B2D41 B2D40 xxxx xxxx 57, 299 B2D3(8) B2D37 B2D36 B2D35 B2D34 B2D33 B2D32 B2D31 B2D30 xxxx xxxx 57, 299 B2D2(8) B2D27 B2D26 B2D25 B2D24 B2D23 B2D22 B2D21 B2D20 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 | | TXBIF | TXABT | TXLARB | TXERR | TXREQ | RTREN | TXPRI1 | TXPRI0 | 0000 0000 | 57, 295 | | B2D5(8) B2D57 B2D56 B2D55 B2D54 B2D53 B2D52 B2D51 B2D50 xxxx xxxx 57, 299 B2D4(8) B2D47 B2D46 B2D45 B2D44 B2D43 B2D42 B2D41 B2D40 xxxx xxxx 57, 299 B2D3(8) B2D37 B2D36 B2D35 B2D34 B2D33 B2D32 B2D31 B2D30 xxxx xxxx 57, 299 B2D2(8) B2D27 B2D26 B2D25 B2D24 B2D23 B2D22 B2D21 B2D20 xxxx xxxx 57, 299 B2D1(8) B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 | B2D7 <sup>(8)</sup> | B2D77 | B2D76 | B2D75 | B2D74 | B2D73 | B2D72 | B2D71 | B2D70 | xxxx xxxx | 57, 299 | | B2D4(8) B2D47 B2D46 B2D45 B2D44 B2D43 B2D42 B2D41 B2D40 xxxx | B2D6 <sup>(8)</sup> | B2D67 | B2D66 | B2D65 | B2D64 | B2D63 | B2D62 | B2D61 | B2D60 | xxxx xxxx | 57, 299 | | B2D4(8) B2D47 B2D46 B2D45 B2D44 B2D43 B2D42 B2D41 B2D40 xxxx | B2D5 <sup>(8)</sup> | B2D57 | B2D56 | B2D55 | B2D54 | B2D53 | B2D52 | B2D51 | B2D50 | xxxx xxxx | 57, 299 | | B2D2 <sup>(8)</sup> B2D27 B2D26 B2D25 B2D24 B2D23 B2D22 B2D21 B2D20 xxxx xxxx 57, 299 B2D1 <sup>(8)</sup> B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 | B2D4 <sup>(8)</sup> | B2D47 | B2D46 | B2D45 | B2D44 | B2D43 | B2D42 | B2D41 | B2D40 | xxxx xxxx | 57, 299 | | B2D1 <sup>(8)</sup> B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 | B2D3 <sup>(8)</sup> | B2D37 | B2D36 | B2D35 | B2D34 | B2D33 | B2D32 | B2D31 | B2D30 | xxxx xxxx | 57, 299 | | B2D1 <sup>(8)</sup> B2D17 B2D16 B2D15 B2D14 B2D13 B2D12 B2D11 B2D10 xxxx xxxx 57, 299 | B2D2 <sup>(8)</sup> | B2D27 | B2D26 | B2D25 | B2D24 | B2D23 | B2D22 | B2D21 | B2D20 | xxxx xxxx | 57, 299 | | | | B2D17 | B2D16 | B2D15 | B2D14 | B2D13 | B2D12 | B2D11 | B2D10 | xxxx xxxx | 57, 299 | | ן סבטער ן סבטער איז איז דער אַ א | B2D0 <sup>(8)</sup> | B2D07 | B2D06 | B2D05 | B2D04 | B2D03 | B2D02 | B2D01 | B2D00 | xxxx xxxx | 57, 299 | $\textbf{Legend:} \quad x = \text{unknown}, \, u = \text{unchanged}, \, - = \text{unimplemented}, \, q = \text{value depends on condition}$ - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - **6:** RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN™ technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. <sup>2:</sup> The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". <sup>3:</sup> These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. <sup>4:</sup> The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes". TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |----------------------------------------|-------|-------|---------|---------|---------|---------|---------|---------|-------------------|------------------| | B2DLC <sup>(8)</sup><br>Receive mode | _ | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | -xxx xxxx | 57, 301 | | B2DLC <sup>(8)</sup><br>Transmit mode | _ | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | -x xxxx | 57, 301 | | B2EIDL <sup>(8)</sup> | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 57, 299 | | B2EIDH <sup>(8)</sup> | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 57, 298 | | B2SIDL <sup>(8)</sup><br>Receive mode | SID2 | SID1 | SID0 | SRR | EXID | I | EID17 | EID16 | xxxx x-xx | 57, 297 | | B2SIDL <sup>(8)</sup><br>Transmit mode | SID2 | SID1 | SID0 | _ | EXIDE | _ | EID17 | EID16 | xxx- x-xx | 57, 297 | | B2SIDH <sup>(8)</sup> | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 57, 296 | | B2CON <sup>(8)</sup><br>Receive mode | RXFUL | RXM1 | RXRTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | 0000 0000 | 58, 295 | | B2CON <sup>(8)</sup><br>Transmit mode | TXBIF | RXM1 | TXLARB | TXERR | TXREQ | RTREN | TXPRI1 | TXPRI0 | 0000 0000 | 58, 295 | | B1D7 <sup>(8)</sup> | B1D77 | B1D76 | B1D75 | B1D74 | B1D73 | B1D72 | B1D71 | B1D70 | xxxx xxxx | 58, 299 | | B1D6 <sup>(8)</sup> | B1D67 | B1D66 | B1D65 | B1D64 | B1D63 | B1D62 | B1D61 | B1D60 | xxxx xxxx | 58, 299 | | B1D5 <sup>(8)</sup> | B1D57 | B1D56 | B1D55 | B1D54 | B1D53 | B1D52 | B1D51 | B1D50 | xxxx xxxx | 58, 299 | | B1D4 <sup>(8)</sup> | B1D47 | B1D46 | B1D45 | B1D44 | B1D43 | B1D42 | B1D41 | B1D40 | xxxx xxxx | 58, 299 | | B1D3 <sup>(8)</sup> | B1D37 | B1D36 | B1D35 | B1D34 | B1D33 | B1D32 | B1D31 | B1D30 | xxxx xxxx | 58, 299 | | B1D2 <sup>(8)</sup> | B1D27 | B1D26 | B1D25 | B1D24 | B1D23 | B1D22 | B1D21 | B1D20 | xxxx xxxx | 58, 299 | | B1D1 <sup>(8)</sup> | B1D17 | B1D16 | B1D15 | B1D14 | B1D13 | B1D12 | B1D11 | B1D10 | xxxx xxxx | 58, 299 | | B1D0 <sup>(8)</sup> | B1D07 | B1D06 | B1D05 | B1D04 | B1D03 | B1D02 | B1D01 | B1D00 | xxxx xxxx | 58, 299 | | B1DLC <sup>(8)</sup><br>Receive mode | _ | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | -xxx xxxx | 58, 301 | | B1DLC <sup>(8)</sup><br>Transmit mode | _ | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | -x xxxx | 58, 301 | | B1EIDL <sup>(8)</sup> | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 58, 299 | | B1EIDH <sup>(8)</sup> | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 58, 298 | | B1SIDL <sup>(8)</sup><br>Receive mode | SID2 | SID1 | SID0 | SRR | EXID | _ | EID17 | EID16 | xxxx x-xx | 58, 297 | | B1SIDL <sup>(8)</sup><br>Transmit mode | SID2 | SID1 | SID0 | _ | EXIDE | _ | EID17 | EID16 | xxx- x-xx | 58, 297 | | B1SIDH <sup>(8)</sup> | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 58, 296 | | B1CON <sup>(8)</sup><br>Receive mode | RXFUL | RXM1 | RXRTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | 0000 0000 | 58, 295 | | B1CON <sup>(8)</sup><br>Transmit mode | TXBIF | TXABT | TXLARB | TXERR | TXREQ | RTREN | TXPRI1 | TXPRI0 | 0000 0000 | 58, 295 | | B0D7 <sup>(8)</sup> | B0D77 | B0D76 | B0D75 | B0D74 | B0D73 | B0D72 | B0D71 | B0D70 | xxxx xxxx | 58, 299 | | B0D6 <sup>(8)</sup> | B0D67 | B0D66 | B0D65 | B0D64 | B0D63 | B0D62 | B0D61 | B0D60 | xxxx xxxx | 58, 299 | | B0D5 <sup>(8)</sup> | B0D57 | B0D56 | B0D55 | B0D54 | B0D53 | B0D52 | B0D51 | B0D50 | xxxx xxxx | 58, 299 | | B0D4 <sup>(8)</sup> | B0D47 | B0D46 | B0D45 | B0D44 | B0D43 | B0D42 | B0D41 | B0D40 | xxxx xxxx | 58, 299 | | B0D3 <sup>(8)</sup> | B0D37 | B0D36 | B0D35 | B0D34 | B0D33 | B0D32 | B0D31 | B0D30 | xxxx xxxx | 58, 299 | | B0D2 <sup>(8)</sup> | B0D27 | B0D26 | B0D25 | B0D24 | B0D23 | B0D22 | B0D21 | B0D20 | xxxx xxxx | 58, 299 | | B0D1 <sup>(8)</sup> | B0D17 | B0D16 | B0D15 | B0D14 | B0D13 | B0D12 | B0D11 | B0D10 | xxxx xxxx | 58, 299 | | B0D0 <sup>(8)</sup> | B0D07 | B0D06 | B0D05 | B0D04 | B0D03 | B0D02 | B0D01 | B0D00 | xxxx xxxx | 58, 299 | | | | | | | | | | | | | $\textbf{Legend:} \quad x = \text{unknown}, \, u = \text{unchanged}, \, - = \text{unimplemented}, \, q = \text{value depends on condition}$ - Note 1: Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 2: The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". - 3: These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. - 4: The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes". - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - **6:** RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - B: This register reads all '0's until the ECANTM technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | BODICI® RECEIVE MODE M | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|---------|---------|---------|---------|---------|---------|---------|-------------------|------------------| | Transmit mode Boild Bid | - | - | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | -xxx xxxx | 58, 301 | | BOSIDIO BOSIDIO BID BID BID BID BID BID BID BID BID BOSIDIO BOSIDIO BOSIDIO SID SI | | _ | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | -x xxxx | 58, 301 | | BOSIDL(#) BOSIDL(#) SID2 SID1 SID0 SRR | B0EIDL <sup>(8)</sup> | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 58, 299 | | Receive mode | B0EIDH(8) | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 58, 298 | | Transmit mode | I I | SID2 | SID1 | SID0 | SRR | EXID | 1 | EID17 | EID16 | xxxx x-xx | 58, 297 | | BOCON PARCELL RXM1 RXRTRRO FILHIT4 FILHIT3 FILHIT5 FILHIT1 FILHIT0 0000 0000 58, 295 | Transmit mode | SID2 | SID1 | SID0 | | EXIDE | 1 | EID17 | EID16 | xxx- x-xx | 58, 297 | | Receive mode TXBIF TXABT TXLARB TXERR TXREQ RTREN TXPRII TXPRIO 0000 0000 58,295 TXBIE — — — TXB2IE TXB1IE TXB0IE — — 0 0-0- 58,318 BIEO BSIE B4IE B3IE B2IE B1IE B0IE RXB1IE RXB0IE 000 0000 58,318 BSELO B5TXEN B4TXEN B3TXEN B1TXEN B0TXEN H1120 FIL15_0 FIL15_1 FIL15_0 FIL15_1 FIL15_0 FIL15_1 | B0SIDH <sup>(8)</sup> | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 58, 296 | | Transmit mode | | RXFUL | RXM1 | RXRTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | 0000 0000 | 58, 295 | | BIEO B5IE B4IE B3IE B2IE B1IE B0IE RXB1IE RXB0IE 0000 0000 58, 318 | | TXBIF | TXABT | TXLARB | TXERR | TXREQ | RTREN | TXPRI1 | TXPRI0 | 0000 0000 | 58, 295 | | Bello | TXBIE | _ | _ | _ | TXB2IE | TXB1IE | TXB0IE | _ | | 0 00 | 58, 318 | | MSEL3 FIL15_1 FIL15_0 FIL14_1 FIL14_0 FIL13_1 FIL13_0 FIL12_1 FIL12_0 0000 0000 59, 309 MSEL2 FIL11_1 FIL10_1 FIL10_1 FIL10_0 FIL9_1 FIL9_0 FIL8_1 FIL8_0 0000 0000 59, 309 MSEL1 FIL7_1 FIL7_0 FIL6_1 FIL6_0 FIL5_1 FIL5_0 FIL4_1 FIL4_0 0000 0101 59, 308 MSEL0 FIL3_1 FIL3_0 FIL2_1 FIL2_0 FIL1_1 FIL1_0 FIL4_1 FIL4_0 0000 0101 59, 308 MSEL0 FILS_3 FILS_1 FIL8_0 FIL1_1 FIL1_0 FIL0_0 0101 0000 59, 308 MSEL0 FILS_3 FILS_1 FIL8_0 FIL8_1 FIL8_0 FIL1_1 FIL1_0 FIL0_0 0000 0000 59, 308 MSEL2 FILS_1 FILS_0 FIL8_1 FIL8_1 FIL8_0 0000 0000 59, 305 RXFBCON6 </td <td>BIE0</td> <td>B5IE</td> <td>B4IE</td> <td>B3IE</td> <td>B2IE</td> <td>B1IE</td> <td>B0IE</td> <td>RXB1IE</td> <td>RXB0IE</td> <td>0000 0000</td> <td>58, 318</td> | BIE0 | B5IE | B4IE | B3IE | B2IE | B1IE | B0IE | RXB1IE | RXB0IE | 0000 0000 | 58, 318 | | MSEL2 FIL11_1 FIL10_0 FIL10_0 FIL9_1 FIL9_0 FIL8_1 FIL8_0 0000 0000 59,309 MSEL1 FIL7_1 FIL7_0 FIL6_1 FIL6_0 FIL5_1 FIL5_0 FIL4_1 FIL4_0 0000 0101 59,308 MSEL0 FIL3_1 FIL3_0 FIL2_1 FIL2_0 FIL1_1 FIL0_0 FIL0_1 FIL0_0 0101 000 59,307 RXFBCON7 F15BP_3 F15BP_2 F15BP_1 F15BP_0 F14BP_3 F14BP_2 F14BP_0 0000 000 59,305 RXFBCON6 F13BP_3 F13BP_2 F13BP_1 F13BP_0 F12BP_3 F12BP_1 F12BP_0 F12BP_1 F12BP_0 F08P_1 F12BP_0 F12BP_1 F12BP_0 F12BP_1 F12BP_0 F08P_1 F12BP_0 F12BP_1 F12BP_0 F12BP_1 F12BP_0 F08P_2 F12BP_1 F12BP_0 F12BP_1 F12BP_0 F12BP_1 F12BP_0 F12BP_1 F12BP_0 F12BP_1 F12BP_1 F12BP_1 F12B | BSEL0 | B5TXEN | B4TXEN | B3TXEN | B2TXEN | B1TXEN | B0TXEN | | _ | 0000 00 | 59, 301 | | MSEL1 FIL7_1 FIL7_0 FIL6_1 FIL6_0 FIL5_1 FIL6_0 FIL4_1 FIL4_0 000 0101 59,308 MSEL0 FIL3_1 FIL3_0 FIL2_1 FIL2_0 FIL1_1 FIL0_0 FIL0_1 FIL0_0 0101 000 59,307 RXFBCON7 F15BP_3 F15BP_2 F15BP_1 F15BP_0 F14BP_3 F14BP_2 F14BP_0 000 000 59,305 RXFBCON6 F13BP_3 F13BP_2 F13BP_1 F13BP_0 F12BP_3 F12BP_2 F12BP_0 000 000 59,305 RXFBCON5 F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 F10BP_2 F10BP_0 000 000 000 59,305 RXFBCON4 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 F8BP_1 F8BP_0 000 000 59,305 RXFBCON3 F7BP_3 F5BP_2 F5BP_1 F7BP_0 F4BP_3 F4BP_2 F4BP_1 F4BP_0 000 000 59,305 <td>MSEL3</td> <td>FIL15_1</td> <td>FIL15_0</td> <td>FIL14_1</td> <td>FIL14_0</td> <td>FIL13_1</td> <td>FIL13_0</td> <td>FIL12_1</td> <td>FIL12_0</td> <td>0000 0000</td> <td>59, 310</td> | MSEL3 | FIL15_1 | FIL15_0 | FIL14_1 | FIL14_0 | FIL13_1 | FIL13_0 | FIL12_1 | FIL12_0 | 0000 0000 | 59, 310 | | MSELO FIL3_1 FIL3_0 FIL2_1 FIL2_0 FIL1_1 FIL1_0 FIL0_1 FIL0_0 0101 000 59, 307 RXFBCON7 F15BP_3 F15BP_2 F15BP_1 F15BP_0 F14BP_3 F14BP_2 F14BP_1 F14BP_0 000 000 59, 305 RXFBCON6 F13BP_3 F13BP_2 F13BP_1 F13BP_0 F12BP_3 F12BP_2 F12BP_1 F12BP_0 000 000 59, 305 RXFBCON5 F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 F10BP_2 F10BP_0 76BP_3 F10BP_2 F10BP_0 000 000 59, 305 RXFBCON4 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F6BP_3 F6BP_2 F6BP_1 F6BP_0 000 000 59, 305 RXFBCON2 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_0 000 000 59, 305 RXFBCON1 F1BP_3 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 | MSEL2 | FIL11_1 | FIL11_0 | FIL10_1 | FIL10_0 | FIL9_1 | FIL9_0 | FIL8_1 | FIL8_0 | 0000 0000 | 59, 309 | | RXFBCON7 F15BP_3 F15BP_2 F15BP_1 F15BP_0 F14BP_3 F14BP_2 F14BP_1 F14BP_0 0000 0000 59, 30 RXFBCON6 F13BP_3 F13BP_2 F13BP_1 F13BP_0 F12BP_3 F12BP_2 F12BP_1 F12BP_0 0000 0000 59, 30 RXFBCON5 F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 F10BP_2 F10BP_1 F10BP_0 0000 0000 59, 30 RXFBCON4 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 F8BP_2 F8BP_1 F8BP_0 0000 0000 59, 305 RXFBCON3 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 F6BP_2 F6BP_1 F6BP_0 0000 0000 59, 305 RXFBCON2 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_1 F4BP_0 0001 0001 59, 305 RXFBCON0 F1BP_3 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 | MSEL1 | FIL7_1 | FIL7_0 | FIL6_1 | FIL6_0 | FIL5_1 | FIL5_0 | FIL4_1 | FIL4_0 | 0000 0101 | 59, 308 | | RXFBCON6 F13BP_3 F13BP_2 F13BP_1 F13BP_0 F12BP_3 F12BP_2 F12BP_1 F12BP_0 0000 0000 59,305 RXFBCON5 F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 F10BP_2 F10BP_1 F10BP_0 0000 0000 59,305 RXFBCON4 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 F8BP_2 F8BP_1 F8BP_0 0000 0000 59,305 RXFBCON3 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 F6BP_2 F6BP_1 F6BP_0 0000 0000 59,305 RXFBCON2 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_1 F4BP_0 0001 0001 59,305 RXFBCON1 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 F2BP_1 F0BP_0 0001 0001 59,305 RXFBCON1 RXF15EN RXF13EN RXF12EN RXF1EN RXF13EN RXF12EN RX | MSEL0 | FIL3_1 | FIL3_0 | FIL2_1 | FIL2_0 | FIL1_1 | FIL1_0 | FIL0_1 | FIL0_0 | 0101 0000 | 59, 307 | | RXFBCONS F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 F10BP_2 F10BP_0 0000 0000 59, 305 RXFBCON4 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 F8BP_2 F8BP_1 F8BP_0 0000 0000 59, 305 RXFBCON3 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 F6BP_2 F6BP_1 F6BP_0 0000 0000 59, 305 RXFBCON2 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_1 F4BP_0 0001 001 59, 305 RXFBCON1 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 F2BP_1 F5BP_0 0001 001 59, 305 RXFBCON0 F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 F0BP_0 0001 0001 59, 305 RXFGCON1 RXF15EN RXF14EN RXF13EN RXF16EN RXF14EN RXF12EN RXF16EN RXF16 | RXFBCON7 | F15BP_3 | F15BP_2 | F15BP_1 | F15BP_0 | F14BP_3 | F14BP_2 | F14BP_1 | F14BP_0 | 0000 0000 | 59, 305 | | RXFBCON4 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 F8BP_2 F8BP_1 F8BP_0 000 000 59, 305 RXFBCON3 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 F6BP_2 F6BP_1 F6BP_0 000 000 59, 305 RXFBCON2 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_1 F4BP_0 000 000 59, 305 RXFBCON1 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 F2BP_1 F2BP_0 000 000 59, 305 RXFBCON0 F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 F0BP_0 000 000 59, 305 RXFBCON1 RXF15EN RXF13EN RXF12EN RXF11EN RXF10EN RXF8EN 000 000 59, 305 RXFCON1 RXF15EN RXF13EN RXF11EN RXF10EN RXF8EN 000 000 59, 305 RXF10N1 RXF15EN RXF13EN RXF14EN RXF13EN R | RXFBCON6 | F13BP_3 | F13BP_2 | F13BP_1 | F13BP_0 | F12BP_3 | F12BP_2 | F12BP_1 | F12BP_0 | 0000 0000 | 59, 305 | | RXFBCON3 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 F6BP_2 F6BP_1 F6BP_0 0000 0000 59, 305 RXFBCON2 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_1 F4BP_0 0001 0001 59, 305 RXFBCON1 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 F2BP_1 F2BP_0 0001 0001 59, 305 RXFBCON0 F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 F0BP_0 0000 0000 59, 305 SDFLC — — — FLC4 FLC3 FLC2 FLC1 FLC0 —-0 0000 59, 305 RXFCON1 RXF15EN RXF13EN RXF12EN RXF11EN RXF9EN RXF8EN 0000 0000 59, 305 RXFCON1 RXF15EN RXF13EN RXF12EN RXF11EN RXF10EN RXF18EN RXF8EN 0000 5000 59, 305 < | RXFBCON5 | F11BP_3 | F11BP_2 | F11BP_1 | F11BP_0 | F10BP_3 | F10BP_2 | F10BP_1 | F10BP_0 | 0000 0000 | 59, 305 | | RXFBCON2 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_1 F4BP_0 0001 001 59, 305 RXFBCON1 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 F2BP_1 F2BP_0 0001 0001 59, 305 RXFBCON0 F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 F0BP_0 0000 0000 59, 305 SDFLC — — — FLC4 FLC3 FLC2 FLC1 FLC0 0 0000 59, 305 RXFCON1 RXF15EN RXF14EN RXF13EN RXF11EN RXF11EN RXF9EN RXF8EN 0000 0000 59, 305 RXFCON0 RXF7EN RXF6EN RXF4EN RXF3EN RXF10EN RXF8EN 0000 0000 59, 305 RXF15EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | RXFBCON4 | F9BP_3 | F9BP_2 | F9BP_1 | F9BP_0 | F8BP_3 | F8BP_2 | F8BP_1 | F8BP_0 | 0000 0000 | 59, 305 | | RXFBCON1 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 F2BP_1 F2BP_0 0001 0001 59, 305 RXFBCON0 F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 F0BP_0 0000 0000 59, 305 SDFLC — — FLC4 FLC3 FLC2 FLC1 FLC0 0 0000 59, 305 RXFCON1 RXF15EN RXF14EN RXF12EN RXF11EN RXF9EN RXF8EN 0000 0000 59, 306 RXFCON0 RXF7EN RXF6EN RXF6EN RXF4EN RXF3EN RXF1EN RXF0EN 0000 0000 59, 305 RXF15EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxxx xxxx 59, 303 RXF15SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx xxxx 59, 303 RXF14EIDL E | RXFBCON3 | F7BP_3 | F7BP_2 | F7BP_1 | F7BP_0 | F6BP_3 | F6BP_2 | F6BP_1 | F6BP_0 | 0000 0000 | 59, 305 | | RXFBCONO F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 F0BP_0 0000 0000 59, 305 SDFLC — — — FLC4 FLC3 FLC2 FLC1 FLC0 0 0000 59, 305 RXFCON1 RXF15EN RXF14EN RXF13EN RXF11EN RXF10EN RXF9EN RXF8EN 0000 0000 59, 306 RXFCON0 RXF7EN RXF6EN RXF5EN RXF4EN RXF3EN RXF1EN RXF0EN 0000 0000 59, 306 RXF15EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxxx xxxxx 59, 303 RXF15EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxxx xxxx 59, 303 RXF15SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx xxxx 59, 303 | RXFBCON2 | F5BP_3 | F5BP_2 | F5BP_1 | F5BP_0 | F4BP_3 | F4BP_2 | F4BP_1 | F4BP_0 | 0001 0001 | 59, 305 | | SDFLC — — FLC4 FLC3 FLC2 FLC1 FLC0 0 0000 59, 305 RXFCON1 RXF15EN RXF14EN RXF13EN RXF12EN RXF11EN RXF9EN RXF8EN 0000 0000 59, 306 RXFCON0 RXF7EN RXF6EN RXF5EN RXF4EN RXF3EN RXF1EN RXF0EN 0000 0000 59, 306 RXF15EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 RXF15EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID8 xxxx xxxx 59, 303 RXF15SIDH SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx xxxx 59, 303 RXF15SIDH SID10 SID8 SID7 SID6 SID5 SID4 SID3 xxxx xxxx 59, 303 RXF14EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 | RXFBCON1 | F3BP_3 | F3BP_2 | F3BP_1 | F3BP_0 | F2BP_3 | F2BP_2 | F2BP_1 | F2BP_0 | 0001 0001 | 59, 305 | | RXFCON1 RXF15EN RXF14EN RXF13EN RXF12EN RXF11EN RXF10EN RXF9EN RXF8EN 0000 0000 59, 306 RXFCON0 RXF7EN RXF6EN RXF5EN RXF4EN RXF3EN RXF1EN RXF0EN 0000 0000 59, 305 RXF15EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 RXF15EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxx xxxx 59, 303 RXF15SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx xxxx 59, 303 RXF15SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx xxxx 59, 303 RXF14EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 RXF14EIDL SID2 SID1 <td>RXFBCON0</td> <td>F1BP_3</td> <td>F1BP_2</td> <td>F1BP_1</td> <td>F1BP_0</td> <td>F0BP_3</td> <td>F0BP_2</td> <td>F0BP_1</td> <td>F0BP_0</td> <td>0000 0000</td> <td>59, 305</td> | RXFBCON0 | F1BP_3 | F1BP_2 | F1BP_1 | F1BP_0 | F0BP_3 | F0BP_2 | F0BP_1 | F0BP_0 | 0000 0000 | 59, 305 | | RXFCONO RXF7EN RXF6EN RXF5EN RXF4EN RXF3EN RXF2EN RXF1EN RXF0EN 0000 0000 59, 305 RXF15EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 RXF15EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxx xxxx 59, 303 RXF15SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx xxxx 59, 303 RXF15SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx xxxx 59, 303 RXF14EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 RXF14EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID8 xxxx xxxx 59, 303 | SDFLC | 1 | I | | FLC4 | FLC3 | FLC2 | FLC1 | FLC0 | 0 0000 | 59, 305 | | RXF15EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 XXXX XXXX 59, 303 RXF15EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 XXXX XXXX 59, 303 RXF15SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 XXXX XXXX 59, 304 RXF15SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXX XXXX 59, 303 RXF14EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 XXXX XXXX 59, 303 RXF14EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID8 XXXX XXXX 59, 303 RXF14SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 XXXX XXXX 59, 303 RXF14SIDH SID10 SID8 SID7 SID6 SI | RXFCON1 | RXF15EN | RXF14EN | RXF13EN | RXF12EN | RXF11EN | RXF10EN | RXF9EN | RXF8EN | 0000 0000 | 59, 306 | | RXF15EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxx xxxx 59, 303 RXF15SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx xxxx 59, 304 RXF15SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx xxxx 59, 303 RXF14EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 RXF14EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID8 xxxx xxxx 59, 303 RXF14SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx xxxx 59, 303 RXF14SIDL SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx xxxx 59, 303 RXF14SIDL EID6 EID5 EID4 EID3 EI | RXFCON0 | RXF7EN | RXF6EN | RXF5EN | RXF4EN | RXF3EN | RXF2EN | RXF1EN | RXF0EN | 0000 0000 | 59, 305 | | RXF15SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx-xxx 59, 304 RXF15SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx-xxxx 59, 303 RXF14EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx-xxxx 59, 303 RXF14EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID8 xxxx-xxxx 59, 303 RXF14SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx-xxxx 59, 304 RXF14SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxxx-xxxx 59, 303 RXF13EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx-xxxx 59, 303 | RXF15EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 59, 303 | | RXF15SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXX XXXX 59, 303 RXF14EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 XXXX XXXX 59, 303 RXF14EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 XXXX XXXX 59, 303 RXF14SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 XXXX XXXX 59, 303 RXF14SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXX XXXX 59, 303 RXF13EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 XXXX XXXX 59, 303 | RXF15EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 59, 303 | | RXF14EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 XXXX XXXX 59, 303 RXF14EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 XXXX XXXX 59, 303 RXF14SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 XXX- X-XX 59, 304 RXF14SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 XXXX XXXX 59, 303 RXF13EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 XXXX XXXX 59, 303 | RXF15SIDL | SID2 | SID1 | SID0 | - | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 59, 304 | | RXF14EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxx xxxx 59, 303 RXF14SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxxx xxxx 59, 304 RXF14SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxxx xxxx 59, 303 RXF13EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 | RXF15SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 59, 303 | | RXF14SIDL SID2 SID1 SID0 — EXIDEN — EID17 EID16 xxx- x-xx 59, 304 RXF14SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx xxxx 59, 303 RXF13EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 | RXF14EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 59, 303 | | RXF14SIDH SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 xxxx xxxx 59, 303 RXF13EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxx xxxx 59, 303 | RXF14EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 59, 303 | | RXF13EIDL EID7 EID6 EID5 EID4 EID3 EID2 EID1 EID0 xxxxx xxxx | RXF14SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 59, 304 | | | RXF14SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 59, 303 | | RXF13EIDH EID15 EID14 EID13 EID12 EID11 EID10 EID9 EID8 xxxx xxxx 59, 303 | RXF13EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 59, 303 | | | RXF13EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 59, 303 | **Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition **Note 1:** Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - 8: RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN<sup>TM</sup> technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. <sup>2:</sup> The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". <sup>3:</sup> These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. <sup>4:</sup> The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes". TABLE 5-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on page: | |-----------|-------|-------|-------|-------|--------|-------|-------|-------|-------------------|------------------| | RXF13SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | ı | EID17 | EID16 | xxx- x-xx | 59, 304 | | RXF13SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 59, 303 | | RXF12EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 59, 303 | | RXF12EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 59, 303 | | RXF12SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | ı | EID17 | EID16 | xxx- x-xx | 59, 304 | | RXF12SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 60, 303 | | RXF11EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 60, 303 | | RXF11EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 60, 303 | | RXF11SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | ı | EID17 | EID16 | xxx- x-xx | 60, 304 | | RXF11SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 60, 303 | | RXF10EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 60, 303 | | RXF10EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 60, 303 | | RXF10SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | I | EID17 | EID16 | xxx- x-xx | 60, 304 | | RXF10SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 60, 303 | | RXF9EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 60, 303 | | RXF9EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 60, 303 | | RXF9SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | I | EID17 | EID16 | xxx- x-xx | 60, 304 | | RXF9SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 60, 303 | | RXF8EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 60, 303 | | RXF8EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 60, 303 | | RXF8SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | I | EID17 | EID16 | xxx- x-xx | 60, 304 | | RXF8SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 60, 303 | | RXF7EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 60, 303 | | RXF7EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 60, 303 | | RXF7SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | I | EID17 | EID16 | xxx- x-xx | 60, 304 | | RXF7SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 60, 303 | | RXF6EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 60, 303 | | RXF6EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 60, 303 | | RXF6SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 60, 304 | | RXF6SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 60, 303 | **Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition - Note 1: Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 2: The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise it is disabled and reads as '0'. See Section 4.4 "Brown-out Reset (BOR)". - 3: These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. - 4: The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 2.6.4 "PLL in INTOSC Modes". - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - 6: RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN™ technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. #### 5.3.5 STATUS REGISTER The Status register, shown in Register 5-2, contains the arithmetic status of the ALU. As with any other SFR, it can be the operand for any instruction. If the Status register is the destination for an instruction that affects the Z, DC, C, OV or N bits, the results of the instruction are not written; instead, the status is updated according to the instruction performed. Therefore, the result of an instruction with the Status register as its destination may be different than intended. As an example, CLRF STATUS will set the Z bit and leave the remaining status bits unchanged ('000u u1uu'). It is recommended that only BCF, BSF, SWAPF, MOVFF and MOVWF instructions are used to alter the Status register, because these instructions do not affect the Z, C, DC, OV or N bits in the Status register. For other instructions that do not affect status bits, see the instruction set summaries in Table 25-2 and Table 25-3. | Note: | The | C and | DC bits | opera | ite as the borr | ow | |-------|------|---------|---------|-------|-----------------|----| | | and | digit | borrow | bits | respectively | in | | | subt | raction | ١. | | | | #### **REGISTER 5-2: STATUS REGISTER** | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | | |-------|-----|-----|-------|-------|-------|-------|-------|---| | _ | _ | _ | Ν | OV | Z | DC | O | ı | | bit 7 | | | | | | | bit 0 | | #### bit 7-5 **Unimplemented:** Read as '0' bit 4 N: Negative bit This bit is used for signed arithmetic (2's complement). It indicates whether the result was negative (ALU MSB = 1). - 1 = Result was negative - 0 = Result was positive - bit 3 **OV:** Overflow bit This bit is used for signed arithmetic (2's complement). It indicates an overflow of the 7-bit magnitude which causes the sign bit (bit 7) to change state. - 1 = Overflow occurred for signed arithmetic (in this arithmetic operation) - 0 = No overflow occurred - bit 2 Z: Zero bit - 1 = The result of an arithmetic or logic operation is zero - 0 = The result of an arithmetic or logic operation is not zero - bit 1 **DC:** Digit carry/borrow bit For ADDWF, ADDLW, SUBLW and SUBWF instructions: - 1 = A carry-out from the 4th low-order bit of the result occurred - 0 = No carry-out from the 4th low-order bit of the result **Note:** For borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the bit 4 or bit 3 of the source register. ### bit 0 C: Carry/borrow bit For ADDWF, ADDLW, SUBLW and SUBWF instructions: - 1 = A carry-out from the Most Significant bit of the result occurred - 0 = No carry-out from the Most Significant bit of the result occurred **Note:** For borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low-order bit of the source register. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ### 5.4 Data Addressing Modes Note: The execution of some instructions in the core PIC18 instruction set are changed when the PIC18 extended instruction set is enabled. See Section 5.6 "Data Memory and the Extended Instruction Set" for more information. While the program memory can be addressed in only one way – through the program counter – information in the data memory space can be addressed in several ways. For most instructions, the addressing mode is fixed. Other instructions may use up to three modes, depending on which operands are used and whether or not the extended instruction set is enabled. The addressing modes are: - Inherent - Literal - Direct - Indirect An additional addressing mode, Indexed Literal Offset, is available when the extended instruction set is enabled (XINST configuration bit = 1). Its operation is discussed in greater detail in **Section 5.6.1 "Indexed Addressing with Literal Offset"**. ## 5.4.1 INHERENT AND LITERAL ADDRESSING Many PIC18 control instructions do not need any argument at all; they either perform an operation that globally affects the device or they operate implicitly on one register. This addressing mode is known as Inherent Addressing. Examples include SLEEP, RESET and DAW. Other instructions work in a similar way but require an additional explicit argument in the opcode. This is known as Literal Addressing mode because they require some literal value as an argument. Examples include ADDLW and MOVLW which, respectively, add or move a literal value to the W register. Other examples include CALL and GOTO, which include a 20-bit program memory address. #### 5.4.2 DIRECT ADDRESSING Direct addressing specifies all or part of the source and/or destination address of the operation within the opcode itself. The options are specified by the arguments accompanying the instruction. In the core PIC18 instruction set, bit-oriented and byte-oriented instructions use some version of direct addressing by default. All of these instructions include some 8-bit literal address as their Least Significant Byte. This address specifies either a register address in one of the banks of data RAM (Section 5.3.3 "General Purpose Register File") or a location in the Access Bank (Section 5.3.2 "Access Bank") as the data source for the instruction. The Access RAM bit 'a' determines how the address is interpreted. When 'a' is '1', the contents of the BSR (Section 5.3.1 "Bank Select Register (BSR)") are used with the address to determine the complete 12-bit address of the register. When 'a' is '0', the address is interpreted as being a register in the Access Bank. Addressing that uses the Access RAM is sometimes also known as Direct Forced Addressing mode. A few instructions, such as MOVFF, include the entire 12-bit address (either source or destination) in their opcodes. In these cases, the BSR is ignored entirely. The destination of the operation's results is determined by the destination bit 'd'. When 'd' is '1', the results are stored back in the source register, overwriting its original contents. When 'd' is '0', the results are stored in the W register. Instructions without the 'd' argument have a destination that is implicit in the instruction; their destination is either the target register being operated on or the W register. #### 5.4.3 INDIRECT ADDRESSING Indirect addressing allows the user to access a location in data memory without giving a fixed address in the instruction. This is done by using File Select Registers (FSRs) as pointers to the locations to be read or written to. Since the FSRs are themselves located in RAM as Special File Registers, they can also be directly manipulated under program control. This makes FSRs very useful in implementing data structures, such as tables and arrays in data memory. The registers for indirect addressing are also implemented with Indirect File Operands (INDFs) that permit automatic manipulation of the pointer value with auto-incrementing, auto-decrementing or offsetting with another value. This allows for efficient code, using loops, such as the example of clearing an entire RAM bank in Example 5-5. EXAMPLE 5-5: HOW TO CLEAR RAM (BANK 1) USING INDIRECT ADDRESSING | | LFSR | FSR0, 100h | ; | | |---------|-------|------------|---|----------------| | NEXT | CLRF | POSTINC0 | ; | Clear INDF | | | | | ; | register then | | | | | ; | inc pointer | | | BTFSS | FSROH,1 | ; | All done with | | | | | ; | Bank1? | | | BRA | NEXT | ; | NO, clear next | | CONTINU | JE | | ; | YES, continue | | | | | | | ## 5.4.3.1 FSR Registers and the INDF Operand At the core of indirect addressing are three sets of registers: FSR0, FSR1 and FSR2. Each represents a pair of 8-bit registers, FSRnH and FSRnL. The four upper bits of the FSRnH register are not used, so each FSR pair holds a 12-bit value. This represents a value that can address the entire range of the data memory in a linear fashion. The FSR register pairs, then, serve as pointers to data memory locations. Indirect addressing is accomplished with a set of Indirect File Operands, INDF0 through INDF2. These can be thought of as "virtual" registers: they are mapped in the SFR space, but are not physically implemented. Reading or writing to a particular INDF register actually accesses its corresponding FSR register pair. A read from INDF1, for example, reads the data at the address indicated by FSR1H:FSR1L. Instructions that use the INDF registers as operands actually use the contents of their corresponding FSR as a pointer to the instruction's target. The INDF operand is just a convenient way of using the pointer. Because indirect addressing uses a full 12-bit address, data RAM banking is not necessary. Thus, the current contents of the BSR and the Access RAM bit have no effect on determining the target address. ### FIGURE 5-8: INDIRECT ADDRESSING ## 5.4.3.2 FSR Registers and POSTINC, POSTDEC, PREINC and PLUSW In addition to the INDF operand, each FSR register pair also has four additional indirect operands. Like INDF, these are "virtual" registers that cannot be indirectly read or written to. Accessing these registers actually accesses the associated FSR register pair, but also performs a specific action on its stored value. They are: - POSTDEC: accesses the FSR value, then automatically decrements it by 1 afterwards - POSTINC: accesses the FSR value, then automatically increments it by 1 afterwards - PREINC: increments the FSR value by 1, then uses it in the operation - PLUSW: adds the signed value of the W register (range of -127 to 128) to that of the FSR and uses the new value in the operation. In this context, accessing an INDF register uses the value in the FSR registers without changing them. Similarly, accessing a PLUSW register gives the FSR value offset by that in the W register; neither value is actually changed in the operation. Accessing the other virtual registers changes the value of the FSR registers. Operations on the FSRs with POSTDEC, POSTINC and PREINC affect the entire register pair; that is, roll-overs of the FSRnL register from FFh to 00h carry over to the FSRnH register. On the other hand, results of these operations do not change the value of any flags in the Status register (e.g., Z, N, OV, etc.). The PLUSW register can be used to implement a form of indexed addressing in the data memory space. By manipulating the value in the W register, users can reach addresses that are fixed offsets from pointer addresses. In some applications, this can be used to implement some powerful program control structure, such as software stacks, inside of data memory. #### 5.4.3.3 Operations by FSRs on FSRs Indirect addressing operations that target other FSRs or virtual registers represent special cases. For example, using an FSR to point to one of the virtual registers will not result in successful operations. As a specific case, assume that FSR0H:FSR0L contains FE7h, the address of INDF1. Attempts to read the value of the INDF1 using INDF0 as an operand will return 00h. Attempts to write to INDF1 using INDF0 as the operand will result in a NOP. On the other hand, using the virtual registers to write to an FSR pair may not occur as planned. In these cases, the value will be written to the FSR pair but without any incrementing or decrementing. Thus, writing to INDF2 or POSTDEC2 will write the same value to the FSR2H:FSR2L. Since the FSRs are physical registers mapped in the SFR space, they can be manipulated through all direct operations. Users should proceed cautiously when working on these registers, particularly if their code uses indirect addressing. Similarly, operations by indirect addressing are generally permitted on all other SFRs. Users should exercise the appropriate caution that they do not inadvertently change settings that might affect the operation of the device. ## 5.5 Program Memory and the Extended Instruction Set The operation of program memory is unaffected by the use of the extended instruction set. Enabling the extended instruction set adds eight additional two-word commands to the existing PIC18 instruction set: ADDFSR, ADDULNK, CALLW, MOVSF, MOVSS, PUSHL, SUBFSR and SUBULNK. These instructions are executed as described in Section 5.2.4 "Two-Word Instructions". ## 5.6 Data Memory and the Extended Instruction Set Enabling the PIC18 extended instruction set (XINST configuration bit = 1) significantly changes certain aspects of data memory and its addressing. Specifically, the use of the Access Bank for many of the core PIC18 instructions is different; this is due to the introduction of a new addressing mode for the data memory space. This mode also alters the behavior of indirect addressing using FSR2 and its associated operands. What does not change is just as important. The size of the data memory space is unchanged, as well as its linear addressing. The SFR map remains the same. Core PIC18 instructions can still operate in both Direct and Indirect Addressing mode; inherent and literal instructions do not change at all. Indirect addressing with FSR0 and FSR1 also remains unchanged. ## 5.6.1 INDEXED ADDRESSING WITH LITERAL OFFSET Enabling the PIC18 extended instruction set changes the behavior of indirect addressing using the FSR2 register pair and its associated file operands. Under the proper conditions, instructions that use the Access Bank – that is, most bit-oriented and byte-oriented – instructions – can invoke a form of indexed addressing using an offset specified in the instruction. This special addressing mode is known as Indexed Addressing with Literal Offset or Indexed Literal Offset mode. When using the extended instruction set, this addressing mode requires the following: - The use of the Access Bank is forced ('a' = 0); and - The file address argument is less than or equal to 5Fh. Under these conditions, the file address of the instruction is not interpreted as the lower byte of an address (used with the BSR in direct addressing), or as an 8-bit address in the Access Bank. Instead, the value is interpreted as an offset value to an address pointer, specified by FSR2. The offset and the contents of FSR2 are added to obtain the target address of the operation. ## 5.6.2 INSTRUCTIONS AFFECTED BY INDEXED LITERAL OFFSET MODE Any of the core PIC18 instructions that can use direct addressing are potentially affected by the Indexed Literal Offset Addressing mode. This includes all byte-oriented and bit-oriented instructions, or almost one-half of the standard PIC18 instruction set. Instructions that only use Inherent or Literal Addressing modes are unaffected. Additionally, byte-oriented and bit-oriented instructions are not affected if they use the Access Bank (Access RAM bit is '1'), or include a file address of 60h or above. Instructions meeting these criteria will continue to execute as before. A comparison of the different possible addressing modes when the extended instruction set is enabled in shown in Figure 5-9. Those who desire to use byte-oriented or bit-oriented instructions in the Indexed Literal Offset mode should note the changes to assembler syntax for this mode. This is described in more detail in **Section 25.2.1** "Extended Instruction Syntax". ## FIGURE 5-9: COMPARING ADDRESSING OPTIONS FOR BIT-ORIENTED AND BYTE-ORIENTED INSTRUCTIONS (EXTENDED INSTRUCTION SET ENABLED) **EXAMPLE INSTRUCTION:** ADDWF, f, d, a (Opcode: 0010 01da fffff fffff) #### When a = 0 and $f \ge 60h$ : The instruction executes in Direct Forced mode. 'f' is interpreted as a location in the Access RAM between 060h and 0FFh. This is the same as the SFRs, or locations F60h to 0FFh (Bank 15) of data memory. Locations below 60h are not available in this addressing mode. #### When a = 0 and $f \le 5Fh$ : The instruction executes in Indexed Literal Offset mode. 'f' is interpreted as an offset to the address value in FSR2. The two are added together to obtain the address of the target register for the instruction. The address can be anywhere in the data memory space. where 'k' is the same as 'f'. #### When a = 1 (all values of f): The instruction executes in Direct mode (also known as Direct Long mode). 'f' is interpreted as a location in one of the 16 banks of the data memory space. The bank is designated by the Bank Select Register (BSR). The address can be in any implemented bank in the data memory space. ## 5.6.3 MAPPING THE ACCESS BANK IN INDEXED LITERAL OFFSET MODE The use of Indexed Literal Offset Addressing mode effectively changes how the lower half of Access RAM (00h to 7Fh) is mapped. Rather than containing just the contents of the bottom half of Bank 0, this mode maps the contents from Bank 0 and a user defined "window" that can be located anywhere in the data memory space. The value of FSR2 establishes the lower boundary of the addresses mapped into the window, while the upper boundary is defined by FSR2 plus 95 (5Fh). Addresses in the Access RAM above 5Fh are mapped as previously described (see **Section 5.3.2 "Access Bank"**). An example of Access Bank remapping in this addressing mode is shown in Figure 5-10. Remapping of the Access Bank applies *only* to operations using the Indexed Literal Offset mode. Operations that use the BSR (Access RAM bit is '1') will continue to use direct addressing as before. Any indirect or indexed operation that explicitly uses any of the indirect file operands (including FSR2) will continue to operate as standard indirect addressing. Any instruction that uses the Access Bank, but includes a register address of greater than 05Fh, will use direct addressing and the normal Access Bank map. ## 5.6.4 BSR IN INDEXED LITERAL OFFSET MODE Although the Access Bank is remapped when the extended instruction set is enabled, the operation of the BSR remains unchanged. Direct addressing using the BSR to select the data memory bank operates in the same manner as previously described. FIGURE 5-10: REMAPPING THE ACCESS BANK WITH INDEXED LITERAL OFFSET ADDRESSING ### 6.0 FLASH PROGRAM MEMORY The Flash program memory is readable, writable and erasable, during normal operation over the entire VDD range. A read from program memory is executed on one byte at a time. A write to program memory is executed on blocks of 8 bytes at a time. Program memory is erased in blocks of 32 bytes at a time. A bulk erase operation may not be issued from user code. Writing or erasing program memory will cease instruction fetches until the operation is complete. The program memory cannot be accessed during the write or erase, therefore, code cannot execute. An internal programming timer terminates program memory writes and erases. #### 6.1 Table Reads and Table Writes In order to read and write program memory, there are two operations that allow the processor to move bytes between the program memory space and the data RAM: - Table Read (TBLRD) - Table Write (TBLWT) The program memory space is 16 bits wide, while the data RAM space is 8 bits wide. Table reads and table writes move data between these two memory spaces through an 8-bit register (TABLAT). Table read operations retrieve data from program memory and place it into the data RAM space. Figure 6-1 shows the operation of a table read with program memory and data RAM. Table write operations store data from the data memory space into holding registers in program memory. The procedure to write the contents of the holding registers into program memory is detailed in **Section 6.5 "Writing to Flash Program Memory"**. Figure 6-2 shows the operation of a table write with program memory and data RAM. Table operations work with byte entities. A table block containing data, rather than program instructions, is not required to be word aligned. Therefore, a table block can start and end at any byte address. If a table write is being used to write executable code into program memory, program instructions will need to be word aligned. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 95 #### FIGURE 6-2: TABLE WRITE OPERATION Note 1: Table pointer actually points to one of 64 holding registers, the address of which is determined by TBLPTRL<5:0>. The process for physically writing data to the program memory array is discussed in Section 6.5 "Writing to Flash Program Memory". ### 6.2 Control Registers Several control registers are used in conjunction with the TBLRD and TBLWT instructions. These include the: - EECON1 register - · EECON2 register - TABLAT register - · TBLPTR registers #### 6.2.1 EECON1 AND EECON2 REGISTERS The EECON1 register (Register 6-1) is the control register for memory accesses. The EECON2 register is not a physical register; it is used exclusively in the memory write and erase sequences. Reading EECON2 will read all '0's. The EEPGD control bit determines if the access will be a program or data EEPROM memory access. When clear, any subsequent operations will operate on the data EEPROM memory. When set, any subsequent operations will operate on the program memory. The CFGS control bit determines if the access will be to the configuration/calibration registers or to program memory/data EEPROM memory. When set, subsequent operations will operate on configuration registers regardless of EEPGD (see Section 24.0 "Special Features of the CPU"). When clear, memory selection access is determined by EEPGD. The FREE bit, when set, will allow a program memory erase operation. When FREE is set, the erase operation is initiated on the next WR command. When FREE is clear, only writes are enabled. The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. The WRERR bit is set in hardware when the WREN bit is set and cleared when the internal programming timer expires and the write operation is complete. Note: During normal operation, the WRERR is read as '1'. This can indicate that a write operation was prematurely terminated by a Reset, or a write operation was attempted improperly. The WR control bit initiates write operations. The bit cannot be cleared, only set, in software; it is cleared in hardware at the completion of the write operation. **Note:** The EEIF Interrupt flag bit (PIR2<4>) is set when the write is complete. It must be cleared in software. #### **REGISTER 6-1: EECON1: DATA EEPROM CONTROL REGISTER 1** | R/W-x | R/W-x | U-0 | R/W-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-------|-----|-------|-------|-------|-------|-------| | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | bit 0 bit 7 **EEPGD:** Flash Program or Data EEPROM Memory Select bit 1 = Access Flash program memory 0 = Access data EEPROM memory bit 6 CFGS: Flash Program/Data EEPROM or Configuration Select bit 1 = Access configuration registers 0 = Access Flash program or data EEPROM memory Unimplemented: Read as '0' bit 5 bit 4 FREE: Flash Row Erase Enable bit > 1 = Erase the program memory row addressed by TBLPTR on the next WR command (cleared by completion of erase operation) 0 = Perform write only bit 3 WRERR: Flash Program/Data EEPROM Error Flag bit > 1 = A write operation is prematurely terminated (any Reset during self-timed programming in normal operation or an improper write attempt) 0 = The write operation completed When a WRERR occurs, the EEPGD and CFGS bits are not cleared. Note: This allows tracing of the error condition. bit 2 WREN: Flash Program/Data EEPROM Write Enable bit 1 = Allows write cycles to Flash program/data EEPROM 0 = Inhibits write cycles to Flash program/data EEPROM bit 1 WR: Write Control bit > 1 = Initiates a data EEPROM erase/write cycle or a program memory erase cycle or write cycle (The operation is self-timed and the bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.) 0 = Write cycle to the EEPROM is complete bit 0 RD: Read Control bit > 1 = Initiates an EEPROM read (Read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared) in software. RD bit cannot be set when EEPGD = 1 or CFGS = 1.) 0 = Does not initiate an EEPROM read Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '0' = Bit is cleared '1' = Bit is set x = Bit is unknown #### 6.2.2 TABLAT – TABLE LATCH REGISTER The Table Latch (TABLAT) is an 8-bit register mapped into the SFR space. The Table Latch register is used to hold 8-bit data during data transfers between program memory and data RAM. ## 6.2.3 TBLPTR – TABLE POINTER REGISTER The Table Pointer (TBLPTR) register addresses a byte within the program memory. The TBLPTR is comprised of three SFR registers: Table Pointer Upper Byte, Table Pointer High Byte and Table Pointer Low Byte (TBLPTRU:TBLPTRH:TBLPTRL). These three registers join to form a 22-bit wide pointer. The low-order 21 bits allow the device to address up to 2 Mbytes of program memory space. The 22nd bit allows access to the device ID, the user ID and the configuration bits. The Table Pointer, TBLPTR, is used by the TBLRD and TBLWT instructions. These instructions can update the TBLPTR in one of four ways based on the table operation. These operations are shown in Table 6-1. These operations on the TBLPTR only affect the low-order 21 bits. #### 6.2.4 TABLE POINTER BOUNDARIES TBLPTR is used in reads, writes and erases of the Flash program memory. When a TBLRD is executed, all 22 bits of the TBLPTR determine which byte is read from program memory into TABLAT. When a TBLWT is executed, the six LSbs of the Table Pointer register (TBLPTR<5:0>) determine which of the 64 program memory holding registers is written to. When the timed write to program memory begins (via the WR bit), the 16 MSbs of the TBLPTR (TBLPTR<21:6>) determine which program memory block of 32 bytes is written to. For more detail, see Section 6.5 "Writing to Flash Program Memory". When an erase of program memory is executed, the 16 MSbs of the Table Pointer register (TBLPTR<21:6>) point to the 64-byte block that will be erased. The Least Significant bits (TBLPTR<5:0>) are ignored. Figure 6-3 describes the relevant boundaries of TBLPTR based on Flash program memory operations. | | | _ | |-------------|------------------------------------------------------------|---| | TARI F 6-1: | TABLE POINTER OPERATIONS WITH TRUED AND TRUET INSTRUCTIONS | • | | Example | Operation on Table Pointer | |--------------------|---------------------------------------------| | TBLRD* TBLWT* | TBLPTR is not modified | | TBLRD*+<br>TBLWT*+ | TBLPTR is incremented after the read/write | | TBLRD*-<br>TBLWT*- | TBLPTR is decremented after the read/write | | TBLRD+* TBLWT+* | TBLPTR is incremented before the read/write | ### FIGURE 6-3: TABLE POINTER BOUNDARIES BASED ON OPERATION # 6.3 Reading the Flash Program Memory The TBLRD instruction is used to retrieve data from program memory and place it into data RAM. Table reads from program memory are performed one byte at a time. TBLPTR points to a byte address in program space. Executing TBLRD places the byte pointed to into TABLAT. In addition, TBLPTR can be modified automatically for the next table read operation. The internal program memory is typically organized by words. The Least Significant bit of the address selects between the high and low bytes of the word. Figure 6-4 shows the interface between the internal program memory and the TABLAT. FIGURE 6-4: READS FROM FLASH PROGRAM MEMORY ### EXAMPLE 6-1: READING A FLASH PROGRAM MEMORY WORD | | MOVLW<br>MOVWF<br>MOVLW | CODE_ADDR_UPPER TBLPTRU CODE_ADDR_HIGH | | Load TBLPTR with the base address of the word | |-----------|-------------------------|----------------------------------------|---|-----------------------------------------------| | | MOVWF<br>MOVLW | TBLPTRH<br>CODE ADDR LOW | | | | | MOVWF | TBLPTRL | | | | READ_WORD | 110 VW1 | | | | | | TBLRD*+ | | ; | read into TABLAT and increment | | | MOVF | TABLAT, W | ; | get data | | | MOVWF | WORD_EVEN | | | | | TBLRD*+ | | ; | read into TABLAT and increment | | | MOVFW | TABLAT, W | ; | get data | | | MOVF | WORD_ODD | | | | | | | | | © 2004 Microchip Technology Inc. Preliminary DS39637A-page 99 ### 6.4 Erasing Flash Program Memory The minimum erase block is 16 words or 32 bytes. Only through the use of an external programmer, or through ICSP control, can larger blocks of program memory be bulk erased. Word erase in the Flash array is not supported. When initiating an erase sequence from the micro-controller itself, a block of 32 bytes of program memory is erased. The Most Significant 16 bits of the TBLPTR<21:5> point to the block being erased. TBLPTR<4:0> are ignored. The EECON1 register commands the erase operation. The EEPGD bit must be set to point to the Flash program memory. The WREN bit must be set to enable write operations. The FREE bit is set to select an erase operation. For protection, the write initiate sequence for EECON2 must be used. A long write is necessary for erasing the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer. ### 6.4.1 FLASH PROGRAM MEMORY ERASE SEQUENCE The sequence of events for erasing a block of internal program memory location is: - Load Table Pointer register with address of row being erased. - 2. Set the EECON1 register for the erase operation: - · set EEPGD bit to point to program memory; - clear the CFGS bit to access program memory; - set WREN bit to enable writes; - set FREE bit to enable the erase. - 3. Disable interrupts. - 4. Write 55h to EECON2. - 5. Write 0AAh to EECON2. - Set the WR bit. This will begin the row erase cycle. - The CPU will stall for duration of the erase (about 2 ms using internal timer). - 8. Re-enable interrupts. ### **EXAMPLE 6-2: ERASING A FLASH PROGRAM MEMORY ROW** ``` MOVIW CODE ADDR UPPER ; load TBLPTR with the base MOVWF ; address of the memory block TBLPTRU MOVLW CODE ADDR HIGH MOVWF TBLPTRH MOVLW CODE ADDR LOW TBLPTRL MOVWF ERASE ROW BSF EECON1, EEPGD ; point to Flash program memory BCF EECON1, CFGS ; access Flash program memory EECON1, WREN BSF ; enable write to memory EECON1, FREE BSF ; enable Row Erase operation INTCON, GIE ; disable interrupts BCF Required MOVLW 55h MOVWF EECON2 ; write 55h Sequence MOVLW 0AAh MOVWF EECON2 ; write OAAh BSF EECON1, WR ; start erase (CPU stall) BSF INTCON, GIE ; re-enable interrupts ``` ### 6.5 Writing to Flash Program Memory The minimum programming block is 4 words or 8 bytes. Word or byte programming is not supported. Table writes are used internally to load the holding registers needed to program the Flash memory. There are 8 holding registers used by the table writes for programming. Since the Table Latch (TABLAT) is only a single byte, the TBLWT instruction may need to be executed 8 times for each programming operation. All of the table write operations will essentially be short writes because only the holding registers are written. At the end of updating the 8 holding registers, the EECON1 register must be written to in order to start the programming operation with a long write. The long write is necessary for programming the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer. The EEPROM on-chip timer controls the write time. The write/erase voltages are generated by an on-chip charge pump, rated to operate over the voltage range of the device. Note: The default value of the holding registers on device Resets and after write operations is FFh. A write of FFh to a holding register does not modify that byte. This means that individual bytes of program memory may be modified, provided that the change does not attempt to change any bit from a '0' to a '1'. When modifying individual bytes, it is not before executing a write operation. necessary to load all 8 holding registers FIGURE 6-5: TABLE WRITES TO FLASH PROGRAM MEMORY ## 6.5.1 FLASH PROGRAM MEMORY WRITE SEQUENCE The sequence of events for programming an internal program memory location should be: - Read 32 bytes into RAM. - 2. Update data values in RAM as necessary. - Load Table Pointer register with address being erased. - 4. Execute the row erase procedure. - 5. Load Table Pointer register with address of first byte being written. - Write the 8 bytes into the holding registers with auto-increment. - 7. Set the EECON1 register for the write operation: - set EEPGD bit to point to program memory; - clear the CFGS bit to access program memory; - set WREN to enable byte writes. - Disable interrupts. - 9. Write 55h to EECON2. - 10. Write 0AAh to EECON2. - 11. Set the WR bit. This will begin the write cycle. - 12. The CPU will stall for duration of the write (about 2 ms using internal timer). After writing to the holding registers, it will be set to 0xFF. - 13. Repeat the question three more times. - 14. Re-enable interrupts. - 15. Verify the memory (table read). This procedure will require about 8 ms to update one row of 32 bytes of memory. An example of the required code is given in Example 6-3. **Note:** Before setting the WR bit, the Table Pointer address needs to be within the intended address range of the 32 bytes in the holding register. ### **EXAMPLE 6-3: WRITING TO FLASH PROGRAM MEMORY** | EXAMPLE 6-3: | WKITING | G TO FLASH PROGRAM | WI MEMORY | |--------------------|----------------|---------------------------|----------------------------------------------------------| | | MOVLW | D'32 | ; number of bytes in erase block | | | MOVWF | COUNTER | , | | | MOVLW | BUFFER ADDR HIGH | ; point to buffer | | | MOVWF | FSR0H | , | | | MOVLW | BUFFER ADDR LOW | | | | MOVWF | FSR0L | | | | MOVLW | CODE ADDR UPPER | ; Load TBLPTR with the base | | | MOVWF | TBLPTRU | ; address of the memory block | | | MOVLW | CODE ADDR HIGH | , address of the memory stock | | | MOVWF | TBLPTRH | | | | MOVLW | CODE ADDR LOW | | | | MOVWF | TBLPTRL | | | READ BLOCK | PIOVWI | IBBI IKB | | | | TBLRD*+ | | ; read into TABLAT, and inc | | | MOVF | TABLAT, W | ; get data | | | MOVWF | POSTINCO | ; store data | | | DECFSZ | COUNTER | ; done? | | | BRA | READ BLOCK | ; repeat | | MODIFY WORD | DIG | <u>-</u> 210010 | , repeat | | | MOVLW | DATA ADDR HIGH | ; point to buffer | | | MOVEW | FSROH | , point to builter | | | MOVLW | | | | | MOVEW | DATA_ADDR_LOW<br>FSR0L | | | | | | ; update buffer word | | | MOVLW<br>MOVWF | NEW_DATA_LOW<br>POSTINCO | , upuace burier word | | | MOVLW | | | | | MOVLW | NEW_DATA_HIGH<br>INDF0 | | | EDVCE BIUCK | T-IO A M L | TMDL () | | | ERASE_BLOCK | TAT. TV7OM | CODE ADDO HODDED | ; load TBLPTR with the base | | | MOVIME | CODE_ADDR_UPPER | • | | | MOVWF | TBLPTRU | ; address of the memory block | | | MOVLW<br>MOVWF | CODE_ADDR_HIGH TBLPTRH | | | | | | | | | MOVLW<br>MOVWF | CODE_ADDR_LOW TBLPTRL | | | | BSF | EECON1, EEPGD | ; point to Flash program memory | | | BCF | EECON1, CFGS | ; access Flash program memory | | | BSF | EECON1, CFGS EECON1, WREN | ; enable write to memory | | | BSF | EECON1, WREN | ; enable write to memory ; enable Row Erase operation | | | BCF | INTCON, GIE | ; disable interrupts | | | MOVLW | 55h | , areabte interrupes | | Required | MOVEW | EECON2 | ; write 55h | | <del>-</del> | MOVLW | 0AAh | , witce 2311 | | Sequence | MOVLW | EECON2 | ; write OAAh | | | BSF | EECON1, WR | ; start erase (CPU stall) | | | | | • | | | BSF<br>TBLRD*- | INTCON, GIE | <pre>; re-enable interrupts ; dummy read decrement</pre> | | | MOVLW | BIILLED VUUD RIGA | ; point to buffer | | | | BUFFER_ADDR_HIGH | , point to buffer | | | MOVWF | FSROH | | | | MOVIME | BUFFER_ADDR_LOW | | | | MOVWF | FSR0L | | | | MOVIME | D'4' | | | מסבתם חוחחחם הפמיי | MOVWF | COUNTER1 | | | WRITE_BUFFER_BACK | | D/ 0 | mumbers of broken to trade | | | MOVIN | D'8 | ; number of bytes in holding register | | MDIME DAME WO THE | MOVWF | COUNTER | | | WRITE_BYTE_TO_HRE | | DOGETNICS 11 | mak law buka as busses as | | | MOVEW | POSTINCO, W | ; get low byte of buffer data | | | MOVWF | TABLAT | ; present data to table latch | | | TBLWT+* | | ; write data, perform a short write | | | | | ; to internal TBLWT holding register. | | | DECFSZ | COUNTER | ; loop until buffers are full | | 1 | BRA | WRITE_WORD_TO_HREGS | | | ı | | | | | | | | | ### **EXAMPLE 6-3: WRITING TO FLASH PROGRAM MEMORY (CONTINUED)** | PROGRAM_MEMORY | | | | | | |----------------|------------------|-------------------|---------------------------------|--|--| | BSF | | EECON1, EEPGD | ; point to Flash program memory | | | | | BCF EECON1, CFGS | | ; access Flash program memory | | | | | BSF | EECON1, WREN | ; enable write to memory | | | | | BCF | INTCON, GIE | ; disable interrupts | | | | | MOVLW | 55h | | | | | Required | MOVWF | EECON2 | ; write 55h | | | | Sequence | MOVLW | 0AAh | | | | | | MOVWF | EECON2 | ; write OAAh | | | | | BSF | EECON1, WR | ; start program (CPU stall) | | | | | DECFSZ | COUNTER1 | | | | | | BRA | WRITE_BUFFER_BACK | | | | | | BSF | INTCON, GIE | ; re-enable interrupts | | | | | BCF | EECON1, WREN | ; disable write to memory | | | | | | | | | | #### 6.5.2 WRITE VERIFY Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit. ## 6.5.3 UNEXPECTED TERMINATION OF WRITE OPERATION If a write is terminated by an unplanned event, such as loss of power or an unexpected Reset, the memory location just programmed should be verified and reprogrammed if needed. If the write operation is interrupted by a MCLR Reset or a WDT Time-out Reset during normal operation, the user can check the WRERR bit and rewrite the location(s) as needed. ## 6.5.4 PROTECTION AGAINST SPURIOUS WRITES To protect against spurious writes to Flash program memory, the write initiate sequence must also be followed. See Section 24.0 "Special Features of the CPU" for more detail. ## 6.6 Flash Program Operation During Code Protection See Section 24.5 "Program Verification and Code Protection" for details on code protection of Flash program memory. TABLE 6-2: REGISTERS ASSOCIATED WITH PROGRAM FLASH MEMORY | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values on<br>page | | |---------|------------------------------------------------------|---------------------|----------------------|--------------|---------------------------------------------------------|--------|--------|------------------------|----------------------------|--| | TBLPTRU | _ | _ | bit21 <sup>(3)</sup> | Program Me | Program Memory Table Pointer Upper Byte (TBLPTR<20:16>) | | | | | | | TBPLTRH | Program M | lemory Tabl | e Pointer | High Byte (7 | ΓBLPTR<15 | :8>) | | | 49 | | | TBLPTRL | Program Memory Table Pointer High Byte (TBLPTR<7:0>) | | | | | | | 49 | | | | TABLAT | Program Memory Table Latch | | | | | | | 49 | | | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 49 | | | EECON2 | EEPROM Control Register 2 (not a physical register) | | | | | | | 51 | | | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | 51 | | | IPR2 | OSCFIP | CMIP <sup>(2)</sup> | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP <sup>(1)</sup> | 51 | | | PIR2 | OSCFIF | CMIF <sup>(2)</sup> | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF <sup>(1)</sup> | 51 | | | PIE2 | OSCFIE | CMIE <sup>(2)</sup> | _ | EEIE | BCLIE | HLVDIE | TMR3IE | ECCP1IE <sup>(1)</sup> | 52 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access. Note 1: These bits are available in PIC18F4X80 devices only. 2: These bits are available in PIC18F4X80 devices and reserved in PIC18F2X80 devices. 3: This bit is available only in serial programming. NOTES: #### 7.0 DATA EEPROM MEMORY The data EEPROM is a nonvolatile memory array, separate from the data RAM and program memory, that is used for long-term storage of program data. It is not directly mapped in either the register file or program memory space, but is indirectly addressed through the Special Function Registers (SFRs). The EEPROM is readable and writable during normal operation over the entire VDD range. Four SFRs are used to read and write to the data EEPROM, as well as the program memory. They are: - EECON1 - EECON2 - EEDATA - EEADR The data EEPROM allows byte read and write. When interfacing to the data memory block, EEDATA holds the 8-bit data for read/write and the EEADR register holds the address of the EEPROM location being accessed. The EEPROM data memory is rated for high erase/write cycle endurance. A byte write automatically erases the location and writes the new data (erase-before-write). The write time is controlled by an on-chip timer; it will vary with voltage and temperature, as well as from chip to chip. Please refer to parameter D122 (Table 27-1 in Section 27.0 "Electrical Characteristics") for exact limits. ### 7.1 EEADR Register The EEADR register is used to address the data EEPROM for read and write operations. The 8-bit range of the register can address a memory range of 256 bytes (00h to FFh). #### 7.2 EECON1 and EECON2 Registers Access to the data EEPROM is controlled by two registers: EECON1 and EECON2. These are the same registers which control access to the program memory and are used in a similar manner for the data EEPROM. The EECON1 register (Register 7-1) is the control register for data and program memory access. Control bit EEPGD determines if the access will be to program or data EEPROM memory. When clear, operations will access the data EEPROM memory. When set, program memory is accessed. Control bit CFGS determines if the access will be to the configuration registers or to program memory/data EEPROM memory. When set, subsequent operations access configuration registers. When CFGS is clear, the EEPGD bit selects either program Flash or data EEPROM memory. The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. The WRERR bit is set in hardware when the WREN bit is set and cleared when the internal programming timer expires and the write operation is complete. Note: During normal operation, the WRERR is read as '1'. This can indicate that a write operation was prematurely terminated by a Reset, or a write operation was attempted improperly. The WR control bit initiates write operations. The bit cannot be cleared, only set, in software; it is cleared in hardware at the completion of the write operation. **Note:** The EEIF interrupt flag bit (PIR2<4>) is set when the write is complete. It must be cleared in software. Control bits, RD and WR, start read and erase/write operations, respectively. These bits are set by firmware and cleared by hardware at the completion of the operation. The RD bit cannot be set when accessing program memory (EEPGD = 1). Program memory is read using table read instructions. See **Section 6.1** "**Table Reads and Table Writes**" regarding table reads. The EECON2 register is not a physical register. It is used exclusively in the memory write and erase sequences. Reading EECON2 will read all '0's. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 105 #### **REGISTER 7-1: EECON1: DATA EEPROM CONTROL REGISTER 1** | R/W-x | R/W-x | U-0 | R/W-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-------|-----|-------|-------|-------|-------|-------| | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | bit 0 bit 7 **EEPGD:** Flash Program or Data EEPROM Memory Select bit 1 = Access Flash program memory 0 = Access data EEPROM memory bit 6 CFGS: Flash Program/Data EEPROM or Configuration Select bit 1 = Access configuration registers 0 = Access Flash program or data EEPROM memory Unimplemented: Read as '0' bit 5 bit 4 FREE: Flash Row Erase Enable bit > 1 = Erase the program memory row addressed by TBLPTR on the next WR command (cleared by completion of erase operation) 0 = Perform write only bit 3 WRERR: Flash Program/Data EEPROM Error Flag bit > 1 = A write operation is prematurely terminated (any Reset during self-timed programming in normal operation, or an improper write attempt) 0 = The write operation completed When a WRERR occurs, the EEPGD and CFGS bits are not cleared. Note: This allows tracing of the error condition. bit 2 WREN: Flash Program/Data EEPROM Write Enable bit 1 = Allows write cycles to Flash program/data EEPROM 0 = Inhibits write cycles to Flash program/data EEPROM bit 1 WR: Write Control bit > 1 = Initiates a data EEPROM erase/write cycle or a program memory erase cycle or write cycle (The operation is self-timed and the bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.) 0 = Write cycle to the EEPROM is complete bit 0 RD: Read Control bit > 1 = Initiates an EEPROM read (Read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared) in software. RD bit cannot be set when EEPGD = 1 or CFGS = 1.) 0 = Does not initiate an EEPROM read | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | # 7.3 Reading the Data EEPROM Memory To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit (EECON1<7>) and then set control bit, RD (EECON1<0>). The data is available on the very next instruction cycle; therefore, the EEDATA register can be read by the next instruction. EEDATA will hold this value until another read operation, or until it is written to by the user (during a write operation). The basic process is shown in Example 7-1. # 7.4 Writing to the Data EEPROM Memory To write an EEPROM data location, the address must first be written to the EEADR register and the data written to the EEDATA register. The sequence in Example 7-2 must be followed to initiate the write cycle. The write will not begin if this sequence is not exactly followed (write 55h to EECON2, write 0AAh to EECON2, then set WR bit) for each byte. It is strongly recommended that interrupts be disabled during this code segment. Additionally, the WREN bit in EECON1 must be set to enable writes. This mechanism prevents accidental writes to data EEPROM due to unexpected code execution (i.e., runaway programs). The WREN bit should be kept clear at all times, except when updating the EEPROM. The WREN bit is not cleared by hardware. After a write sequence has been initiated, EECON1, EEADR and EEDATA cannot be modified. The WR bit will be inhibited from being set unless the WREN bit is set. The WREN bit must be set on a previous instruction. Both WR and WREN cannot be set with the same instruction. At the completion of the write cycle, the WR bit is cleared in hardware and the EEPROM Interrupt Flag bit (EEIF) is set. The user may either enable this interrupt, or poll this bit. EEIF must be cleared by software. #### 7.5 Write Verify Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit. #### **EXAMPLE 7-1: DATA EEPROM READ** ``` MOVLW DATA_EE_ADDR ; MOVWF EEADR ; Data Memory Address to read BCF EECON1, EEPGD ; Point to DATA memory BCF EECON1, CFGS ; Access EEPROM BSF EECON1, RD ; EEPROM Read MOVF EEDATA, W ; W = EEDATA ``` #### **EXAMPLE 7-2: DATA EEPROM WRITE** ``` MOVLW DATA EE ADDR ; Data Memory Address to write MOVWF EEADR DATA_EE_DATA MOVLW ; MOVWF EEDATA ; Data Memory Value to write EECON1, EEPGD ; Point to DATA memory BCF EECON1, CFGS ; Access EEPROM BCF EECON1, WREN ; Enable writes BCF INTCON, GIE ; Disable Interrupts MOVLW 55h ; Required MOVWF EECON2 ; Write 55h Sequence MOVLW 0AAh MOVWF EECON2 ; Write OAAh BSF EECON1, WR ; Set WR bit to begin write INTCON, GIE BSF ; Enable Interrupts ; User code execution BCF EECON1, WREN ; Disable writes on write complete (EEIF set) ``` #### 7.6 Operation During Code-Protect Data EEPROM memory has its own code-protect bits in configuration words. External read and write operations are disabled if code protection is enabled. The microcontroller itself can both read and write to the internal data EEPROM, regardless of the state of the code-protect configuration bit. Refer to Section 24.0 "Special Features of the CPU" for additional information. #### 7.7 Protection Against Spurious Write There are conditions when the device may not want to write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been implemented. On power-up, the WREN bit is cleared. In addition, writes to the EEPROM are blocked during the Power-up Timer period (TPWRT, parameter 33). The write initiate sequence and the WREN bit together help prevent an accidental write during brown-out, power glitch or software malfunction. #### 7.8 Using the Data EEPROM The data EEPROM is a high endurance, byte addressable array that has been optimized for the storage of frequently changing information (e.g., program variables or other data that are updated often). Frequently changing values will typically be updated more often than specification D124. If this is not the case, an array refresh must be performed. For this reason, variables that change infrequently (such as constants, IDs, calibration, etc.) should be stored in Flash program memory. A simple data EEPROM refresh routine is shown in Example 7-3. **Note:** If data EEPROM is only used to store constants and/or data that changes rarely, an array refresh is likely not required. See specification D124. #### **EXAMPLE 7-3: DATA EEPROM REFRESH ROUTINE** ``` EEADR ; Start at address 0 BCF EECON1, CFGS ; Set for memory EECON1, EEPGD BCF ; Set for Data EEPROM BCF INTCON, GIE ; Disable interrupts BSF EECON1, WREN ; Enable writes Loop ; Loop to refresh array BSF EECON1, RD ; Read current address MULLYOW 55h MOVWF ; Write 55h EECON2 MOVLW 0AAh MOVWF EECON2 ; Write OAAh BSF EECON1, WR ; Set WR bit to begin write EECON1, WR ; Wait for write to complete BTFSC BRA $-2 INCFSZ EEADR, F ; Increment address LOOP ; Not zero, do it again BRA EECON1, WREN ; Disable writes BCF INTCON, GIE ; Enable interrupts BSF ``` TABLE 7-1: REGISTERS ASSOCIATED WITH DATA EEPROM MEMORY | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |--------|-------------------------|---------------------|---------------|-------------|----------|--------|--------|------------------------|----------------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | | EEADR | EEPROM Address Register | | | | | | | | | | | EEDATA | EEPROM Data Register | | | | | | | | | | | EECON2 | EEPROM ( | Control Regis | ster 2 (not a | physical re | egister) | | | | 51 | | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | 51 | | | IPR2 | OSCFIP | CMIP <sup>(1)</sup> | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP <sup>(1)</sup> | 51 | | | PIR2 | OSCFIF | CMIF <sup>(1)</sup> | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF <sup>(1)</sup> | 51 | | | PIE2 | OSCFIE | CMIE <sup>(1)</sup> | _ | EEIE | BCLIE | HLVDIE | TMR3IE | ECCP1IE <sup>(1)</sup> | 52 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access. Note 1: These bits are available in PIC18F4X80 devices and reserved in PIC18F2X80 devices. NOTES: #### 8.0 8 x 8 HARDWARE MULTIPLIER #### 8.1 Introduction All PIC18 devices include an 8 x 8 hardware multiplier as part of the ALU. The multiplier performs an unsigned operation and yields a 16-bit result that is stored in the product register pair, PRODH:PRODL. The multiplier's operation does not affect any flags in the Status register. Making multiplication a hardware operation allows it to be completed in a single instruction cycle. This has the advantages of higher computational throughput and reduced code size for multiplication algorithms and allows the PIC18 devices to be used in many applications previously reserved for digital signal processors. A comparison of various hardware and software multiply operations, along with the savings in memory and execution time, is shown in Table 8-1. #### 8.2 Operation Example 8-1 shows the instruction sequence for an 8 x 8 unsigned multiplication. Only one instruction is required when one of the arguments is already loaded in the WREG register. Example 8-2 shows the sequence to do an 8 x 8 signed multiplication. To account for the signed bits of the arguments, each argument's Most Significant bit (MSb) is tested and the appropriate subtractions are done. ### EXAMPLE 8-1: 8 x 8 UNSIGNED MULTIPLY ROUTINE MOVF ARG1, W ; MULWF ARG2 ; ARG1 \* ARG2 -> ; PRODH:PRODL ## EXAMPLE 8-2: 8 x 8 SIGNED MULTIPLY ROUTINE MOVF ARG1, W ; ARG1 \* ARG2 -> MULWF ARG2 ; PRODH: PRODL BTFSC ARG2, SB ; Test Sign Bit SUBWF PRODH, F ; PRODH = PRODH - ARG1 MOVF ARG2, W BTFSC ; Test Sign Bit ARG1, SB SUBWF PRODH, F ; PRODH = PRODH - ARG2 TABLE 8-1: PERFORMANCE COMPARISON FOR VARIOUS MULTIPLY OPERATIONS | B. die | M. Idala Mada a | Program | Cycles | Time | | | | |------------------|---------------------------|-------------------|--------|----------|----------|---------|--| | Routine | Multiply Method | Memory<br>(Words) | (Max) | @ 40 MHz | @ 10 MHz | @ 4 MHz | | | 0 v 0 unaigned | Without hardware multiply | 13 | 69 | 6.9 μs | 27.6 μs | 69 μs | | | 8 x 8 unsigned | Hardware multiply | 1 | 1 | 100 ns | 400 ns | 1 μs | | | 0 0 | Without hardware multiply | 33 | 91 | 9.1 μs | 36.4 μs | 91 μs | | | 8 x 8 signed | Hardware multiply | 6 | 6 | 600 ns | 2.4 μs | 6 μs | | | 16 x 16 unsigned | Without hardware multiply | 21 | 242 | 24.2 μs | 96.8 μs | 242 μs | | | 10 x 10 unsigned | Hardware multiply | 28 | 28 | 2.8 μs | 11.2 μs | 28 μs | | | 16 x 16 signed | Without hardware multiply | 52 | 254 | 25.4 μs | 102.6 μs | 254 μs | | | 10 x 10 signed | Hardware multiply | 35 | 40 | 4.0 μs | 16.0 μs | 40 μs | | Example 8-3 shows the sequence to do a 16 x 16 unsigned multiplication. Equation 8-1 shows the algorithm that is used. The 32-bit result is stored in four registers (RES3:RES0). # EQUATION 8-1: 16 x 16 UNSIGNED MULTIPLICATION ALGORITHM ``` RES3:RES0 = ARG1H:ARG1L \bullet ARG2H:ARG2L = (ARG1H \bullet ARG2H \bullet 2<sup>16</sup>) + (ARG1H \bullet ARG2L \bullet 2<sup>8</sup>) + (ARG1L \bullet ARG2H \bullet 2<sup>8</sup>) + (ARG1L \bullet ARG2L) ``` # EXAMPLE 8-3: 16 x 16 UNSIGNED MULTIPLY ROUTINE ``` MOVF ARG1L, W MULWF ARG2L ; ARG1L * ARG2L-> ; PRODH: PRODL MOVFF PRODH, RES1 ; MOVFF PRODL, RESO MOVF ARG1H, W MULWF ARG2H ; ARG1H * ARG2H-> ; PRODH:PRODL PRODH, RES3 MOVFF MOVFF PRODL, RES2 MOVF ARG1L, W ; ARG1L * ARG2H-> MULWF ARG2H ; PRODH:PRODL MOVF PRODL, W ADDWF RES1, F ; Add cross MOVF PRODH, W ; products ADDWFC RES2, F CLRF WREG ADDWFC RES3, F MOVF ARG1H, W ; ARG1H * ARG2L-> MULWF ARG2L ; PRODH:PRODL MOVF PRODL, W ; Add cross ADDWF RES1, F PRODH, W MOVF ; products ADDWFC RES2, F CLRF WREG ; ADDWFC RES3, F ; ``` Example 8-4 shows the sequence to do a 16 x 16 signed multiply. Equation 8-2 shows the algorithm used. The 32-bit result is stored in four registers (RES3:RES0). To account for the signed bits of the arguments, the MSb for each argument pair is tested and the appropriate subtractions are done. # EQUATION 8-2: 16 x 16 SIGNED MULTIPLICATION ALGORITHM ``` RES3:RES0 = ARG1H:ARG1L • ARG2H:ARG2L = (ARG1H • ARG2H • 2<sup>16</sup>) + (ARG1H • ARG2L • 2<sup>8</sup>) + (ARG1L • ARG2H • 2<sup>8</sup>) + (ARG1L • ARG2L) + (-1 • ARG2H<7> • ARG1H:ARG1L • 2<sup>16</sup>) + (-1 • ARG1H<7> • ARG2H:ARG2L • 2<sup>16</sup>) ``` ## EXAMPLE 8-4: 16 x 16 SIGNED MULTIPLY ROUTINE ``` MOVF ARG1L, W ; ARG1L * ARG2L -> MULWF ARG2L ; PRODH:PRODL MOVFF PRODH, RES1 PRODL, RESO MOVFF MOVF ARG1H, W ; ARG1H * ARG2H -> MULWF ARG2H ; PRODH: PRODL MOVFF PRODH, RES3 MOVFF PRODL, RES2 MOVF ARG1L.W ; ARG1L * ARG2H -> MULWF ARG2H ; PRODH: PRODL MOVF PRODL, W ; Add cross RES1, F ADDWF PRODH, W ; products MOVF ADDWFC RES2, F CLRF WREG ADDWFC RES3, F MOVF ARG1H, W ; ARG1H * ARG2L -> MULWF ARG2L ; PRODH: PRODL PRODL, W MOVF ; Add cross ADDWF RES1, F ; products MOVF PRODH, W ADDWFC RES2, F CLRF WREG ADDWFC RES3, F BTFSS ARG2H, 7 ; ARG2H:ARG2L neg? BRA SIGN ARG1 ; no, check ARG1 MOVF ARG1L, W ; SUBWF RES2 MOVF ARG1H. W SUBWFB RES3 SIGN_ARG1 BTFSS ARG1H, 7 ; ARG1H:ARG1L neg? CONT_CODE BRA ; no, done MOVF ARG2L, W SUBWF RES2 MOVF ARG2H, W SUBWFB RES3 CONT_CODE ``` #### 9.0 INTERRUPTS The PIC18F2480/2580/4480/4580 devices have multiple interrupt sources and an interrupt priority feature that allows each interrupt source to be assigned a high priority level or a low priority level. The high priority interrupt vector is at 000008h and the low priority interrupt vector is at 000018h. High priority interrupt events will interrupt any low priority interrupts that may be in progress. There are ten registers which are used to control interrupt operation. These registers are: - RCON - INTCON - INTCON2 - INTCON3 - PIR1, PIR2, PIR3 - PIE1, PIE2, PIE3 - IPR1, IPR2, IPR3 It is recommended that the Microchip header files supplied with MPLAB® IDE be used for the symbolic bit names in these registers. This allows the assembler/compiler to automatically take care of the placement of these bits within the specified register. Each interrupt source has three bits to control its operation. The functions of these bits are: - Flag bit to indicate that an interrupt event occurred - Enable bit that allows program execution to branch to the interrupt vector address when the flag bit is set - · Priority bit to select high priority or low priority The interrupt priority feature is enabled by setting the IPEN bit (RCON<7>). When interrupt priority is enabled, there are two bits which enable interrupts globally. Setting the GIEH bit (INTCON<7>) enables all interrupts that have the priority bit set (high priority). Setting the GIEL bit (INTCON<6>) enables all interrupts that have the priority bit cleared (low priority). When the interrupt flag, enable bit and appropriate global interrupt enable bit are set, the interrupt will vector immediately to address 000008h or 000018h, depending on the priority bit setting. Individual interrupts can be disabled through their corresponding enable bits. When the IPEN bit is cleared (default state), the interrupt priority feature is disabled and interrupts are compatible with PICmicro® mid-range devices. In Compatibility mode, the interrupt priority bits for each source have no effect. INTCON<6> is the PEIE bit, which enables/disables all peripheral interrupt sources. INTCON<7> is the GIE bit, which enables/disables all interrupt sources. All interrupts branch to address 000008h in Compatibility mode. When an interrupt is responded to, the global interrupt enable bit is cleared to disable further interrupts. If the IPEN bit is cleared, this is the GIE bit. If interrupt priority levels are used, this will be either the GIEH or GIEL bit. High priority interrupt sources can interrupt a low priority interrupt. Low priority interrupts are not processed while high priority interrupts are in progress. The return address is pushed onto the stack and the PC is loaded with the interrupt vector address (000008h or 000018h). Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bits must be cleared in software before re-enabling interrupts to avoid recursive interrupts. The "return from interrupt" instruction, RETFIE, exits the interrupt routine and sets the GIE bit (GIEH or GIEL if priority levels are used), which re-enables interrupts. For external interrupt events, such as the INT pins or the PORTB input change interrupt, the interrupt latency will be three to four instruction cycles. The exact latency is the same for one or two-cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding enable bit or the GIE bit. Note: Do not use the MOVFF instruction to modify any of the interrupt control registers while any interrupt is enabled. Doing so may cause erratic microcontroller behavior. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 113 FIGURE 9-1: INTERRUPT LOGIC #### 9.1 INTCON Registers The INTCON registers are readable and writable registers, which contain various enable, priority and flag bits. Interrupt flag bits are set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global interrupt enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. #### REGISTER 9-1: INTCON: INTERRUPT CONTROL REGISTER | R/W-0 R/W-x | |----------|-----------|--------|--------|-------|--------|--------|-------| | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | | bit 7 | | | | | | | bit 0 | Note: bit 7 GIE/GIEH: Global Interrupt Enable bit #### When IPEN = 0: - 1 = Enables all unmasked interrupts - 0 = Disables all interrupts #### When IPEN = 1: - 1 = Enables all high priority interrupts - 0 = Disables all high priority interrupts - bit 6 **PEIE/GIEL:** Peripheral Interrupt Enable bit #### When IPEN = 0: - 1 = Enables all unmasked peripheral interrupts - 0 = Disables all peripheral interrupts #### When IPEN = 1: - 1 = Enables all low priority peripheral interrupts - 0 = Disables all low priority peripheral interrupts - bit 5 TMR0IE: TMR0 Overflow Interrupt Enable bit - 1 = Enables the TMR0 overflow interrupt - 0 = Disables the TMR0 overflow interrupt - bit 4 INTOIE: INTO External Interrupt Enable bit - 1 = Enables the INT0 external interrupt - 0 = Disables the INT0 external interrupt - bit 3 RBIE: RB Port Change Interrupt Enable bit - 1 = Enables the RB port change interrupt - 0 = Disables the RB port change interrupt - bit 2 TMR0IF: TMR0 Overflow Interrupt Flag bit - 1 = TMR0 register has overflowed (must be cleared in software) - 0 = TMR0 register did not overflow - bit 1 INT0IF: INT0 External Interrupt Flag bit - 1 = The INT0 external interrupt occurred (must be cleared in software) - 0 = The INT0 external interrupt did not occur - bit 0 RBIF: RB Port Change Interrupt Flag bit - 1 = At least one of the RB7:RB4 pins changed state (must be cleared in software) - 0 = None of the RB7:RB4 pins have changed state **Note:** A mismatch condition will continue to set this bit. Reading PORTB will end the mismatch condition and allow the bit to be cleared. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### REGISTER 9-2: INTCON2: INTERRUPT CONTROL REGISTER 2 | | R/W-1 | R/W-1 | R/W-1 | R/W-1 | U-0 | R/W-1 | U-0 | R/W-1 | |---|-------|---------|---------|---------|-----|--------|-----|-------| | ſ | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | _ | RBIP | | Ī | bit 7 | | | | | | | bit 0 | RBPU: PORTB Pull-up Enable bit 1 = All PORTB pull-ups are disabled 0 = PORTB pull-ups are enabled by individual port latch values bit 6 INTEDG0: External Interrupt 0 Edge Select bit 1 = Interrupt on rising edge0 = Interrupt on falling edge bit 7 bit 5 INTEDG1: External Interrupt 1 Edge Select bit 1 = Interrupt on rising edge0 = Interrupt on falling edge bit 4 INTEDG2: External Interrupt 2 Edge Select bit 1 = Interrupt on rising edge0 = Interrupt on falling edge bit 3 Unimplemented: Read as '0' bit 2 TMR0IP: TMR0 Overflow Interrupt Priority bit 1 = High priority0 = Low priority bit 1 Unimplemented: Read as '0' bit 0 RBIP: RB Port Change Interrupt Priority bit 1 = High priority0 = Low priority Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown **Note:** Interrupt flag bits are set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global interrupt enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. #### REGISTER 9-3: INTCON3: INTERRUPT CONTROL REGISTER 3 | R/W-1 | R/W-1 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |--------|--------|-----|--------|--------|-----|--------|--------| | INT2IP | INT1IP | _ | INT2IE | INT1IE | 1 | INT2IF | INT1IF | bit 7 bit 0 bit 7 INT2IP: INT2 External Interrupt Priority bit 1 = High priority 0 = Low priority bit 6 INT1IP: INT1 External Interrupt Priority bit 1 = High priority0 = Low priority bit 5 Unimplemented: Read as '0' bit 4 INT2IE: INT2 External Interrupt Enable bit 1 = Enables the INT2 external interrupt 0 = Disables the INT2 external interrupt bit 3 INT1IE: INT1 External Interrupt Enable bit 1 = Enables the INT1 external interrupt 0 = Disables the INT1 external interrupt bit 2 Unimplemented: Read as '0' bit 1 INT2IF: INT2 External Interrupt Flag bit 1 = The INT2 external interrupt occurred (must be cleared in software) 0 = The INT2 external interrupt did not occur bit 0 INT1IF: INT1 External Interrupt Flag bit 1 = The INT1 external interrupt occurred (must be cleared in software) 0 = The INT1 external interrupt did not occur Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown **Note:** Interrupt flag bits are set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global interrupt enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. #### 9.2 PIR Registers The PIR registers contain the individual flag bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are two Peripheral Interrupt Request (Flag) registers (PIR1, PIR2). - Note 1: Interrupt flag bits are set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global interrupt enable bit, GIE (INTCON<7>). - 2: User software should ensure the appropriate interrupt flag bits are cleared prior to enabling an interrupt and after servicing that interrupt. #### REGISTER 9-4: PIR1: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 1 | R/W-0 | R/W-0 | R-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |----------------------|-------|------|------|-------|--------|--------|--------| | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | | bit 7 | | | | | | | bit 0 | - bit 7 **PSPIF:** Parallel Slave Port Read/Write Interrupt Flag bit<sup>(1)</sup> - 1 = A read or a write operation has taken place (must be cleared in software) - 0 = No read or write has occurred - Note 1: This bit is reserved on PIC18F2X80 devices; always maintain this bit clear. - bit 6 ADIF: A/D Converter Interrupt Flag bit - 1 = An A/D conversion completed (must be cleared in software) - 0 = The A/D conversion is not complete - bit 5 RCIF: EUSART Receive Interrupt Flag bit - 1 = The EUSART receive buffer, RCREG, is full (cleared when RCREG is read) - 0 = The EUSART receive buffer is empty - bit 4 TXIF: EUSART Transmit Interrupt Flag bit - 1 = The EUSART transmit buffer, TXREG, is empty (cleared when TXREG is written) - 0 = The EUSART transmit buffer is full - bit 3 SSPIF: Master Synchronous Serial Port Interrupt Flag bit - 1 = The transmission/reception is complete (must be cleared in software) - 0 = Waiting to transmit/receive - bit 2 CCP1IF: CCP1 Interrupt Flag bit #### Capture mode: - 1 = A TMR1 register capture occurred (must be cleared in software) - 0 = No TMR1 register capture occurred #### Compare mode: - 1 = A TMR1 register compare match occurred (must be cleared in software) - 0 = No TMR1 register compare match occurred #### PWM mode: Unused in this mode. - bit 1 TMR2IF: TMR2 to PR2 Match Interrupt Flag bit - 1 = TMR2 to PR2 match occurred (must be cleared in software) - 0 = No TMR2 to PR2 match occurred - bit 0 TMR1IF: TMR1 Overflow Interrupt Flag bit - 1 = TMR1 register overflowed (must be cleared in software) - 0 = MR1 register did not overflow | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented b | oit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### **REGISTER 9-5:** PIR2: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 2 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|---------------------|-----|-------|-------|--------|--------|------------------------| | OSCFIF | CMIF <sup>(1)</sup> | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | bit 0 - bit 7 **OSCFIF:** Oscillator Fail Interrupt Flag bit - 1 = System oscillator failed, clock input has changed to INTOSC (must be cleared in software) - 0 = System clock operating - **CMIF:** Comparator Interrupt Flag bit<sup>(1)</sup> bit 6 - 1 = Comparator input has changed (must be cleared in software) - 0 = Comparator input has not changed - Unimplemented: Read as '0' bit 5 - bit 4 EEIF: Data EEPROM/Flash Write Operation Interrupt Flag bit - 1 = The write operation is complete (must be cleared in software) - 0 = The write operation is not complete, or has not been started - bit 3 **BCLIF:** Bus Collision Interrupt Flag bit - 1 = A bus collision occurred (must be cleared in software) - 0 = No bus collision occurred - bit 2 HLVDIF: High/Low-Voltage Detect Interrupt Flag bit - 1 = A low-voltage condition occurred (must be cleared in software) - 0 = The device voltage is above the High/Low-Voltage Detect trip point - bit 1 TMR3IF: TMR3 Overflow Interrupt Flag bit - 1 = TMR3 register overflowed (must be cleared in software) - 0 = TMR3 register did not overflow - bit 0 **ECCP1IF:** CCPx Interrupt Flag bit<sup>(1)</sup> #### Capture mode: - 1 = A TMR1 register capture occurred (must be cleared in software) - 0 = No TMR1 register capture occurred #### Compare mode: - 1 = A TMR1 register compare match occurred (must be cleared in software) - 0 = No TMR1 register compare match occurred #### PWM mode: Unused in this mode. Note 1: These bits are available in PIC18F4X80 and reserved in PIC18F2X80 devices. #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### **REGISTER 9-6:** PIR3: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 3 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 Mode 0 TXB1IF<sup>(1)</sup> TXB0IF(1) **IRXIF WAKIF ERRIF** TXB2IF RXB1IF RXB0IF R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 Mode 1, 2 **IRXIF WAKIF ERRIF TXBnIF** TXB1IF<sup>(1)</sup> TXB0IF(1) **RXBnIF FIFOWMIF** bit 7 bit 0 bit 7 IRXIF: CAN Invalid Received Message Interrupt Flag bit 1 = An invalid message has occurred on the CAN bus 0 = No invalid message on CAN bus bit 6 WAKIF: CAN bus Activity Wake-up Interrupt Flag bit 1 = Activity on CAN bus has occurred 0 = No activity on CAN bus bit 5 **ERRIF:** CAN bus Error Interrupt Flag bit 1 = An error has occurred in the CAN module (multiple sources) 0 = No CAN module errors When CAN is in Mode 0: bit 4 TXB2IF: CAN Transmit Buffer 2 Interrupt Flag bit 1 = Transmit Buffer 2 has completed transmission of a message and may be reloaded 0 = Transmit Buffer 2 has not completed transmission of a message When CAN is in Mode 1 or 2: **TXBnIF:** Any Transmit Buffer Interrupt Flag bit 1 = One or more transmit buffers have completed transmission of a message and may be reloaded 0 = No transmit buffer is ready for reload **TXB1IF:** CAN Transmit Buffer 1 Interrupt Flag bit<sup>(1)</sup> bit 3 1 = Transmit Buffer 1 has completed transmission of a message and may be reloaded 0 = Transmit Buffer 1 has not completed transmission of a message bit 2 **TXB0IF:** CAN Transmit Buffer 0 Interrupt Flag bit<sup>(1)</sup> 1 = Transmit Buffer 0 has completed transmission of a message and may be reloaded 0 = Transmit Buffer 0 has not completed transmission of a message bit 1 When CAN is in Mode 0: RXB1IF: CAN Receive Buffer 1 Interrupt Flag bit 1 = Receive Buffer 1 has received a new message 0 = Receive Buffer 1 has not received a new message When CAN is in Mode 1 or 2: **RXBnIF:** Any Receive Buffer Interrupt Flag bit 1 = One or more receive buffers has received a new message 0 = No receive buffer has received a new message bit 0 When CAN is in Mode 0: **RXB0IF:** CAN Receive Buffer 0 Interrupt Flag bit 1 = Receive Buffer 0 has received a new message 0 = Receive Buffer 0 has not received a new message When CAN is in Mode 1: Unimplemented: Read as '0' When CAN is in Mode 2: FIFOWMIF: FIFO Watermark Interrupt Flag bit 1 = FIFO high watermark is reached 0 = FIFO high watermark is not reached Note 1: In CAN Mode 1 and 2, this bit is forced to '0'. | Le | gend: | |----|-------| | П | D | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 9.3 PIE Registers The PIE registers contain the individual enable bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are two Peripheral Interrupt Enable registers (PIE1, PIE2). When IPEN = 0, the PEIE bit must be set to enable any of these peripheral interrupts. #### REGISTER 9-7: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1 | R/W-0 |----------------------|-------|-------|-------|-------|--------|--------|--------| | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | | bit 7 | | | | | | | bit 0 | bit 7 **PSPIE:** Parallel Slave Port Read/Write Interrupt Enable bit<sup>(1)</sup> 1 = Enables the PSP read/write interrupt 0 = Disables the PSP read/write interrupt Note 1: This bit is reserved on PIC18F2X80 devices; always maintain this bit clear. bit 6 ADIE: A/D Converter Interrupt Enable bit 1 = Enables the A/D interrupt 0 = Disables the A/D interrupt bit 5 RCIE: EUSART Receive Interrupt Enable bit 1 = Enables the EUSART receive interrupt 0 = Disables the EUSART receive interrupt bit 4 TXIE: EUSART Transmit Interrupt Enable bit 1 = Enables the EUSART transmit interrupt 0 = Disables the EUSART transmit interrupt bit 3 SSPIE: Master Synchronous Serial Port Interrupt Enable bit 1 = Enables the MSSP interrupt 0 = Disables the MSSP interrupt bit 2 **CCP1IE:** CCP1 Interrupt Enable bit 1 = Enables the CCP1 interrupt 0 = Disables the CCP1 interrupt bit 1 TMR2IE: TMR2 to PR2 Match Interrupt Enable bit 1 = Enables the TMR2 to PR2 match interrupt 0 = Disables the TMR2 to PR2 match interrupt bit 0 TMR1IE: TMR1 Overflow Interrupt Enable bit 1 = Enables the TMR1 overflow interrupt 0 = Disables the TMR1 overflow interrupt #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 9-8: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|---------------------|-----|-------|-------|--------|--------|------------------------| | OSCFIE | CMIE <sup>(1)</sup> | _ | EEIE | BCLIE | HLVDIE | TMR3IE | ECCP1IE <sup>(2)</sup> | | | | | | | | | | bit 7 bit 0 bit 7 OSCFIE: Oscillator Fail Interrupt Enable bit 1 = Enabled 0 = Disabled bit 6 **CMIE:** Comparator Interrupt Enable bit<sup>(1)</sup> 1 = Enabled 0 = Disabled bit 5 **Unimplemented:** Read as '0' bit 4 **EEIE:** Data EEPROM/Flash Write Operation Interrupt Enable bit 1 = Enabled 0 = Disabled bit 3 BCLIE: Bus Collision Interrupt Enable bit 1 = Enabled 0 = Disabled bit 2 **HLVDIE:** High/Low-Voltage Detect Interrupt Enable bit 1 = Enabled 0 = Disabled bit 1 TMR3IE: TMR3 Overflow Interrupt Enable bit 1 = Enabled 0 = Disabled bit 0 **ECCP1IE**: CCP1 Interrupt Enable bit<sup>(2)</sup> 1 = Enabled 0 = Disabled Note 1: This bit is available in PIC18F4X80 devices and reserved in PIC18F2X80 devices. 2: This bit is available in PIC18F4X80 devices only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown | REGISTER 9-9: | PIE3: PEI | RIPHERA | L INTERR | UPT ENA | BLE REGIS | STER 3 | | | | | | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------|--------------------------|-----------------------|--------|--------|--|--|--| | M. I. O. | R/W-0 | | | | Mode 0 | IRXIE | WAKIE | ERRIE | TXB2IE | TXB1IE <sup>(1)</sup> | TXB0IE <sup>(1)</sup> | RXB1IE | RXB0IE | | | | | Mode 1, 2 | R/W-0<br>IRXIE | IRXIE WAKIE ERRIE TXBnIE TXB1IE <sup>(1)</sup> TXB0IE <sup>(1)</sup> RXBnIE FIFOWM | | | | | | | | | | | | bit 7 | | | | | | | | | | | | bit 7 | 1 = Enable | IRXIE: CAN Invalid Received Message Interrupt Enable bit 1 = Enable invalid message received interrupt 0 = Disable invalid message received interrupt | | | | | | | | | | | bit 6 | 1 = Enable | CAN bus Ac<br>e bus activi<br>le bus activi | ty wake-up | | Enable bit | | | | | | | | bit 5 | 1 = Enable | AN bus Erro<br>e CAN bus<br>le CAN bus | error interro | upt | | | | | | | | | bit 4 | TXB2IE: (1 = Enable 0 = Disable When CAI TXBnIE: (1 = Enable 1 = Enable 1 = CAI TXBnIE: (1 = Enable 1 = CAI TXBnIE: (1 | 0 = Disable CAN bus error interrupt When CAN is in Mode 0: TXB2IE: CAN Transmit Buffer 2 Interrupt Enable bit 1 = Enable Transmit Buffer 2 interrupt 0 = Disable Transmit Buffer 2 interrupt When CAN is in Mode 1 or 2: TXBnIE: CAN Transmit Buffer Interrupts Enable bit 1 = Enable transmit buffer interrupt; individual interrupt is enabled by TXBIE and BIE0 | | | | | | | | | | | bit 3 | <b>TXB1IE:</b> 0<br>1 = Enable | le all transm<br>CAN Transm<br>e Transmit I<br>le Transmit | nit Buffer 1<br>Buffer 1 inte | Interrupt Er<br>errupt | nable bit <sup>(1)</sup> | | | | | | | | bit 2 | TXB0IE: 0 | CAN Transn<br>e Transmit I | nit Buffer 0<br>Buffer 0 inte | Interrupt Er<br>errupt | nable bit <sup>(1)</sup> | | | | | | | | bit 1 | When CAI<br>RXB1IE: 0<br>1 = Enable<br>0 = Disabl<br>When CAI<br>RXBnIE: 0<br>1 = Enable | 0 = Disable Transmit Buffer 0 interrupt When CAN is in Mode 0: RXB1IE: CAN Receive Buffer 1 Interrupt Enable bit 1 = Enable Receive Buffer 1 interrupt 0 = Disable Receive Buffer 1 interrupt When CAN is in Mode 1 or 2: RXBnIE: CAN Receive Buffer Interrupts Enable bit 1 = Enable receive buffer interrupt; individual interrupt is enabled by BIE0 | | | | | | | | | | | bit 0 | 1 = Enable receive buffer interrupt; individual interrupt is enabled by BIEO 0 = Disable all receive buffer interrupts When CAN is in Mode 0: RXB0IE: CAN Receive Buffer 0 Interrupt Enable bit 1 = Enable Receive Buffer 0 interrupt 0 = Disable Receive Buffer 0 interrupt When CAN is in Mode 1: Unimplemented: Read as '0' When CAN is in Mode 2: FIFOWMIE: FIFO Watermark Interrupt Enable bit 1 = Enable FIFO watermark interrupt 0 = Disable FIFO watermark interrupt | | | | | | | | | | | -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown U = Unimplemented bit, read as '0' W = Writable bit Legend: R = Readable bit #### 9.4 IPR Registers The IPR registers contain the individual priority bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are two Peripheral Interrupt Priority registers (IPR1, IPR2). Using the priority bits requires that the Interrupt Priority Enable (IPEN) bit be set. #### REGISTER 9-10: IPR1: PERIPHERAL INTERRUPT PRIORITY REGISTER 1 | R/W-1 |----------------------|-------|-------|-------|-------|--------|--------|--------| | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | | bit 7 | | | | | | | bit 0 | bit 7 **PSPIP:** Parallel Slave Port Read/Write Interrupt Priority bit<sup>(1)</sup> 1 = High priority 0 = Low priority Note 1: This bit is reserved on PIC18F2X80 devices; always maintain this bit set. bit 6 ADIP: A/D Converter Interrupt Priority bit 1 = High priority0 = Low priority bit 5 RCIP: EUSART Receive Interrupt Priority bit 1 = High priority0 = Low priority bit 4 TXIP: EUSART Transmit Interrupt Priority bit 1 = High priority0 = Low priority bit 3 SSPIP: Master Synchronous Serial Port Interrupt Priority bit 1 = High priority0 = Low priority bit 2 CCP1IP: CCP1 Interrupt Priority bit 1 = High priority0 = Low priority bit 1 TMR2IP: TMR2 to PR2 Match Interrupt Priority bit 1 = High priority0 = Low priority bit 0 TMR1IP: TMR1 Overflow Interrupt Priority bit 1 = High priority0 = Low priority Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 9-11: IPR2: PERIPHERAL INTERRUPT PRIORITY REGISTER 2 | R/W-1 | R/W-1 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | |--------|---------------------|-----|-------|-------|--------|--------|------------------------| | OSCFIP | CMIP <sup>(1)</sup> | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP <sup>(2)</sup> | | | | | | | | | | bit 7 bit 0 bit 7 OSCFIP: Oscillator Fail Interrupt Priority bit 1 = High priority0 = Low priority bit 6 **CMIP:** Comparator Interrupt Priority bit<sup>(1)</sup> 1 = High priority0 = Low priority bit 5 **Unimplemented:** Read as '0' bit 4 **EEIP:** Data EEPROM/Flash Write Operation Interrupt Priority bit 1 = High priority0 = Low priority bit 3 BCLIP: Bus Collision Interrupt Priority bit 1 = High priority0 = Low priority bit 2 **HLVDIP:** High/Low-Voltage Detect Interrupt Priority bit 1 = High priority0 = Low priority bit 1 TMR3IP: TMR3 Overflow Interrupt Priority bit 1 = High priority0 = Low priority bit 0 **ECCP1IP:** CCP1 Interrupt Priority bit<sup>(2)</sup> 1 = High priority 0 = Low priority Note 1: This bit is available in PIC18F4X80 devices and reserved in PIC18F2X80 devices. 2: This bit is available in PIC18F4X80 devices only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### **REGISTER 9-12:** IPR3: PERIPHERAL INTERRUPT PRIORITY REGISTER 3 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 Mode 0 TXB1IP<sup>(1)</sup> TXB0IP(1) **IRXIP** WAKIP **ERRIP** TXB2IP RXB1IP RXB0IP R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 Mode 1, 2 **IRXIP** WAKIP **ERRIP TXBnIP** TXB1IP<sup>(1)</sup> TXB0IP(1) **RXBnIP FIFOWMIP** bit 7 bit 0 bit 7 IRXIP: CAN Invalid Received Message Interrupt Priority bit 1 = High priority 0 = Low priority WAKIP: CAN bus Activity Wake-up Interrupt Priority bit bit 6 1 = High priority 0 = Low priority ERRIP: CAN bus Error Interrupt Priority bit bit 5 1 = High priority 0 = Low priority bit 4 When CAN is in Mode 0: TXB2IP: CAN Transmit Buffer 2 Interrupt Priority bit 1 = High priority 0 = Low priority When CAN is in Mode 1 or 2: TXBnIP: CAN Transmit Buffer Interrupt Priority bit 1 = High priority 0 = Low priority **TXB1IP:** CAN Transmit Buffer 1 Interrupt Priority bit<sup>(1)</sup> bit 3 1 = High priority 0 = Low priority **TXB0IP:** CAN Transmit Buffer 0 Interrupt Priority bit<sup>(1)</sup> bit 2 1 = High priority 0 = Low priority bit 1 When CAN is in Mode 0: RXB1IP: CAN Receive Buffer 1 Interrupt Priority bit 1 = High priority 0 = Low priority When CAN is in Mode 1 or 2: **RXBnIP:** CAN Receive Buffer Interrupts Priority bit 1 = High priority 0 = Low priority bit 0 When CAN is in Mode 0: RXB0IP: CAN Receive Buffer 0 Interrupt Priority bit 1 = High priority 0 = Low priority When CAN is in Mode 1: Unimplemented: Read as '0' When CAN is in Mode 2: FIFOWMIP: FIFO Watermark Interrupt Priority bit 1 = High priority 0 = Low priority Note 1: In CAN Mode 1 and 2, this bit is forced to '0'. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 9.5 RCON Register The RCON register contains flag bits which are used to determine the cause of the last Reset or wake-up from Idle or Sleep modes. RCON also contains the IPEN bit which enables interrupt priorities. #### **REGISTER 9-13: RCON: RESET CONTROL REGISTER** | R/W-0 | U-0 | U-0 | R/W-1 | R-1 | R-1 | R/W-0 | R/W-0 | | |-------|--------|-----|-------|-----|-----|-------|-------|---| | IPEN | SBOREN | _ | RI | TO | PD | POR | BOR | Ī | | bit 7 | | | | | | | bit 0 | | bit 7 **IPEN:** Interrupt Priority Enable bit 1 = Enable priority levels on interrupts 0 = Disable priority levels on interrupts (PIC16CXXX Compatibility mode) bit 6 SBOREN: BOR Software Enable bit For details of bit operation, see Register 4-1. bit 5 **Unimplemented:** Read as '0' bit 4 RI: RESET Instruction Flag bit For details of bit operation, see Register 4-1. bit 3 **TO:** Watchdog Time-out Flag bit For details of bit operation, see Register 4-1. bit 2 Power-down Detection Flag bit For details of bit operation, see Register 4-1. bit 1 POR: Power-on Reset Status bit For details of bit operation, see Register 4-1. bit 0 **BOR**: Brown-out Reset Status bit For details of bit operation, see Register 4-1. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### 9.6 INTn Pin Interrupts External interrupts on the RB0/INT0, RB1/INT1 and RB2/INT2 pins are edge-triggered. If the corresponding INTEDGx bit in the INTCON2 register is set (= 1), the interrupt is triggered by a rising edge; if the bit is clear, the trigger is on the falling edge. When a valid edge appears on the RBx/INTx pin, the corresponding flag bit INTxF is set. This interrupt can be disabled by clearing the corresponding enable bit INTxE. Flag bit INTxF must be cleared in software in the Interrupt Service Routine before re-enabling the interrupt. All external interrupts (INT0, INT1 and INT2) can wakeup the processor from the power managed modes, if bit INTxE was set prior to going into power managed modes. If the Global Interrupt Enable bit, GIE, is set, the processor will branch to the interrupt vector following wake-up. Interrupt priority for INT1 and INT2 is determined by the value contained in the interrupt priority bits, INT1IP (INTCON3<6>) and INT2IP (INTCON3<7>). There is no priority bit associated with INT0. It is always a high priority interrupt source. #### 9.7 TMR0 Interrupt In 8-bit mode (which is the default), an overflow in the TMR0 register (FFh $\rightarrow$ 00h) will set flag bit TMR0IF. In 16-bit mode, an overflow in the TMR0H:TMR0L register pair (FFFFh $\rightarrow$ 0000h) will set TMR0IF. The interrupt can be enabled/disabled by setting/clearing enable bit TMR0IE (INTCON<5>). Interrupt priority for Timer0 is determined by the value contained in the interrupt priority bit, TMR0IP (INTCON2<2>). See Section 13.0 "Timer2 Module" for further details on the Timer0 module. #### 9.8 PORTB Interrupt-on-Change An input change on PORTB<7:4> sets flag bit, RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit, RBIE (INTCON<3>). Interrupt priority for PORTB interrupt-on-change is determined by the value contained in the interrupt priority bit, RBIP (INTCON2<0>). #### 9.9 Context Saving During Interrupts During interrupts, the return PC address is saved on the stack. Additionally, the WREG, Status and BSR registers are saved on the fast return stack. If a fast return from interrupt is not used (See **Section 5.3** "**Data Memory Organization**"), the user may need to save the WREG, Status and BSR registers on entry to the Interrupt Service Routine. Depending on the user's application, other registers may also need to be saved. Example 9-1 saves and restores the WREG, Status and BSR registers during an Interrupt Service Routine. #### EXAMPLE 9-1: SAVING STATUS, WREG AND BSR REGISTERS IN RAM ``` MOVWE W TEMP ; W_TEMP is in virtual bank ; STATUS TEMP located anywhere MOVFF STATUS, STATUS TEMP ; BSR TMEP located anywhere MOVFF BSR, BSR TEMP ; USER ISR CODE MOVFF BSR TEMP, BSR ; Restore BSR MOVF W TEMP, W ; Restore WREG STATUS TEMP, STATUS ; Restore STATUS MOVFF ``` #### 10.0 I/O PORTS Depending on the device selected and features enabled, there are up to five ports available. Some pins of the I/O ports are multiplexed with an alternate function from the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Each port has three registers for its operation. These registers are: - TRIS register (data direction register) - PORT register (reads the levels on the pins of the device) - · LAT register (output latch) The Data Latch register (LAT) is useful for read-modify-write operations on the value that the I/O pins are driving. A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 10-1. FIGURE 10-1: GENERIC I/O PORT OPERATION #### 10.1 PORTA, TRISA and LATA Registers PORTA is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins, whereas writing to it, will write to the port latch. The Data Latch register (LATA) is also memory mapped. Read-modify-write operations on the LATA register read and write the latched output value for PORTA. The RA4 pin is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. Pins RA6 and RA7 are multiplexed with the main oscillator pins; they are enabled as oscillator or I/O pins by the selection of the main oscillator in Configuration Register 1H (see **Section 24.1 "Configuration Bits"** for details). When they are not used as port pins, RA6 and RA7 and their associated TRIS and LAT bits are read as '0'. The other PORTA pins are multiplexed with analog inputs, the analog VREF+ and VREF- inputs and the comparator voltage reference output. The operation of pins RA3:RA0 and RA5 as A/D converter inputs is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register 1). **Note:** On a Power-on Reset, RA5 and RA3:RA0 are configured as analog inputs and read as '0'. RA4 is configured as a digital input. All other PORTA pins have TTL input levels and full CMOS output drivers. The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. #### **EXAMPLE 10-1: INITIALIZING PORTA** | CLRF | PORTA | ; Initialize PORTA by | |-------|--------|-------------------------| | | | ; clearing output | | | | ; data latches | | CLRF | LATA | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0Fh | ; Configure A/D | | MOVWF | ADCON1 | ; for digital inputs | | MOVWF | 07h | ; Configure comparators | | MOVWF | CMCON | ; for digital input | | MOVLW | 0CFh | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISA | ; Set RA<3:0> as inputs | | | | ; RA<5:4> as outputs | TABLE 10-1: PORTA I/O SUMMARY | Pin Name | Function | I/O | TRIS | Buffer | Description | |-------------------|----------|-----|------|--------|--------------------------------------------------------------------------------------------------------------------------------| | RA0/AN0/CVREF | RA0 | OUT | 0 | DIG | LATA<0> data output. | | | | IN | 1 | TTL | PORTA<0> data input. | | | AN0 | IN | 1 | ANA | A/D input channel 0. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | | CVREF | OUT | х | ANA | Comparator voltage reference analog output. Enabling this analog output overrides the digital I/O (read as clear – low level). | | RA1/AN1 | RA1 | OUT | 0 | DIG | LATA<1> data output. | | | | IN | 1 | TTL | PORTA<1> data input. | | | AN1 | IN | 1 | ANA | A/D input channel 1. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | RA2/AN2/VREF- | RA2 | OUT | 0 | DIG | LATA<2> data output. | | | | IN | 1 | TTL | PORTA<2> data input. | | | AN2 | IN | 1 | ANA | A/D input channel 2. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | | VREF- | IN | 1 | ANA | A/D and comparator negative voltage analog input. | | RA3/AN3/VREF+ | RA3 | OUT | 0 | DIG | LATA<3> data output. | | | | IN | 1 | TTL | PORTA<3> data input. | | | AN3 | IN | 1 | ANA | A/D input channel 3. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | | VREF+ | IN | 1 | ANA | A/D and comparator positive voltage analog input. | | RA4/T0CKI | RA4 | OUT | 0 | DIG | LATA<4> data output. | | | | IN | 1 | TTL | PORTA<4> data input. | | | T0CKI | IN | 1 | ST | Timer0 clock input. | | RA5/AN4/SS/HLVDIN | RA5 | OUT | 0 | DIG | LATA<5> data output. | | | | IN | 1 | TTL | PORTA<5> data input. | | | AN4 | IN | 1 | ANA | A/D input channel 4. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | | SS | IN | 1 | TTL | Slave select input for MSSP. | | | HLVDIN | IN | 1 | ANA | High/Low-Voltage Detect external trip point input. | | OSC2/CLKO/RA6 | OSC2 | OUT | х | ANA | Output connection, selected by FOSC3:FOSC0 configuration bits. Enabling OSC2 overrides digital I/O. | | | CLKO | OUT | х | DIG | Output connection, selected by FOSC3:FOSC0 configuration bits. Enabling CLKO overrides digital I/O (Fosc/4). | | | RA6 | OUT | 0 | DIG | LATA<6> data output. | | | | IN | 1 | TTL | PORTA<6> data input. | | OSC1/CLKI/RA7 | OSC1 | IN | х | ANA | Main oscillator input connection, determined by FOSC3:FOSC0 configuration bits. Enabling OSC1 overrides digital I/O. | | | CLKI | IN | х | ANA | Main clock input connection, determined by FOSC3:FOSC0 configuration bits. Enabling CLKI overrides digital I/O. | | | RA7 | OUT | 0 | DIG | LATA<7> data output. | | | | IN | 1 | TTL | PORTA<7> data input. | **Legend:** PWR = Power Supply, OUT = Output, IN = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input, TTL = TTL Buffer Input #### TABLE 10-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |-----------------------|-----------------------|-----------------------|-----------|-------------------------------|--------|-------|-------|-------|----------------------------| | PORTA | RA7 <sup>(1)</sup> | RA6 <sup>(1)</sup> | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 52 | | LATA | LATA7 <sup>(1)</sup> | LATA6 <sup>(1)</sup> | LATA Data | Output Reg | gister | | | | 52 | | TRISA | TRISA7 <sup>(1)</sup> | TRISA6 <sup>(1)</sup> | PORTA Da | PORTA Data Direction Register | | | | | 52 | | ADCON1 | _ | _ | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 50 | | CVRCON <sup>(2)</sup> | CVREN | CVROE | CVRR | CVRSS | CVR3 | CVR2 | CVR1 | CVR0 | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTA. **Note 1:** RA7:RA6 and their associated latch and data direction bits are enabled as I/O pins based on oscillator configuration; otherwise, they are read as '0'. 2: These registers are unimplemented on PIC18F2X80 devices. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 131 # 10.2 PORTB, TRISB and LATB Registers PORTB is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISB. Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATB) is also memory mapped. Read-modify-write operations on the LATB register read and write the latched output value for PORTB. Pins RB2 through RB3 are multiplexed with the ECAN peripheral. Refer to **Section 23.0 "ECAN Module"** for proper settings of TRISB when CAN is enabled. #### **EXAMPLE 10-2: INITIALIZING PORTB** | | LL 10-2 | . INTIALIZING FORTE | |-------|---------|---------------------------| | CLRF | PORTB | ; Initialize PORTB by | | | | ; clearing output | | | | ; data latches | | CLRF | LATB | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0Eh | ; Set RB<4:0> as | | MOVWF | ADCON1 | ; digital I/O pins | | | | ; (required if config bit | | | | ; PBADEN is set) | | MOVLW | 0CFh | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISB | ; Set RB<3:0> as inputs | | | | ; RB<5:4> as outputs | | | | ; RB<7:6> as inputs | | | | | Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (INTCON2<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset. Note: On a Power-on Reset, RB4, RB1 and RB0 are configured as analog inputs by default and read as '0'; RB7:RB5 and RB3:RB2 are configured as digital inputs. Four of the PORTB pins (RB7:RB4) have an interrupton-change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupton-change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are ORed together to generate the RB Port Change Interrupt with Flag bit, RBIF (INTCON<0>). This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner: - a) Any read or write of PORTB (except with the MOVFF (ANY), PORTB instruction). This will end the mismatch condition. - b) Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared. The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature. TABLE 10-3: PORTB I/O SUMMARY | Pin Name | Function | I/O | TRIS | Buffer | Description | |-------------------|----------|-----|------|--------|------------------------------------------------------------------------------------------------------------------| | RB0/INT0/FLT/AN10 | RB0 | OUT | 0 | DIG | LATB<0> data output. | | | | IN | 1 | TTL | PORTB<0> data input. Weak pull-up available only in this mode. | | | INT0 | IN | 1 | ST | External interrupt 0 input. | | | FLT | IN | 1 | ST | Enhanced PWM Fault input. | | | AN10 | IN | 1 | ANA | A/D input channel 10. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | RB1/INT1/AN8 | RB1 | OUT | 0 | DIG | LATB<1> data output. | | | | IN | 1 | TTL | PORTB<1> data input. Weak pull-up available only in this mode. | | | INT1 | IN | 1 | ST | External interrupt 1 input. | | | AN8 | IN | 1 | ANA | A/D input channel 8. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | RB2/INT2/CANTX | RB2 | OUT | x | DIG | LATB<2> data output. | | | | IN | 1 | TTL | PORTB<2> data input. Weak pull-up available only in this mode. | | | INT2 | IN | 1 | ST | External interrupt 2 input. | | | CANTX | OUT | 1 | DIG | CAN transmit signal output. The CAN interface overrides the TRIS<2> control when enabled. | | RB3/CANRX | RB3 | OUT | 0 | DIG | LATB<3> data output. | | | | IN | 1 | TTL | PORTB<3> data input. Weak pull-up available only in this mode. | | CANF | | IN | 1 | ST | CAN receive signal input. Pin must be configured as a digital input by setting TRISB<3>. | | RB4/KBI0/AN9 | RB4 | OUT | 0 | DIG | LATB<4> data output. | | | | IN | 1 | TTL | PORTB<4> data input. Weak pull-up available only in this mode. | | | KBI0 | IN | 1 | TTL | Interrupt-on-pin change. | | | AN9 | IN | 1 | ANA | A/D input channel 9. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | RB5/KBI1/PGM | RB5 | OUT | 0 | DIG | LATB<5> data output. | | | | IN | 1 | TTL | PORTB<5> data input. Weak pull-up available only in this mode. | | | KBI1 | IN | 1 | TTL | Interrupt-on-pin change. | | | PGM | IN | х | ST | Low-Voltage Programming mode entry (ICSP™). Enabling this function overrides digital output. | | RB6/KBI2/PGC | RB6 | OUT | 0 | DIG | LATB<6> data output. | | | | IN | 1 | TTL | PORTB<6> data input. Weak pull-up available only in this mode. | | | KBI2 | IN | 1 | TTL | Interrupt-on-pin change. | | | PGC | IN | х | ST | Low-Voltage Programming mode entry (ICSP) clock input. | | RB7/KBI3/PGD | RB7 | OUT | 0 | DIG | LATB<7> data output. | | | | IN | 1 | TTL | PORTB<7> data input. Weak pull-up available only in this mode. | | | KBI3 | IN | 1 | TTL | Interrupt-on-pin change. | | | PGD | OUT | х | DIG | Low-Voltage Programming mode entry (ICSP) clock output. | | | | IN | х | ST | Low-Voltage Programming mode entry (ICSP) clock input. | **Legend:** PWR = Power Supply, OUT = Output, IN = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input, TTL = TTL Buffer Input © 2004 Microchip Technology Inc. Preliminary DS39637A-page 133 TABLE 10-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |---------|------------------------------------------------------------|---------------|-------------|---------|--------|--------|--------|--------|----------------------------| | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | 52 | | LATB | B LATB Data Output Register (Read and Write to Data Latch) | | | | | | | | | | TRISB | PORTB Dat | a Direction C | ontrol Regi | ster | | | | | 52 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | INTCON2 | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | - | TMR0IP | - | RBIP | 49 | | INTCON3 | INT2IP | INT1IP | _ | INT2IE | INT1IE | _ | INT2IF | INT1IF | 49 | | ADCON1 | _ | _ | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 50 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTB. # 10.3 PORTC, TRISC and LATC Registers PORTC is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISC. Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATC) is also memory mapped. Read-modify-write operations on the LATC register read and write the latched output value for PORTC. PORTC is multiplexed with several peripheral functions (Table 10-5). The pins have Schmitt Trigger input buffers. When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. The user should refer to the corresponding peripheral section for the correct TRIS bit settings. **Note:** On a Power-on Reset, these pins are configured as digital inputs. The contents of the TRISC register are affected by peripheral overrides. Reading TRISC always returns the current contents, even though a peripheral device may be overriding one or more of the pins. #### **EXAMPLE 10-3: INITIALIZING PORTC** | CLRF | PORTC | ; Initialize PORTC by | |-------|-------|-------------------------| | | | ; clearing output | | | | ; data latches | | CLRF | LATC | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0CFh | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISC | ; Set RC<3:0> as inputs | | | | ; RC<5:4> as outputs | | | | ; RC<7:6> as inputs | | | | ; RC<7:6> as inputs | TABLE 10-5: PORTC I/O SUMMARY | Pin Name | Function | I/O | TRIS | Buffer | Description | |-------------|----------|-----|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | RC0/T1OSO/ | RC0 | OUT | 0 | DIG | LATC<0> data output. | | T13CKI | | IN | 1 | ST | PORTC<0> data input. | | | T1OSO | OUT | х | ANA | Timer1 oscillator output – overrides the TRIS<0> control when enabled. | | | T13CKI | IN | 1 | ST | Timer1/Timer3 clock input. | | RC1/T1OSI | RC1 | OUT | 0 | DIG | LATC<1> data output. | | | | IN | 1 | ST | PORTC<1> data input. | | | T1OSI | IN | х | ANA | Timer1 oscillator input – overrides the TRIS<1> control when enabled. | | RC2/CCP1 | RC2 | OUT | 0 | DIG | LATC<2> data output. | | | | IN | 1 | ST | PORTC<2> data input. | | | CCP1 | OUT | 0 | DIG | CCP1 compare output. | | | | IN | 1 | ST | CCP1 capture input. | | RC3/SCK/SCL | RC3 | OUT | 0 | DIG | LATC<3> data output. | | | | IN | 1 | ST | PORTC<3> data input. | | | SCK | OUT | 0 | DIG | SPI™ clock output (MSSP module) – must have TRIS set to '1' to allow MSSP module to control the bidirectional communication. | | | | IN | 1 | ST | SPI clock input (MSSP module). | | | SCL | OUT | 0 | DIG | I <sup>2</sup> C <sup>TM</sup> /SM bus clock output (MSSP module) – must have TRIS set to '1' to allow MSSP module to control the bidirectional communication. | | | | IN | 1 | I <sup>2</sup> C/SMB | I <sup>2</sup> C/SM bus clock input. | | RC4/SDI/SDA | RC4 | OUT | 0 | DIG | LATC<4> data output. | | | | IN | 1 | ST | PORTC<4> data input. | | | SDI | IN | 1 | ST | SPI data input (MSSP module). | | | SDA | OUT | 1 | DIG | I <sup>2</sup> C/SM bus data output (MSSP module) – must have TRIS set to '1' to allow MSSP module to control the bidirectional communication. | | | | IN | 1 | I <sup>2</sup> C/SMB | I <sup>2</sup> C/SM bus data input (MSSP module) – must have TRIS set to '1' to allow MSSP module to control the bidirectional communication. | | RC5/SDO | RC5 | OUT | 0 | DIG | LATC<5> data output. | | | | IN | 1 | ST | PORTC<5> data input. | | | SDO | OUT | 0 | DIG | SPI data output (MSSP module). | | RC6/TX/CK | RC6 | OUT | 0 | DIG | LATC<6> data output. | | | | IN | 1 | ST | PORTC<6> data input. | | | TX | OUT | 0 | DIG | EUSART data output. | | | СК | OUT | 1 | DIG | EUSART synchronous clock output – must have TRIS set to '1' to enable EUSART to control the bidirectional communication. | | | | IN | 1 | ST | EUSART synchronous clock input. | | RC7/RX/DT | RC7 | OUT | 0 | DIG | LATC<7> data output. | | | | IN | 1 | ST | PORTC<7> data input. | | | RX | IN | 1 | ST | EUSART asynchronous data input. | | | DT | OUT | 1 | DIG | EUSART synchronous data output – must have TRIS set to '1' to enable EUSART to control the bidirectional communication. | | | | IN | 1 | ST | EUSART synchronous data input. | **Legend:** PWR = Power Supply, OUT = Output, IN = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input, TTL = TTL Buffer Input #### TABLE 10-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |-------|-------------------------------|-------|-------|-------|-------|-------|-------|-------|----------------------------| | PORTC | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | 52 | | LATC | PORTC Data Output Register | | | | | | | | 52 | | TRISC | PORTC Data Direction Register | | | | | | | | 52 | © 2004 Microchip Technology Inc. Preliminary DS39637A-page 137 # 10.4 PORTD, TRISD and LATD Registers **Note:** PORTD is only available on PIC18F4X80 devices. PORTD is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISD. Setting a TRISD bit (= 1) will make the corresponding PORTD pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISD bit (= 0) will make the corresponding PORTD pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATD) is also memory mapped. Read-modify-write operations on the LATD register read and write the latched output value for PORTD. All pins on PORTD are implemented with Schmitt Trigger input buffers. Each pin is individually configurable as an input or output. Four of the PORTD pins are multiplexed with outputs P1A, P1B, P1C and P1D of the Enhanced CCP module. The operation of these additional PWM output pins is covered in greater detail in **Section 16.0** "Enhanced Capture/Compare/PWM (ECCP) Module". Four of the PORTD pins are multiplexed with the input pins of the comparators. The operation of these input pins is covered in greater detail in **Section 20.0** "Comparator Module". **Note:** On a Power-on Reset, these pins are configured as analog inputs. PORTD can also be configured as an 8-bit wide microprocessor port (Parallel Slave Port) by setting control bit, PSPMODE (TRISE<4>). In this mode, the input buffers are TTL. See **Section 10.6 "Parallel Slave Port"** for additional information on the Parallel Slave Port (PSP). #### **EXAMPLE 10-4: INITIALIZING PORTD** ``` ; Initialize PORTD by CLRF PORTD ; clearing output ; data latches CLRF LATD ; Alternate method ; to clear output : data latches MOVIW OCFh ; Value used to ; initialize data ; direction MOVWF TRISD ; Set RD<3:0> as inputs ; RD<5:4> as outputs ; RD<7:6> as inputs ``` TABLE 10-7: PORTD I/O SUMMARY | Pin Name | Function | I/O | TRIS | Buffer | Description | |-----------|----------|-----|------|--------|-------------------------------------------------------------------------------------------------------------------------------| | RD0/PSP0/ | RD0 | OUT | 0 | DIG | LATD<0> data output. | | C1IN+ | | IN | 1 | ST | PORTD<0> data input. | | | PSP0 | OUT | х | DIG | Parallel Slave Port (PSP) data output (overrides the TRIS<0> control when enabled). | | | | IN | х | TTL | Parallel Slave Port (PSP) data input (overrides the TRIS<0> control when enabled). | | | C1IN+ | IN | 1 | ANA | Comparator 1 positive input B. Default on POR. This analog input overrides the digital input (read as clear – low level). | | RD1/PSP1/ | RD1 | OUT | 0 | DIG | LATD<1> data output. | | C1IN- | | IN | 1 | ST | PORTD<1> data input. | | | PSP1 | OUT | х | DIG | Parallel Slave Port (PSP) data output (overrides the TRIS<1> control when enabled). | | | | IN | х | TTL | Parallel Slave Port (PSP) data input (overrides the TRIS<1> control when enabled). | | | C1IN- | IN | 1 | ANA | Comparator 1 negative input. Default on POR. This analog input overrides the digital input (read as clear – low level). | | RD2/PSP2/ | RD2 | OUT | 0 | DIG | LATD<2> data output. | | C2IN+ | | IN | 1 | ST | PORTD<2> data input. | | | PSP2 | OUT | х | DIG | Parallel Slave Port (PSP) data output (overrides the TRIS<2> control when enabled). | | | | IN | х | TTL | Parallel Slave Port (PSP) data input (overrides the TRIS<2> control when enabled). | | | C2IN+ | IN | 1 | ANA | Comparator 2 positive input. Default on POR. This analog input overrides the digital input (read as clear – low level). | | RD3/PSP3/ | RD3 | OUT | 0 | DIG | LATD<3> data output. | | C2IN- | | IN | 1 | ST | PORTD<3> data input. | | | PSP3 | OUT | х | DIG | Parallel Slave Port (PSP) data output (overrides the TRIS<3> control when enabled). | | | | IN | х | TTL | Parallel Slave Port (PSP) data input (overrides the TRIS<3> control when enabled). | | | C2IN- | IN | 1 | ANA | Comparator 2 negative input. Default input on POR. This analog input overrides the digital input (read as clear – low level). | | RD4/PSP4/ | RD4 | OUT | 0 | DIG | LATD<4> data output. | | ECCP1/P1A | | IN | 1 | ST | PORTD<4> data input. | | | PSP4 | OUT | х | DIG | Parallel Slave Port (PSP) data output (overrides the TRIS<4> control when enabled). | | | | IN | х | TTL | Parallel Slave Port (PSP) data input (overrides the TRIS<4> control when enabled). | | | ECCP1 | OUT | 0 | DIG | ECCP1 compare output. | | | | IN | 1 | ST | ECCP1 capture input. | | | P1A | OUT | 0 | DIG | ECCP1 Enhanced PWM output, channel A. | | RD5/PSP5/ | RD5 | OUT | 0 | DIG | LATD<5> data output. | | P1B | | IN | 1 | ST | PORTD<5> data input. | | | PSP5 | OUT | X | DIG | Parallel Slave Port (PSP) data output (overrides the TRIS<5> control when enabled). | | | | IN | x | TTL | Parallel Slave Port (PSP) data input (overrides the TRIS<5> control when enabled). | | | P1B | OUT | 0 | DIG | ECCP1 Enhanced PWM output, channel B. | | RD6/PSP6/ | RD6 | OUT | 0 | DIG | LATD<6> data output. | | P1C | | IN | 1 | ST | PORTD<6> data input. | | | PSP6 | OUT | х | DIG | Parallel Slave Port (PSP) data output (overrides the TRIS<6> control when enabled). | | | | IN | х | TTL | Parallel Slave Port (PSP) data input (overrides the TRIS<6> control when enabled). | | | P1C | OUT | 0 | DIG | ECCP1 Enhanced PWM output, channel C. | | RD7/PSP7/ | RD7 | OUT | 0 | DIG | LATD<7> data output. | | P1D | | IN | 1 | ST | PORTD<7> data input. | | | PSP7 | OUT | х | DIG | Parallel Slave Port (PSP) data output (overrides the TRIS<7> control when enabled). | | | | IN | х | TTL | Parallel Slave Port (PSP) data input (overrides the TRIS<7> control when enabled). | | | P1D | OUT | 0 | DIG | ECCP1 Enhanced PWM output, channel D. | **Legend:** PWR = Power Supply, OUT = Output, IN = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input, TTL = TTL Buffer Input #### TABLE 10-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |-------------------------|--------------------------------------------------|---------|--------|--------|---------|---------|---------|---------|----------------------------| | PORTD <sup>(1)</sup> | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | 52 | | LATD <sup>(1)</sup> | LATD Data Output Register | | | | | | | | | | TRISD <sup>(1)</sup> | PORTD Data Direction Register | | | | | | | | | | TRISE <sup>(1)</sup> | IBF OBF IBOV PSPMODE — PORTE Data Direction bits | | | | | | | | | | ECCP1CON <sup>(1)</sup> | EPWM1M1 | EPWM1M0 | EDC1B1 | EDC1B0 | ECCP1M3 | ECCP1M2 | ECCP1M1 | ECCP1M0 | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTD. Note 1: These registers are available on PIC18F4X80 devices only. # 10.5 PORTE, TRISE and LATE Registers Depending on the particular PIC18F2480/2580/4480/4580 device selected, PORTE is implemented in two different ways. For PIC18F4X80 devices, PORTE is a 4-bit wide port. Three pins (RE0/RD/AN5, RE1/WR/AN6/C1OUT and RE2/CS/AN7/C2OUT) are individually configurable as inputs or outputs. These pins have Schmitt Trigger input buffers. When selected as an analog input, these pins will read as '0's. The corresponding data direction register is TRISE. Setting a TRISE bit (= 1) will make the corresponding PORTE pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISE bit (= 0) will make the corresponding PORTE pin an output (i.e., put the contents of the output latch on the selected pin). TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs. **Note:** On a Power-on Reset, RE2:RE0 are configured as analog inputs. The upper four bits of the TRISE register also control the operation of the Parallel Slave Port. Their operation is explained in Register 10-1. The Data Latch register (LATE) is also memory mapped. Read-modify-write operations on the LATE register, read and write the latched output value for PORTE. The fourth pin of PORTE (MCLR/VPP/RE3) is an input only pin. Its operation is controlled by the MCLRE configuration bit. When selected as a port pin (MCLRE = 0), it functions as a digital input only pin. As such, it does not have TRIS or LAT bits associated with its operation. Otherwise, it functions as the device's Master Clear input. In either configuration, RE3 also functions as the programming voltage input during programming. **Note:** On a Power-on Reset, RE3 is enabled as a digital input only if Master Clear functionality is disabled. #### **EXAMPLE 10-5: INITIALIZING PORTE** | CLRF | PORTE | ; Initialize PORTE by | |-------|--------|-----------------------| | | | ; clearing output | | | | ; data latches | | CLRF | LATE | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0Ah | ; Configure A/D | | MOVWF | ADCON1 | ; for digital inputs | | MOVLW | 03h | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVLW | 07h | ; Turn off | | MOVWF | CMCON | ; comparators | | MOVWF | TRISC | ; Set RE<0> as inputs | | | | ; RE<1> as outputs | | | | ; RE<2> as inputs | | | | | #### 10.5.1 PORTE IN 28-PIN DEVICES For PIC18F2X80 devices, PORTE is only available when Master Clear functionality is disabled (MCLRE = 0). In these cases, PORTE is a single bit, input only port comprised of RE3 only. The pin operates as previously described. #### REGISTER 10-1: TRISE REGISTER (PIC18F4X80 DEVICES ONLY) | R-0 | R-0 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | |-------|-----|-------|---------|-----|--------|--------|--------| | IBF | OBF | IBOV | PSPMODE | - | TRISE2 | TRISE1 | TRISE0 | | bit 7 | | | | | | | bit 0 | bit 7 **IBF:** Input Buffer Full Status bit 1 = A word has been received and waiting to be read by the CPU 0 = No word has been received bit 6 OBF: Output Buffer Full Status bit 1 = The output buffer still holds a previously written word 0 = The output buffer has been read bit 5 **IBOV:** Input Buffer Overflow Detect bit (in Microprocessor mode) 1 = A write occurred when a previously input word has not been read (must be cleared in software) 0 = No overflow occurred bit 4 **PSPMODE:** Parallel Slave Port Mode Select bit 1 = Parallel Slave Port mode0 = General purpose I/O mode bit 3 **Unimplemented:** Read as '0' bit 2 TRISE2: RE2 Direction Control bit 1 = Input0 = Output bit 1 TRISE1: RE1 Direction Control bit 1 = Input 0 = Output bit 0 TRISE0: RE0 Direction Control bit 1 = Input 0 = Output Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown TABLE 10-9: PORTE I/O SUMMARY | Pin Name | Function | I/O | TRIS | Buffer | Description | |------------------|----------|-----|------|--------|-----------------------------------------------------------------------------------------------------------------| | RE0/RD/AN5 | RE0 | OUT | 0 | DIG | LATE<0> data output. | | | | IN | 1 | ST | PORTE<0> data input. | | | RD | IN | 1 | TTL | PSP read enable input. | | | AN5 | IN | 1 | ANA | A/D input channel 5. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | RE1/WR/AN6/C1OUT | RE1 | OUT | 0 | DIG | LATE<1> data output. | | | | IN | 1 | ST | PORTE<1> data input. | | | WR | IN | 1 | TTL | PSP write enable input. | | | AN6 | IN | 1 | ANA | A/D input channel 6. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | | C1OUT | OUT | 0 | DIG | Comparator 1 output. | | RE2/CS/AN7/C2OUT | RE2 | OUT | 0 | DIG | LATE<2> data output. | | | | IN | 1 | ST | PORTE<2> data input. | | | CS | IN | 1 | TTL | PSP chip select input. | | | AN7 | IN | 1 | ANA | A/D input channel 7. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | | C2OUT | OUT | 0 | DIG | Comparator 2 output. | | MCLR/VPP/RE3 | MCLR | IN | х | ST | External Reset input. Disabled when MCLRE configuration bit is '1'. | | | VPP | IN | х | ANA | High-voltage detection; used by ICSP™ operation. | | | RE3 | IN | 1 | ST | PORTE<3> data input. Disabled when MCLRE configuration bit is '0'. | **Legend:** PWR = Power Supply, OUT = Output, IN = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input, TTL = TTL Buffer Input TABLE 10-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |----------------------|-------|-------|-------|---------|----------------------|-----------|------------|--------|----------------------------| | PORTE <sup>(3)</sup> | _ | _ | | _ | RE3 <sup>(1,2)</sup> | RE2 | RE1 | RE0 | 52 | | LATE <sup>(2)</sup> | _ | _ | _ | _ | _ | LATE Data | Output Reg | ister | 52 | | TRISE <sup>(3)</sup> | IBF | OBF | IBOV | PSPMODE | _ | TRISE2 | TRISE1 | TRISE0 | 52 | | ADCON1 | 1 | 1 | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 50 | | CMCON <sup>(3)</sup> | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTE. **Note 1:** Implemented only when Master Clear functionality is disabled (MCLRE configuration bit = 0). - 2: RE3 is the only PORTE bit implemented on both PIC18F2X80 and PIC18F4X80 devices. All other bits are implemented only when PORTE is implemented (i.e., PIC18F4X80 devices). - **3:** These registers are unimplemented on PIC18F2X80 devices. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 143 #### 10.6 Parallel Slave Port Note: The Parallel Slave Port is only available on PIC18F4X80 devices. In addition to its function as a general I/O port, PORTD can also operate as an 8-bit wide Parallel Slave Port (PSP) or microprocessor port. PSP operation is controlled by the 4 upper bits of the TRISE register (Register 10-1). Setting control bit, PSPMODE (TRISE<4>), enables PSP operation, as long as the Enhanced CCP module is not operating in dual output or quad output PWM mode. In Slave mode, the port is asynchronously readable and writable by the external world. The PSP can directly interface to an 8-bit microprocessor data bus. The external microprocessor can read or write the PORTD latch as an 8-bit latch. Setting the control bit PSPMODE enables the PORTE I/O pins to become control inputs for the microprocessor port. When set, port pin RE0 is the $\overline{\text{RD}}$ input, RE1 is the $\overline{\text{WR}}$ input and RE2 is the $\overline{\text{CS}}$ (Chip Select) input. For this functionality, the corresponding data direction bits of the TRISE register (TRISE<2:0>) must be configured as inputs (set). The A/D port configuration bits, PFCG3:PFCG0 (ADCON1<3:0>), must also be set to '1010'. A write to the PSP occurs when both the $\overline{\text{CS}}$ and $\overline{\text{WR}}$ lines are first detected low and ends when either are detected high. The PSPIF and IBF flag bits are both set when the write ends. A read from the PSP occurs when both the $\overline{CS}$ and $\overline{RD}$ lines are first detected low. The data in PORTD is read out and the OBF bit is set. If the user writes new data to PORTD to set OBF, the data is immediately read out; however, the OBF bit is not set. When either the $\overline{\text{CS}}$ or $\overline{\text{RD}}$ lines are detected high, the PORTD pins return to the input state and the PSPIF bit is set. User applications should wait for PSPIF to be set before servicing the PSP; when this happens, the IBF and OBF bits can be polled and the appropriate action taken. The timing for the control signals in Write and Read modes is shown in Figure 10-3 and Figure 10-4, respectively. FIGURE 10-2: PORTD AND PORTE BLOCK DIAGRAM (PARALLEL SLAVE PORT) FIGURE 10-3: PARALLEL SLAVE PORT WRITE WAVEFORMS FIGURE 10-4: PARALLEL SLAVE PORT READ WAVEFORMS TABLE 10-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |----------------------|----------|----------------|--------------|----------------|------------|-----------|-------------|--------|----------------------------| | PORTD <sup>(1)</sup> | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | 52 | | LATD <sup>(1)</sup> | PORTD Da | ta Latch Regi | ster (Read a | nd Write to Da | ata Latch) | | | | 52 | | TRISD <sup>(1)</sup> | PORTD Da | ta Direction C | ontrol Regis | ter | | | | | 52 | | PORTE <sup>(1)</sup> | _ | _ | _ | _ | RE3 | RE2 | RE1 | RE0 | 52 | | LATE <sup>(1)</sup> | _ | _ | _ | _ | _ | LATE Data | Output bits | | 52 | | TRISE <sup>(1)</sup> | IBF | OBF | IBOV | PSPMODE | _ | TRISE2 | TRISE1 | TRISE0 | 52 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | PIR1 | PSPIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | PIE1 | PSPIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | IPR1 | PSPIP | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | ADCON1 | _ | _ | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 50 | | CMCON <sup>(1)</sup> | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Parallel Slave Port. Note 1: These registers are available on PIC18F4X80 devices only. NOTES: #### 11.0 **TIMERO MODULE** The Timer0 module incorporates the following features: - · Software selectable operation as a timer or counter in both 8-bit or 16-bit modes - · Readable and writable registers - · Dedicated 8-bit, software programmable prescaler - Selectable clock source (internal or external) - · Edge select for external clock - · Interrupt-on-overflow The T0CON register (Register 11-1) controls all aspects of the module's operation, including the prescale selection. It is both readable and writable. A simplified block diagram of the Timer0 module in 8-bit mode is shown in Figure 11-1. Figure 11-2 shows a simplified block diagram of the Timer0 module in 16-bit mode. #### REGISTER 11-1: **TOCON: TIMERO CONTROL REGISTER** | R/W-1 |--------|--------|-------|-------|-------|-------|-------|-------| | TMR0ON | T08BIT | T0CS | T0SE | PSA | T0PS2 | T0PS1 | T0PS0 | | bit 7 | | | | | | | bit 0 | bit 7 TMR0ON: Timer0 On/Off Control bit 1 = Enables Timer0 0 = Stops Timer0 bit 6 T08BIT: Timer0 8-bit/16-bit Control bit 1 = Timer0 is configured as an 8-bit timer/counter 0 = Timer0 is configured as a 16-bit timer/counter bit 5 T0CS: Timer0 Clock Source Select bit 1 = Transition on T0CKI pin 0 = Internal instruction cycle clock (CLKO) bit 4 T0SE: Timer0 Source Edge Select bit 1 = Increment on high-to-low transition on TOCKI pin 0 = Increment on low-to-high transition on T0CKI pin bit 3 PSA: Timer0 Prescaler Assignment bit 1 = TImer0 prescaler is NOT assigned. Timer0 clock input bypasses prescaler. 0 = Timer0 prescaler is assigned. Timer0 clock input comes from prescaler output. bit 2-0 T0PS2:T0PS0: Timer0 Prescaler Select bits 111 = 1:256 Prescale value 110 = 1:128 Prescale value 101 = 1:64 Prescale value 100 = 1:32 Prescale value 011 = 1:16 Prescale value 010 = 1:8Prescale value 0.01 = 1:4Prescale value 000 = 1:2Prescale value #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown **Preliminary** © 2004 Microchip Technology Inc. DS39637A-page 147 #### 11.1 Timer0 Operation Timer0 can operate as either a timer or a counter; the mode is selected by clearing the TOCS bit (T0CON<5>). In Timer mode, the module increments on every clock by default unless a different prescaler value is selected (see **Section 11.3 "Prescaler"**). If the TMR0 register is written to, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register. The Counter mode is selected by setting the T0CS bit (= 1). In Counter mode, Timer0 increments either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit, T0SE (T0CON<4>); clearing this bit selects the rising edge. Restrictions on the external clock input are discussed below. An external clock source can be used to drive Timer0; however, it must meet certain requirements to ensure that the external clock can be synchronized with the internal phase clock (Tosc). There is a delay between synchronization and the onset of incrementing the timer/counter. # 11.2 Timer0 Reads and Writes in 16-Bit Mode TMR0H is not the actual high byte of Timer0 in 16-bit mode; it is actually a buffered version of the real high byte of Timer0, which is not directly readable nor writable (refer to Figure 11-2). TMR0H is updated with the contents of the high byte of Timer0 during a read of TMR0L. This provides the ability to read all 16 bits of Timer0 without having to verify that the read of the high and low byte were valid, due to a rollover between successive reads of the high and low byte. Similarly, a write to the high byte of Timer0 must also take place through the TMR0H Buffer register. The high byte is updated with the contents of TMR0H when a write occurs to TMR0L. This allows all 16 bits of Timer0 to be updated at once. FIGURE 11-1: TIMERO BLOCK DIAGRAM (8-BIT MODE) #### FIGURE 11-2: TIMERO BLOCK DIAGRAM (16-BIT MODE) #### 11.3 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module. The prescaler is not directly readable or writable; its value is set by the PSA and T0PS2:T0PS0 bits (T0CON<3:0>) which determine the prescaler assignment and prescale ratio. Clearing the PSA bit assigns the prescaler to the Timer0 module. When it is assigned, prescale values from 1:2 through 1:256 in power-of-2 increments are selectable. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF TMR0, MOVWF TMR0, BSF TMR0, etc.) clear the prescaler count. **Note:** Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count but will not change the prescaler assignment. # 11.3.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control and can be changed "on-the-fly" during program execution. #### 11.4 Timer0 Interrupt The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h in 8-bit mode, or from FFFFh to 0000h in 16-bit mode. This overflow sets the TMR0IF flag bit. The interrupt can be masked by clearing the TMR0IE bit (INTCON<5>). Before reenabling the interrupt, the TMR0IF bit must be cleared in software by the Interrupt Service Routine. Since Timer0 is shut down in Sleep mode, the TMR0 interrupt cannot awaken the processor from Sleep. TABLE 11-1: REGISTERS ASSOCIATED WITH TIMERO | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |--------|------------|-------------------------------------------|------------------------------|--------|-------|--------|--------|-------|----------------------------|--| | TMR0L | Timer0 Mod | 0 Module Low Byte Register | | | | | | | | | | TMR0H | Timer0 Mod | lule High Byt | e Register | | | | | | 50 | | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | | T0CON | TMR0ON | ON TO8BIT TOCS TOSE PSA TOPS2 TOPS1 TOPS0 | | | | | | | | | | TRISA | _ | PORTA Dat | ORTA Data Direction Register | | | | | | | | **Legend:** — = unimplemented locations, read as '0'. Shaded cells are not used by Timer0. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 149 NOTES: #### 12.0 TIMER1 MODULE The Timer1 timer/counter module incorporates these features: - Software selectable operation as a 16-bit timer or counter - Readable and writable 8-bit registers (TMR1H and TMR1L) - Selectable clock source (internal or external) with device clock or Timer1 oscillator internal options - Interrupt-on-overflow - · Module Reset on CCP special event trigger - Device clock status flag (T1RUN) A simplified block diagram of the Timer1 module is shown in Figure 12-1. A block diagram of the module's operation in Read/Write mode is shown in Figure 12-2. The module incorporates its own low-power oscillator to provide an additional clocking option. The Timer1 oscillator can also be used as a low-power clock source for the microcontroller in power managed operation. Timer1 can also be used to provide Real-Time Clock (RTC) functionality to applications with only a minimal addition of external components and code overhead. Timer1 is controlled through the T1CON Control register (Register 12-1). It also contains the Timer1 Oscillator Enable bit (T1OSCEN). Timer1 can be enabled or disabled by setting or clearing control bit, TMR1ON (T1CON<0>). #### REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|---------|---------|---------|--------|--------|--------| | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | | hit 7 | | | | | | | hit Ω | - bit 7 RD16: 16-bit Read/Write Mode Enable bit - 1 = Enables register read/write of Tlmer1 in one 16-bit operation - 0 = Enables register read/write of Timer1 in two 8-bit operations - bit 6 T1RUN: Timer1 System Clock Status bit - 1 = Device clock is derived from Timer1 oscillator - 0 = Device clock is derived from another source - bit 5-4 T1CKPS1:T1CKPS0: Timer1 Input Clock Prescale Select bits - 11 = 1:8 Prescale value - 10 = 1:4 Prescale value - 01 = 1:2 Prescale value - 00 = 1:1 Prescale value - bit 3 T10SCEN: Timer1 Oscillator Enable bit - 1 = Timer1 oscillator is enabled - 0 = Timer1 oscillator is shut off The oscillator inverter and feedback resistor are turned off to eliminate power drain. bit 2 T1SYNC: Timer1 External Clock Input Synchronization Select bit #### When TMR1CS = 1: - 1 = Do not synchronize external clock input - 0 = Synchronize external clock input #### When TMR1CS = 0: This bit is ignored. Timer1 uses the internal clock when TMR1CS = 0. - bit 1 TMR1CS: Timer1 Clock Source Select bit - 1 = External clock from pin RC0/T10SO/T13CKI (on the rising edge) - 0 = Internal clock (Fosc/4) - bit 0 TMR10N: Timer1 On bit - 1 = Enables Timer1 - 0 = Stops Timer1 | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### 12.1 Timer1 Operation Timer1 can operate in one of these modes: - Timer - · Synchronous Counter - · Asynchronous Counter The operating mode is determined by the clock select bit, TMR1CS (T1CON<1>). When TMR1CS is cleared (= 0), Timer1 increments on every internal instruction cycle (Fosc/4). When the bit is set, Timer1 increments on every rising edge of the Timer1 external clock input or the Timer1 oscillator, if enabled. When Timer1 is enabled, the RC1/T1OSI and RC0/T1OSO/T13CKI pins become inputs. This means the values of TRISC<1:0> are ignored and the pins are read as '0'. #### FIGURE 12-1: TIMER1 BLOCK DIAGRAM FIGURE 12-2: TIMER1 BLOCK DIAGRAM (16-BIT READ/WRITE MODE) #### 12.2 Timer1 16-Bit Read/Write Mode Timer1 can be configured for 16-bit reads and writes (see Figure 12-2). When the RD16 control bit (T1CON<7>) is set, the address for TMR1H is mapped to a buffer register for the high byte of Timer1. A read from TMR1L will load the contents of the high byte of Timer1 into the Timer1 High Byte Buffer register. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, has become invalid due to a rollover between reads. A write to the high byte of Timer1 must also take place through the TMR1H Buffer register. The Timer1 high byte is updated with the contents of TMR1H when a write occurs to TMR1L. This allows a user to write all 16 bits to both the high and low bytes of Timer1 at once. The high byte of Timer1 is not directly readable or writable in this mode. All reads and writes must take place through the Timer1 High Byte Buffer register. Writes to TMR1H do not clear the Timer1 prescaler. The prescaler is only cleared on writes to TMR1L. #### 12.3 Timer1 Oscillator An on-chip crystal oscillator circuit is incorporated between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting the Timer1 Oscillator Enable bit, T1OSCEN (T1CON<3>). The oscillator is a low-power circuit rated for 32 kHz crystals. It will continue to run during all power managed modes. The circuit for a typical LP oscillator is shown in Figure 12-3. Table 12-1 shows the capacitor selection for the Timer1 oscillator. The user must provide a software time delay to ensure proper start-up of the Timer1 oscillator. FIGURE 12-3: EXTERNAL COMPONENTS FOR THE TIMER1 LP OSCILLATOR TABLE 12-1: CAPACITOR SELECTION FOR THE TIMER OSCILLATOR<sup>(1-4)</sup> | Osc Type | Freq | C1 | C2 | |----------|--------|-------|-------| | LP | 32 kHz | 27 pF | 27 pF | - **Note 1:** Microchip suggests these values as a starting point in validating the oscillator circuit. - 2: Higher capacitance increases the stability of the oscillator but also increases the start-up time. - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - **4:** Capacitor values are for design guidance only. # 12.3.1 USING TIMER1 AS A CLOCK SOURCE The Timer1 oscillator is also available as a clock source in power managed modes. By setting the clock select bits, SCS1:SCS0 (OSCCON<1:0>), to '01', the device switches to SEC\_RUN mode; both the CPU and peripherals are clocked from the Timer1 oscillator. If the IDLEN bit (OSCCON<7>) is cleared and a SLEEP instruction is executed, the device enters SEC\_IDLE mode. Additional details are available in **Section 3.0** "Power Managed Modes". Whenever the Timer1 oscillator is providing the clock source, the Timer1 system clock status flag, T1RUN (T1CON<6>), is set. This can be used to determine the controller's current clocking mode. It can also indicate the clock source being currently used by the Fail-Safe Clock Monitor. If the Clock Monitor is enabled and the Timer1 oscillator fails while providing the clock, polling the T1RUN bit will indicate whether the clock is being provided by the Timer1 oscillator or another source. #### 12.3.2 LOW-POWER TIMER1 OPTION The Timer1 oscillator can operate at two distinct levels of power consumption based on device configuration. When the LPT1OSC configuration bit is set, the Timer1 oscillator operates in a low-power mode. When LPT1OSC is not set, Timer1 operates at a higher power level. Power consumption for a particular mode is relatively constant, regardless of the device's operating mode. The default Timer1 configuration is the higher power mode. As the low-power Timer1 mode tends to be more sensitive to interference, high noise environments may cause some oscillator instability. The low-power option is, therefore, best suited for low noise applications where power conservation is an important design consideration. ### 12.3.3 TIMER1 OSCILLATOR LAYOUT CONSIDERATIONS The Timer1 oscillator circuit draws very little power during operation. Due to the low-power nature of the oscillator, it may also be sensitive to rapidly changing signals in close proximity. The oscillator circuit, shown in Figure 12-3, should be located as close as possible to the microcontroller. There should be no circuits passing within the oscillator circuit boundaries other than Vss or VDD. If a high-speed circuit must be located near the oscillator (such as the CCP1 pin in Output Compare or PWM mode, or the primary oscillator using the OSC2 pin), a grounded guard ring around the oscillator circuit, as shown in Figure 12-4, may be helpful when used on a single-sided PCB or in addition to a ground plane. FIGURE 12-4: OSCILLATOR CIRCUIT WITH GROUNDED GUARD RING #### 12.4 Timer1 Interrupt The TMR1 register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The Timer1 interrupt, if enabled, is generated on overflow, which is latched in interrupt flag bit, TMR1IF (PIR1<0>). This interrupt can be enabled or disabled by setting or clearing the Timer1 Interrupt Enable bit, TMR1IE (PIE1<0>). # 12.5 Resetting Timer1 Using the CCP Special Event Trigger If either of the CCP modules is configured in Compare mode to generate a special event trigger (CCP1M3:CCP1M0 or CCP2M3:CCP2M0 = 1011), this signal will reset Timer1. The trigger from ECCP1 will also start an A/D conversion if the A/D module is enabled (see Section 15.3.4 "Special Event Trigger" for more information.). The module must be configured as either a timer or a synchronous counter to take advantage of this feature. When used this way, the CCPRH:CCPRL register pair effectively becomes a period register for Timer1. If Timer1 is running in Asynchronous Counter mode, this Reset operation may not work. In the event that a write to Timer1 coincides with a special event trigger, the write operation will take precedence. **Note:** The special event triggers from the ECCP1 module will not set the TMR1IF interrupt flag bit (PIR1<0>). # 12.6 Using Timer1 as a Real-Time Clock Adding an external LP oscillator to Timer1 (such as the one described in **Section 12.3 "Timer1 Oscillator"** above) gives users the option to include RTC functionality to their applications. This is accomplished with an inexpensive watch crystal to provide an accurate time base and several lines of application code to calculate the time. When operating in Sleep mode and using a battery or supercapacitor as a power source, it can completely eliminate the need for a separate RTC device and battery backup. The application code routine, RTCisr, shown in Example 12-1, demonstrates a simple method to increment a counter at one-second intervals using an Interrupt Service Routine. Incrementing the TMR1 register pair to overflow triggers the interrupt and calls the routine, which increments the seconds counter by one; additional counters for minutes and hours are incremented as the previous counter overflow. Since the register pair is 16 bits wide, counting up to overflow the register directly from a 32.768 kHz clock would take 2 seconds. To force the overflow at the required one-second intervals, it is necessary to preload it. The simplest method is to set the MSb of TMR1H with a BSF instruction. Note that the TMR1L register is never preloaded or altered; doing so may introduce cumulative error over many cycles. For this method to be accurate, Timer1 must operate in Asynchronous mode and the Timer1 overflow interrupt must be enabled (PIE1<0> = 1) as shown in the routine, RTCinit. The Timer1 oscillator must also be enabled and running at all times. #### EXAMPLE 12-1: IMPLEMENTING A REAL-TIME CLOCK USING A TIMER1 INTERRUPT SERVICE ``` RTCinit MOVLW 80h ; Preload TMR1 register pair MOVWF TMR1H ; for 1 second overflow CLRF TMR1L MOVLW b'00001111'; Configure for external clock, MOVWF T10SC ; Asynchronous operation, external oscillator ; Initialize timekeeping registers CLRF secs CLRF mins MOVIW .12 MOVWF hours BSF PIE1, TMR1IE ; Enable Timer1 interrupt RETURN RTCisr TMR1H, 7 ; Preload for 1 sec overflow BSF BCF PIR1, TMR1IF ; Clear interrupt flag INCF secs, F ; Increment seconds ; 60 seconds elapsed? MOVLW .59 CPFSGT secs RETURN ; No, done CLRF secs ; Clear seconds INCF mins, F ; Increment minutes MOVLW .59 ; 60 minutes elapsed? CPFSGT mins RETURN ; No, done CLRF mins ; clear minutes INCF hours, F ; Increment hours .23 MOVLW ; 24 hours elapsed? CPFSGT hours RETURN ; No, done MOVLW .01 ; Reset hours to 1 MOVWF hours ; Done RETURN ``` #### TABLE 12-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |--------|----------------------------|---------------|---------|---------|---------|--------|--------|--------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | TMR1L | Timer1 Reg | gister, Low B | yte | | | | | | 50 | | TMR1H | TImer1 Register, High Byte | | | | | | | 50 | | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 50 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module. Note 1: These bits are unimplemented on PIC18F2X80 devices; always maintain these bits clear. NOTES: #### 13.0 TIMER2 MODULE The Timer2 module timer incorporates the following features: - 8-bit timer and period registers (TMR2 and PR2, respectively) - Readable and writable (both registers) - Software programmable prescaler (1:1, 1:4 and 1:16) - Software programmable postscaler (1:1 through 1:16) - Interrupt on TMR2-to-PR2 match - Optional use as the shift clock for the MSSP module The module is controlled through the T2CON register (Register 13-1), which enables or disables the timer and configures the prescaler and postscaler. Timer2 can be shut off by clearing control bit, TMR2ON (T2CON<2>), to minimize power consumption. A simplified block diagram of the module is shown in Figure 13-1. #### 13.1 Timer2 Operation In normal operation, TMR2 is incremented from 00h on each clock (Fosc/4). A 2-bit counter/prescaler on the clock input gives direct input, divide-by-4 and divide-by-16 prescale options; these are selected by the prescaler control bits, T2CKPS1:T2CKPS0 (T2CON<1:0>). The value of TMR2 is compared to that of the period register, PR2, on each clock cycle. When the two values match, the comparator generates a match signal as the timer output. This signal also resets the value of TMR2 to 00h on the next cycle and drives the output counter/postscaler (see Section 13.2 "Timer2 Interrupt"). The TMR2 and PR2 registers are both directly readable and writable. The TMR2 register is cleared on any device Reset, while the PR2 register initializes at FFh. Both the prescaler and postscaler counters are cleared on the following events: - a write to the TMR2 register - a write to the T2CON register - any device Reset (Power-on Reset, MCLR Reset, Watchdog Timer Reset or Brown-out Reset) TMR2 is not cleared when T2CON is written. #### REGISTER 13-1: T2CON: TIMER2 CONTROL REGISTER | U-0 | R/W-0 |-------|----------|----------|----------|----------|--------|---------|---------| | _ | T2OUTPS3 | T2OUTPS2 | T2OUTPS1 | T2OUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | | bit 7 | | | | | | | bit 0 | bit 7 Unimplemented: Read as '0' bit 6-3 T20UTPS3:T20UTPS0: Timer2 Output Postscale Select bits 0000 = 1:1 postscale 0001 = 1:2 postscale • 1111 = 1:16 postscale bit 2 TMR2ON: Timer2 On bit 1 = Timer2 is on 0 = Timer2 is off bit 1-0 T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 1x = Prescaler is 16 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 13.2 Timer2 Interrupt Timer2 also can generate an optional device interrupt. The Timer2 output signal (TMR2-to-PR2 match) provides the input for the 4-bit output counter/postscaler. This counter generates the TMR2 match interrupt flag which is latched in TMR2IF (PIR1<1>). The interrupt is enabled by setting the TMR2 Match Interrupt Enable bit, TMR2IE (PIE1<1>). A range of 16 postscale options (from 1:1 through 1:16 inclusive) can be selected with the postscaler control bits, T2OUTPS3:T2OUTPS0 (T2CON<6:3>). #### 13.3 TMR2 Output The unscaled output of TMR2 is available primarily to the CCP modules, where it is used as a time base for operations in PWM mode. Timer2 can be optionally used as the shift clock source for the MSSP module operating in SPI mode. Additional information is provided in **Section 17.0** "**Master Synchronous Serial Port (MSSP) Module**". FIGURE 13-1: TIMER2 BLOCK DIAGRAM TABLE 13-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |--------|------------------------|-----------|----------|----------|----------|--------|---------|---------|----------------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | | TMR2 | Timer2 Reg | jister | | | | | | | 50 | | | T2CON | | T2OUTPS3 | T2OUTPS2 | T2OUTPS1 | T2OUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | 50 | | | PR2 | Timer2 Period Register | | | | | | | | | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Timer2 module. Note 1: These bits are unimplemented on PIC18F2X80 devices; always maintain these bits clear. #### 14.0 TIMER3 MODULE The Timer3 module timer/counter incorporates these features: - Software selectable operation as a 16-bit timer or counter - Readable and writable 8-bit registers (TMR3H and TMR3L) - Selectable clock source (internal or external) with device clock or Timer1 oscillator internal options - Interrupt-on-overflow - · Module Reset on CCP special event trigger A simplified block diagram of the Timer3 module is shown in Figure 14-1. A block diagram of the module's operation in Read/Write mode is shown in Figure 14-2. The Timer3 module is controlled through the T3CON register (Register 14-1). It also selects the clock source options for the CCP modules (see **Section 15.1.1** "CCP Modules and Timer Resources" for more information). #### REGISTER 14-1: T3CON: TIMER3 CONTROL REGISTER | R/W-0 |-------|------------------------|---------|---------|-----------------------|--------|--------|--------| | RD16 | T3ECCP1 <sup>(1)</sup> | T3CKPS1 | T3CKPS0 | T3CCP1 <sup>(1)</sup> | T3SYNC | TMR3CS | TMR3ON | | bit 7 | | | | | | | bit 0 | - bit 7 RD16: 16-bit Read/Write Mode Enable bit - 1 = Enables register read/write of Timer3 in one 16-bit operation - 0 = Enables register read/write of Timer3 in two 8-bit operations - bit 6,3 T3ECCP1: Timer3 and Timer1 to CCPx Enable bits<sup>(1)</sup> - 1x = Timer3 is the capture/compare clock source for both CCP and ECCP modules - 01 = Timer3 is the capture/compare clock source for ECCP1; - Timer1 is the capture/compare clock source for CCP1 - 00 = Timer1 is the capture/compare clock source for both CCP and ECCP modules - Note 1: These bits are available on PIC18F4X80 devices only. - bit 5-4 T3CKPS1:T3CKPS0: Timer3 Input Clock Prescale Select bits - 11 = 1:8 prescale value - 10 = 1:4 prescale value - 01 = 1:2 prescale value - 00 = 1:1 prescale value - bit 2 T3SYNC: Timer3 External Clock Input Synchronization Control bit (Not usable if the device clock comes from Timer1/Timer3.) #### When TMR3CS = 1: - 1 = Do not synchronize external clock input - 0 = Synchronize external clock input #### When TMR3CS = 0: This bit is ignored. Timer3 uses the internal clock when TMR3CS = 0. - bit 1 TMR3CS: Timer3 Clock Source Select bit - 1 = External clock input from Timer1 oscillator or T13CKI (on the rising edge after the first falling edge) - 0 = Internal clock (Fosc/4) - bit 0 TMR3ON: Timer3 On bit - 1 = Enables Timer3 - 0 = Stops Timer3 | Lea | CII | u. | |-----|-----|----| | | | | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared <math>x = Bit is unknown #### 14.1 Timer3 Operation Timer3 can operate in one of three modes: - Timer - · Synchronous Counter - · Asynchronous Counter The operating mode is determined by the clock select bit, TMR3CS (T3CON<1>). When TMR3CS is cleared (= 0), Timer3 increments on every internal instruction cycle (Fosc/4). When the bit is set, Timer3 increments on every rising edge of the Timer1 external clock input or the Timer1 oscillator if enabled. As with Timer1, the RC1/T1OSI and RC0/T1OSO/T13CKI pins become inputs when the Timer1 oscillator is enabled. This means the values of TRISC<1:0> are ignored and the pins are read as '0'. #### FIGURE 14-1: TIMER3 BLOCK DIAGRAM #### FIGURE 14-2: TIMER3 BLOCK DIAGRAM (16-BIT READ/WRITE MODE) #### 14.2 Timer3 16-Bit Read/Write Mode Timer3 can be configured for 16-bit reads and writes (see Figure 14-2). When the RD16 control bit (T3CON<7>) is set, the address for TMR3H is mapped to a buffer register for the high byte of Timer3. A read from TMR3L will load the contents of the high byte of Timer3 into the Timer3 High Byte Buffer register. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, has become invalid due to a rollover between reads. A write to the high byte of Timer3 must also take place through the TMR3H Buffer register. The Timer3 high byte is updated with the contents of TMR3H when a write occurs to TMR3L. This allows a user to write all 16 bits to both the high and low bytes of Timer3 at once. The high byte of Timer3 is not directly readable or writable in this mode. All reads and writes must take place through the Timer3 High Byte Buffer register. Writes to TMR3H do not clear the Timer3 prescaler. The prescaler is only cleared on writes to TMR3L. # 14.3 Using the Timer1 Oscillator as the Timer3 Clock Source The Timer1 internal oscillator may be used as the clock source for Timer3. The Timer1 oscillator is enabled by setting the T1OSCEN (T1CON<3>) bit. To use it as the Timer3 clock source, the TMR3CS bit must also be set. As previously noted, this also configures Timer3 to increment on every rising edge of the oscillator source. The Timer1 oscillator is described in **Section 12.0** "Timer1 Module". #### 14.4 Timer3 Interrupt The TMR3 register pair (TMR3H:TMR3L) increments from 0000h to FFFFh and overflows to 0000h. The Timer3 interrupt, if enabled, is generated on overflow and is latched in the interrupt flag bit, TMR3IF (PIR2<1>). This interrupt can be enabled or disabled by setting or clearing the Timer3 Interrupt Enable bit, TMR3IE (PIE2<1>). #### 14.5 Resetting Timer3 Using the CCP Special Event Trigger If the ECCP1 module is configured to generate a special event trigger in Compare mode (ECCP1M3:ECCP1M0 = 1011), this signal will reset Timer3. It will also start an A/D conversion if the A/D module is enabled (see **Section 15.3.4 "Special Event Trigger"** for more information.). The module must be configured as either a timer or synchronous counter to take advantage of this feature. When used this way, the ECCPR2H:ECCPR2L register pair effectively becomes a period register for Timer3. If Timer3 is running in Asynchronous Counter mode, the Reset operation may not work. In the event that a write to Timer3 coincides with a special event trigger from a CCP module, the write will take precedence. **Note:** The special event triggers from the ECCP1 module will not set the TMR3IF interrupt flag bit (PIR1<0>). TABLE 14-1: REGISTERS ASSOCIATED WITH TIMER3 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |--------|----------------------------|------------------------|---------|---------|-----------------------|--------|--------|------------------------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | PIR2 | OSCFIF | CMIF <sup>(2)</sup> | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF <sup>(2)</sup> | 51 | | PIE2 | OSCFIE | CMIE <sup>(2)</sup> | _ | EEIE | BCLIE | HLVDIE | TMR3IE | ECCP1IE <sup>(2)</sup> | 52 | | IPR2 | OSCFIP | CMIP <sup>(2)</sup> | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP <sup>(2)</sup> | 51 | | TMR3L | Timer3 Reg | gister, Low By | te | | | | | | 51 | | TMR3H | Timer3 Register, High Byte | | | | | | 51 | | | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 50 | | T3CON | RD16 | T3ECCP1 <sup>(1)</sup> | T3CKPS1 | T3CKPS0 | T3CCP1 <sup>(1)</sup> | T3SYNC | TMR3CS | TMR3ON | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Timer3 module. **Note 1:** These bits are available in PIC18F4X80 devices only. 2: These bits are available in PIC18F4X80 devices and reserved in PIC18F2X80 devices. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 161 NOTES: # 15.0 CAPTURE/COMPARE/PWM (CCP) MODULES PIC18F2480/2580 devices have one CCP module. PIC18F4480/4580 devices have two CCP (Capture/Compare/PWM) modules. CCP1, discussed in this chapter, implements standard Capture, Compare and Pulse-Width Modulation (PWM) modes. ECCP1 implements an Enhanced PWM mode. The ECCP implementation is discussed in **Section 16.0** "Enhanced Capture/Compare/PWM (ECCP) Module". The CCP1 module contains a 16-bit register which can operate as a 16-bit Capture register, a 16-bit Compare register or a PWM Master/Slave Duty Cycle register. For the sake of clarity, all CCP module operation in the following sections is described with respect to CCP1, but is equally applicable to ECCP1. Capture and Compare operations described in this chapter apply to all standard and Enhanced CCP modules. The operations of PWM mode, described in **Section 15.4 "PWM Mode"**, apply to ECCP1 only. #### REGISTER 15-1: CCP1CON: CAPTURE/COMPARE/PWM CONTROL REGISTER 1 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|--------|--------|--------|--------| | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | | bit 7 | | | | | | | bit 0 | bit 7-6 Unimplemented: Read as '0' bit 5-4 **DC1B1:DC1B0**: PWM Duty Cycle bit 1 and bit 0 for CCP1 Module Capture mode: Unused. Compare mode: Unused. PWM mode: These bits are the two LSbs (bit 1 and bit 0) of the 10-bit PWM duty cycle. The eight MSbs (DC19:DC12) of the duty cycle are found in ECCPR1L. bit 3-0 CCP1M3:CCP1M0: CCP Module 1 Mode Select bits 0000 = Capture/Compare/PWM disabled (resets CCP1 module) 0001 = Reserved 0010 = Compare mode, toggle output on match (CCP1IF bit is set) 0011 = Reserved 0100 = Capture mode, every falling edge or CAN message received (time-stamp)<sup>(1)</sup> 0101 = Capture mode, every rising edge or CAN message received (time-stamp)<sup>(1)</sup> 0110 = Capture mode, every 4th rising edge or every 4th CAN message received (time-stamp)<sup>(1)</sup> 0111 = Capture mode, every 16th rising edge or every 16th CAN message received (time-stamp)<sup>(1)</sup> 1000 = Compare mode: initialize CCP pin low; on compare match, force CCP pin high (CCPIF bit is set) 1001 = Compare mode: initialize CCP pin high; on compare match, force CCP pin low (CCPIF bit is set) 1010 = Compare mode: generate software interrupt on compare match (CCPIF bit is set, CCP1 pin reflects I/O state) 1011 = Compare mode: trigger special event, reset timer (TMR1 or TMR3, CCP1IF bit is set) 11xx = PWM mode Note 1: Selected by CANCAP (CIOCON<4>) bit; overrides the CCP1 input pin source. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### 15.1 CCP Module Configuration Each Capture/Compare/PWM module is associated with a control register (generically, CCPxCON) and a data register (CCPRx). The data register, in turn, is comprised of two 8-bit registers: CCPRxL (low byte) and CCPRxH (high byte). All registers are both readable and writable. ### 15.1.1 CCP MODULES AND TIMER RESOURCES The CCP modules utilize Timers 1, 2 or 3, depending on the mode selected. Timer1 and Timer3 are available to modules in Capture or Compare modes, while Timer2 is available for modules in PWM mode. TABLE 15-1: CCP MODE – TIMER RESOURCE | CCP/ECCP Mode | Timer Resource | |---------------|------------------| | Capture | Timer1 or Timer3 | | Compare | Timer1 or Timer3 | | PWM | Timer2 | The assignment of a particular timer to a module is determined by the Timer-to-CCP enable bits in the T3CON register (Register 14-1). Both modules may be active at any given time and may share the same timer resource if they are configured to operate in the same mode (Capture/Compare or PWM) at the same time. The interactions between the two modules are summarized in Figure 15-1 and Figure 15-2. TABLE 15-2: INTERACTIONS BETWEEN CCP1 AND ECCP1 FOR TIMER RESOURCES | CCP1 Mode | ECCP1 Mode | Interaction | |--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Capture | Capture | Each module can use TMR1 or TMR3 as the time base. Time base can be different for each CCP. | | Capture | Compare | CCP1 can be configured for the special event trigger to reset TMR1 or TMR3 (depending upon which time base is used). Automatic A/D conversions on trigger event can also be done. Operation of CCP1 could be affected if it is using the same timer as a time base. | | Compare | Capture | CCP1 can be configured for the special event trigger to reset TMR1 or TMR3 (depending upon which time base is used). Operation of CCP1 could be affected if it is using the same timer as a time base. | | Compare | Compare | Either module can be configured for the special event trigger to reset the time base. Automatic A/D conversions on ECCP1 trigger event can be done. Conflicts may occur if both modules are using the same time base. | | Capture | PWM <sup>(1)</sup> | None | | Compare | PWM <sup>(1)</sup> | None | | PWM <sup>(1)</sup> | Capture | None | | PWM <sup>(1)</sup> | Compare | None | | PWM <sup>(1)</sup> | PWM | Both PWMs will have the same frequency and update rate (TMR2 interrupt). | Note 1: Includes standard and Enhanced PWM operation. #### 15.2 Capture Mode In Capture mode, the ECCPR1H:ECCPR1L register pair captures the 16-bit value of the TMR1 or TMR3 registers when an event occurs on the CCP1 pin (RB3 or RC1, depending on device configuration). An event is defined as one of the following: - · every falling edge - · every rising edge - · every 4th rising edge - · every 16th rising edge The event is selected by the mode select bits, CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit, CCP1IF (PIR2<1>), is set; it must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value is overwritten by the new captured value. #### 15.2.1 CCP PIN CONFIGURATION In Capture mode, the appropriate CCPx pin should be configured as an input by setting the corresponding TRIS direction bit. **Note:** If RC2/CCP1 or RD4/PSP4/ECCP1/P1A is configured as an output, a write to the port can cause a capture condition. #### 15.2.2 TIMER1/TIMER3 MODE SELECTION The timers that are to be used with the capture feature (Timer1 and/or Timer3) must be running in Timer mode or Synchronized Counter mode. In Asynchronous Counter mode, the capture operation may not work. The timer to be used with each CCP module is selected in the T3CON register (see Section 15.1.1 "CCP Modules and Timer Resources"). #### 15.2.3 SOFTWARE INTERRUPT When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCPxIE interrupt enable bit clear to avoid false interrupts. The interrupt flag bit, CCPxIF, should also be cleared following any such change in operating mode. #### 15.2.4 CCP PRESCALER There are four prescaler settings in Capture mode; they are specified as part of the operating mode selected by the mode select bits (CCP1M3:CCP1M0). Whenever the CCP module is turned off or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any Reset will clear the prescaler counter. Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared; therefore, the first capture may be from a non-zero prescaler. Example 15-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt. #### 15.2.5 CAN MESSAGE TIME-STAMP The CAN capture event occurs when a message is received in any of the receive buffers. When configured, the CAN module provides the trigger to the CCP1 module to cause a capture event. This feature is provided to "time-stamp" the received CAN messages. This feature is enabled by setting the CANCAP bit of the CAN I/O Control register (CIOCON<4>). The message receive signal from the CAN module then takes the place of the events on RC2/CCP1. If this feature is selected, then four different capture options for CCP1M<3:0> are available: - 0100 every time a CAN message is received - 0101 every time a CAN message is received - 0110 every 4th time a CAN message is received - 0111 capture mode, every 16th time a CAN message is received ### EXAMPLE 15-1: CHANGING BETWEEN CAPTURE PRESCALERS | | | • | Turn CCP module off<br>Load WREG with the | |-------|---------|---|---------------------------------------------------------------------------| | MOVWF | CCP1CON | ; | new prescaler mode<br>value and CCP ON<br>Load CCP1CON with<br>this value | **CAPTURE MODE OPERATION BLOCK DIAGRAM** #### 15.3 Compare Mode In Compare mode, the 16-bit CCPR1 register value is constantly compared against either the TMR1 or TMR3 register pair value. When a match occurs, the CCP1 pin can be: - · driven high - · driven low - toggled (high-to-low or low-to-high) - remain unchanged (that is, reflects the state of the I/O latch) The action on the pin is based on the value of the mode select bits (ECCP1M3:ECCP1M0). At the same time, the interrupt flag bit ECCP1IF is set. #### 15.3.1 CCP PIN CONFIGURATION The user must configure the CCPx pin as an output by clearing the appropriate TRIS bit. Note: Clearing the CCP1CON register will force the RC2 compare output latch (depending on device configuration) to the default low level. This is not the PORTC I/O data latch. #### 15.3.2 TIMER1/TIMER3 MODE SELECTION Timer1 and/or Timer3 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work. #### 15.3.3 SOFTWARE INTERRUPT MODE When the Generate Software Interrupt mode is chosen (CCP1M3:CCP1M0 = 1010), the CCP1 pin is not affected. Only a CCP interrupt is generated, if enabled and the CCP1IE bit is set. #### 15.3.4 SPECIAL EVENT TRIGGER Both CCP modules are equipped with a special event trigger. This is an internal hardware signal generated in Compare mode to trigger actions by other modules. The special event trigger is enabled by selecting the Compare Special Event Trigger mode (CCP1M3:CCP1M0 = 1011). For either CCP module, the special event trigger resets the timer register pair for whichever timer resource is currently assigned as the module's time base. This allows the CCPRx registers to serve as a programmable period register for either timer. #### FIGURE 15-2: COMPARE MODE OPERATION BLOCK DIAGRAM TABLE 15-3: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE, TIMER1 AND TIMER3 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |-------------------------|-------------|---------------------------------------------|---------------|--------------|----------------|-------------|---------|------------------------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | RCON | IPEN | SBOREN | 1 | RI | TO | PD | POR | BOR | 50 | | IPR1 | PSPIP | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | PIR1 | PSPIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | PIE1 | PSPIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | IPR2 | OSCFIP | CMIP <sup>(2)</sup> | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP <sup>(2)</sup> | 51 | | PIR2 | OSCFIF | CMIF <sup>(2)</sup> | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF <sup>(2)</sup> | 52 | | PIE2 | OSCFIE | CMIE <sup>(2)</sup> | _ | EEIE | BCLIE | HLVDIE | TMR3IE | ECCP1IE <sup>(2)</sup> | 51 | | TRISB | PORTB Dat | a Direction R | egister | | | | | | 52 | | TRISC | PORTC Dat | ta Direction R | egister | | | | | | 52 | | TMR1L | Holding Reg | gister for the L | _east Signifi | cant Byte of | f the 16-bit 7 | ΓMR1 Regist | er | | 50 | | TMR1H | Holding Reg | gister for the N | Most Signific | ant Byte of | the 16-bit T | MR1 Registe | er | | 50 | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 50 | | TMR3H | Timer3 Reg | ister High Byt | e | | | | | | 51 | | TMR3L | Timer3 Reg | ister Low Byte | е | | | | | | 51 | | T3CON | RD16 | T3ECCP1 <sup>(1)</sup> | T3CKPS1 | T3CKPS0 | T3CCP1 | T3SYNC | TMR3CS | TMR3ON | 51 | | CCPR1L | Capture/Co | mpare/PWM I | Register 1 (I | SB) | | | | | 51 | | CCPR1H | Capture/Co | mpare/PWM I | Register 1 (I | MSB) | | | | | 51 | | CCP1CON | _ | — — DC1B1 DC1B0 CCP1M3 CCP1M2 CCP1M1 CCP1M0 | | | | | | | | | ECCPR1L <sup>(1)</sup> | Enhanced C | Capture/Comp | are/PWM R | egister 1 (L | .SB) | | | | 51 | | ECCPR1H <sup>(1)</sup> | Enhanced C | Capture/Comp | are/PWM R | egister 1 (N | /ISB) | | | - | 51 | | ECCP1CON <sup>(1)</sup> | EPWM1M1 | EPWM1M0 | EDC1B1 | EDC1B0 | ECCP1M3 | ECCP1M2 | ECCP1M1 | ECCP1M0 | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by Capture and Compare, Timer1 or Timer3. Note 1: These bits or registers are available on PIC18F4X80 devices only. <sup>2:</sup> These bits are available on PIC18F4X80 devices and reserved on PIC18F2X80 devices. #### 15.4 PWM Mode In Pulse-Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with a PORTB or PORTC data latch, the appropriate TRIS bit must be cleared to make the CCP1 pin an output. Note: Clearing the CCP1CON register will force the RC2 output latch (depending on device configuration) to the default low level. This is not the PORTC I/O data latch. Figure 15-3 shows a simplified block diagram of the CCP module in PWM mode. For a step-by-step procedure on how to set up the CCP module for PWM operation, see **Section 15.4.4** "**Setup for PWM Operation**". ### FIGURE 15-3: SIMPLIFIED PWM BLOCK DIAGRAM A PWM output (Figure 15-4) has a time base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period). #### FIGURE 15-4: PWM OUTPUT #### 15.4.1 PWM PERIOD The PWM period is specified by writing to the PR2 (PR4) register. The PWM period can be calculated using the following formula. #### **EQUATION 15-1:** PWM frequency is defined as 1/[PWM period]. When TMR1 (TMR3) is equal to PR2 (PR2), the following three events occur on the next increment cycle: - TMR2 is cleared - The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set) - The PWM duty cycle is latched from ECCPR1L into ECCPR1H Note: The Timer2 postscalers (see Section 13.0 "Timer2 Module") are not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output. #### 15.4.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing to the ECCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The ECCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by ECCPR1L:ECCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time. #### **EQUATION 15-2:** PWM Duty Cycle = (ECCPR1L:ECCP1CON<5:4>) • Tosc • (TMR2 Prescale Value) ECCPR1L and ECCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into ECCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, ECCPR1H is a read-only register. The ECCPR1H register and a 2-bit internal latch are used to double-buffer the PWM duty cycle. This double-buffering is essential for glitchless PWM operation. When the ECCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared. The maximum PWM resolution (bits) for a given PWM frequency is given by the equation. #### **EQUATION 15-3:** PWM Resolution (max) = $$\frac{\log\left(\frac{Fosc}{Fpwm}\right)}{\log(2)}$$ bits **Note:** If the PWM duty cycle value is longer than the PWM period, the ECCP1 pin will not be cleared. TABLE 15-4: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 40 MHz | PWM Frequency | 2.44 kHz | 9.77 kHz | 39.06 kHz | 156.25 kHz | 312.50 kHz | 416.67 kHz | |----------------------------|----------|----------|-----------|------------|------------|------------| | Timer Prescaler (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | FFh | FFh | FFh | 3Fh | 1Fh | 17h | | Maximum Resolution (bits) | 14 | 12 | 10 | 8 | 7 | 6.58 | # 15.4.3 PWM AUTO-SHUTDOWN (ECCP1 ONLY) The PWM auto-shutdown features of the Enhanced CCP module are available to ECCP1 in PIC18F4480/4580 (40/44-pin) devices. The operation of this feature is discussed in detail in **Section 16.4.7** "Enhanced PWM Auto-Shutdown". Auto-shutdown features are not available for CCP1. #### 15.4.4 SETUP FOR PWM OPERATION The following steps should be taken when configuring the CCP module for PWM operation: - Set the PWM period by writing to the PR2 register. - Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits. - Make the CCP1 pin an output by clearing the appropriate TRIS bit. - 4. Set the TMR2 prescale value, then enable Timer2 by writing to T2CON. - 5. Configure the CCP1 module for PWM operation. TABLE 15-5: REGISTERS ASSOCIATED WITH PWM AND TIMER2 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |-------------------------|-----------------------------------------------|-----------------------------------------------|---------------|----------|----------|---------|---------|---------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | RCON | IPEN | SBOREN | _ | RI | TO | PD | POR | BOR | 50 | | PIR1 | PSPIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | PIE1 | PSPIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | IPR1 | PSPIP | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | TRISB | PORTB Dat | a Direction R | Register | | | | | | 52 | | TRISC | PORTC Dat | ta Direction F | Register | | | | | | 52 | | TMR2 | Timer2 Mod | lule Register | | | | | | | 50 | | PR2 | Timer2 Mod | lule Period R | egister | | | | | | 50 | | T2CON | _ | T2OUTPS3 | T2OUTPS2 | T2OUTPS1 | T2OUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | 50 | | CCPR1L | Capture/Co | mpare/PWM | Register 1 (I | LSB) | | | | | 51 | | CCPR1H | Capture/Co | mpare/PWM | Register 1 (I | MSB) | | | | | 51 | | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 51 | | ECCPR1L <sup>(1)</sup> | Enhanced Capture/Compare/PWM Register 1 (LSB) | | | | | | | | 51 | | ECCPR1H <sup>(1)</sup> | Enhanced ( | Enhanced Capture/Compare/PWM Register 1 (MSB) | | | | | | | | | ECCP1CON <sup>(1)</sup> | EPWM1M1 | EPWM1M0 | EDC1B1 | EDC1B0 | ECCP1M3 | ECCP1M2 | ECCP1M1 | ECCP1M0 | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PWM or Timer2. Note 1: These registers are unimplemented on PIC18F2X80 devices. NOTES: # 16.0 ENHANCED CAPTURE/COMPARE/PWM (ECCP) MODULE **Note:** The ECCP1 module is implemented only in PIC18F4X80 (40/44-pin) devices. In PIC18F4480/4580 devices, ECCP1 is implemented as a standard CCP module with Enhanced PWM capabilities. These include the provision for 2 or 4 output channels, user selectable polarity, dead-band control and automatic shutdown and restart. The Enhanced features are discussed in detail in **Section 16.4** "Enhanced PWM Mode". Capture, Compare and single-output PWM functions of the ECCP module are the same as described for the standard CCP module. The control register for the Enhanced CCP module is shown in Register 16-1. It differs from the CCP1CON register in PIC18F2480/2580 devices in that the two Most Significant bits are implemented to control PWM functionality. #### REGISTER 16-1: ECCP1CON REGISTER (ECCP1 MODULE, PIC18F4480/4580 DEVICES) | R/W-0 |---------|---------|--------|--------|---------|---------|---------|---------| | EPWM1M1 | EPWM1M0 | EDC1B1 | EDC1B0 | ECCP1M3 | ECCP1M2 | ECCP1M1 | ECCP1M0 | | bit 7 | | | | | | | bit 0 | #### bit 7-6 **EPWM1M1:EPWM1M0:** Enhanced PWM Output Configuration bits If ECCP1M3:ECCP1M2 = 00, 01, 10: xx = P1A assigned as Capture/Compare input/output; P1B, P1C, P1D assigned as port pins If ECCP1M3:ECCP1M2 = 11: 00 = Single output: P1A modulated, P1B, P1C, P1D assigned as port pins 01 = Full-bridge output forward: P1D modulated; P1A active; P1B, P1C inactive 10 = Half-bridge output: P1A, P1B modulated with dead-band control; P1C, P1D assigned as port pins 11 = Full-bridge output reverse: P1B modulated; P1C active; P1A, P1D inactive #### bit 5-4 EDC1B1:EDC1B0: Enhanced PWM Duty Cycle bit 1 and bit 0 Capture mode: Unused. Compare mode: Unused. PWM mode: These bits are the two LSbs of the 10-bit PWM duty cycle. The eight MSbs of the duty cycle are found in CCPRxL. #### bit 3-0 ECCP1M3:ECCP1M0: Enhanced CCP Mode Select bits 0000 = Capture/Compare/PWM off (resets ECCP module) 0001 = Reserved 0010 = Compare mode, toggle output on match 0011 = Reserved 0100 = Capture mode, every falling edge 0101 = Capture mode, every rising edge 0110 = Capture mode, every 4th rising edge 0111 = Capture mode, every 16th rising edge 1000 = Compare mode, initialize ECCP pin low, set output on compare match (set ECCP1IF) 1001 = Compare mode, initialize ECCP pin high, clear output on compare match (set ECCP1IF) 1010 = Compare mode, generate software interrupt only, CCP pin reverts to I/O state 1011 = Compare mode, trigger special event (ECCP resets TMR1 or TMR3, sets ECCP1IF bit and starts the A/D conversion on ECCP1 match) 1100 = PWM mode; P1A, P1C active-high; P1B, P1D active-high 1101 = PWM mode; P1A, P1C active-high; P1B, P1D active-low 1110 = PWM mode; P1A, P1C active-low; P1B, P1D active-high 1111 = PWM mode; P1A, P1C active-low; P1B, P1D active-low #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown In addition to the expanded range of modes available through the CCP1CON register, the ECCP module has two additional registers associated with Enhanced PWM operation and auto-shutdown features. They are: - ECCP1DEL (Dead-band delay) - ECCP1AS (Auto-shutdown configuration) #### 16.1 ECCP Outputs and Configuration The Enhanced CCP module may have up to four PWM outputs, depending on the selected operating mode. These outputs, designated P1A through P1D, are multiplexed with I/O pins on PORTC and PORTD. The outputs that are active depend on the CCP operating mode selected. The pin assignments are summarized in Table 16-1. To configure the I/O pins as PWM outputs, the proper PWM mode must be selected by setting the EPWM1M1:EPWM1M0 and CCP1M3:CCP1M0 bits. The appropriate TRISC and TRISD direction bits for the port pins must also be set as outputs. ### 16.1.1 ECCP MODULES AND TIMER RESOURCES Like the standard CCP modules, the ECCP module can utilize Timers 1, 2 or 3, depending on the mode selected. Timer1 and Timer3 are available for modules in Capture or Compare modes, while Timer2 is available for modules in PWM mode. Interactions between the standard and Enhanced CCP modules are identical to those described for standard CCP modules. Additional details on timer resources are provided in Section 15.1.1 "CCP Modules and Timer Resources". #### 16.2 Capture and Compare Modes Except for the operation of the special event trigger discussed below, the Capture and Compare modes of the ECCP1 module are identical in operation to that of CCP1. These are discussed in detail in Section 15.2 "Capture Mode" and Section 15.3 "Compare Mode". #### 16.2.1 SPECIAL EVENT TRIGGER The special event trigger output of ECCP1 resets the TMR1 or TMR3 register pair, depending on which timer resource is currently selected. This allows the ECCP1 register to effectively be a 16-bit programmable period register for Timer1 or Timer3. The special event trigger for ECCP1 can also start an A/D conversion. In order to start the conversion, the A/D converter must be previously enabled. #### 16.3 Standard PWM Mode When configured in Single Output mode, the ECCP module functions identically to the standard CCP module in PWM mode, as described in **Section 15.4** "**PWM Mode**". This is also sometimes referred to as "Compatible CCP" mode, as in Table 16-1. Note: When setting up single output PWM operations, users are free to use either of the processes described in Section 15.4.4 "Setup for PWM Operation" or Section 16.4.9 "Setup for PWM Operation". The latter is more generic, but will work for either single or multi-output PWM. TABLE 16-1: PIN ASSIGNMENTS FOR VARIOUS ECCP1 MODES | ECCP Mode | CCP1CON<br>Configuration | RD4 | RD5 | RD6 | RD7 | | | | | |----------------|------------------------------|------|----------|----------|----------|--|--|--|--| | | All PIC18F4480/4580 devices: | | | | | | | | | | Compatible CCP | 00xx 11xx | CCP1 | RD5/PSP5 | RD6/PSP6 | RD7/PSP7 | | | | | | Dual PWM | 10xx 11xx | P1A | P1B | RD6/PSP6 | RD7/PSP7 | | | | | | Quad PWM | x1xx 11xx | P1A | P1B | P1C | P1D | | | | | **Legend:** x = Don't care. Shaded cells indicate pin assignments not used by ECCP1 in a given mode. #### 16.4 Enhanced PWM Mode The Enhanced PWM mode provides additional PWM output options for a broader range of control applications. The module is a backward compatible version of the standard CCP module and offers up to four outputs, designated P1A through P1D. Users are also able to select the polarity of the signal (either active-high or active-low). The module's output mode and polarity are configured by setting the EPWM1M1:EPWM1M0 and CCP1M3:CCP1M0 bits of the ECCP1CON register. Figure 16-1 shows a simplified block diagram of PWM operation. All control registers are double-buffered and are loaded at the beginning of a new PWM cycle (the period boundary when Timer2 resets) in order to prevent glitches on any of the outputs. The exception is the PWM Delay register, ECCP1DEL, which is loaded at either the duty cycle boundary or the boundary period (whichever comes first). Because of the buffering, the module waits until the assigned timer resets instead of starting immediately. This means that Enhanced PWM waveforms do not exactly match the standard PWM waveforms, but are instead offset by one full instruction cycle (4 Tosc). As before, the user must manually configure the appropriate TRIS bits for output. #### 16.4.1 PWM PERIOD The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following equation. #### **EQUATION 16-1:** PWM Period = $$[(PR2) + 1] \cdot 4 \cdot Tosc \cdot$$ (TMR2 Prescale Value) PWM frequency is defined as 1/[PWM period]. When TMR2 is equal to PR2, the following three events occur on the next increment cycle: · TMR2 is cleared Note: - The ECCP1 pin is set (if PWM duty cycle = 0%, the ECCP1 pin will not be set) - The PWM duty cycle is copied from ECCPR1L into ECCPR1H The Timer2 postscaler (see Section 13.0 "Timer2 Module") is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output. #### FIGURE 16-1: SIMPLIFIED BLOCK DIAGRAM OF THE ENHANCED PWM MODULE © 2004 Microchip Technology Inc. Preliminary DS39637A-page 175 #### 16.4.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing to the ECCPR1L register and to the ECCP1CON<5:4> bits. Up to 10-bit resolution is available. The ECCPR1L contains the eight MSbs and the ECCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by ECCPR1L:ECCP1CON<5:4>. The PWM duty cycle is calculated by the following equation. #### **EQUATION 16-2:** ECCPR1L and ECCP1CON<5:4> can be written to at any time, but the duty cycle value is not copied into ECCPR1H until a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, ECCPR1H is a read-only register. The ECCPR1H register and a 2-bit internal latch are used to double-buffer the PWM duty cycle. This double-buffering is essential for glitchless PWM operation. When the ECCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or two bits of the TMR2 prescaler, the ECCP1 pin is cleared. The maximum PWM resolution (bits) for a given PWM frequency is given by the following equation. #### **EQUATION 16-3:** PWM Resolution (max) = $$\frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)}$$ bits **Note:** If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared. #### 16.4.3 PWM OUTPUT CONFIGURATIONS The EPWM1M1:EPWM1M0 bits in the ECCP1CON register allow one of four configurations: - Single Output - · Half-Bridge Output - Full-Bridge Output, Forward mode - Full-Bridge Output, Reverse mode The Single Output mode is the standard PWM mode discussed in **Section 16.4** "Enhanced PWM Mode". The Half-Bridge and Full-Bridge Output modes are covered in detail in the sections that follow. The general relationship of the outputs in all configurations is summarized in Figure 16-2. TABLE 16-2: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 40 MHz | PWM Frequency | 2.44 kHz | 9.77 kHz | 39.06 kHz | 156.25 kHz | 312.50 kHz | 416.67 kHz | |----------------------------|----------|----------|-----------|------------|------------|------------| | Timer Prescaler (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | FFh | FFh | FFh | 3Fh | 1Fh | 17h | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.58 | PR2 + 1 Duty SIGNAL **ECCP1CON** Cycle <7:6> Period P1A Modulated (Single Output) 00 Delay<sup>(1)</sup> Delay<sup>(1)</sup> P1A Modulated (Half-Bridge) 10 P1B Modulated P1A Active P1B Inactive (Full-Bridge, Forward) P1C Inactive P1D Modulated FIGURE 16-2: PWM OUTPUT RELATIONSHIPS (ACTIVE-HIGH STATE) FIGURE 16-3: PWM OUTPUT RELATIONSHIPS (ACTIVE-LOW STATE) P1A Inactive P1C Active P1D Inactive (Full-Bridge, Reverse) 11 P1B Modulated - Period = 4 \* Tosc \* (PR2 + 1) \* (TMR2 Prescale Value) - Duty Cycle = Tosc \* (ECCPR1L<7:0>:ECCP1CON<5:4>) \* (TMR2 Prescale Value) - Delay = 4 \* Tosc \* (ECCP1DEL<6:0>) Note 1: Dead-band delay is programmed using the ECCP1DEL register (Section 16.4.6 "Programmable Dead-Band Delay"). #### 16.4.4 HALF-BRIDGE MODE In the Half-Bridge Output mode, two pins are used as outputs to drive push-pull loads. The PWM output signal is output on the P1A pin, while the complementary PWM output signal is output on the P1B pin (Figure 16-4). This mode can be used for half-bridge applications, as shown in Figure 16-5, or for full-bridge applications where four power switches are being modulated with two PWM signals. In Half-Bridge Output mode, the programmable dead-band delay can be used to prevent shoot-through current in half-bridge power devices. The value of bits, PDC6:PDC0, sets the number of instruction cycles before the output is driven active. If the value is greater than the duty cycle, the corresponding output remains inactive during the entire cycle. See **Section 16.4.6** "**Programmable Dead-Band Delay**" for more details of the dead-band delay operations. Since the P1A and P1B outputs are multiplexed with the PORTD<4> and PORTD<5> data latches, the TRISD<4> and TRISD<5> bits must be cleared to configure P1A and P1B as outputs. FIGURE 16-4: HALF-BRIDGE PWM OUTPUT **Note 1:** At this time, the TMR2 register is equal to the PR2 register. 2: Output signals are shown as active-high. FIGURE 16-5: EXAMPLES OF HALF-BRIDGE OUTPUT MODE APPLICATIONS ## 16.4.5 FULL-BRIDGE MODE In Full-Bridge Output mode, four pins are used as outputs; however, only two outputs are active at a time. In the Forward mode, pin P1A is continuously active and pin P1D is modulated. In the Reverse mode, pin P1C is continuously active and pin P1B is modulated. These are illustrated in Figure 16-6. P1A, P1B, P1C and P1D outputs are multiplexed with the PORTD<4>, PORTD<5>, PORTD<6> and PORTD<7> data latches. The TRISD<4>, TRISD<5>, TRISD<6> and TRISD<7> bits must be cleared to make the P1A, P1B, P1C and P1D pins outputs. FIGURE 16-6: FULL-BRIDGE PWM OUTPUT FIGURE 16-7: EXAMPLE OF FULL-BRIDGE APPLICATION ## 16.4.5.1 Direction Change in Full-Bridge Mode In the Full-Bridge Output mode, the EPWM1M1 bit in the CCP1CON register allows the user to control the forward/reverse direction. When the application firmware changes this direction control bit, the module will assume the new direction on the next PWM cycle. Just before the end of the current PWM period, the modulated outputs (P1B and P1D) are placed in their inactive state, while the unmodulated outputs (P1A and P1C) are switched to drive in the opposite direction. This occurs in a time interval of (4 Tosc \* (Timer2 Prescale Value) before the next PWM period begins. The Timer2 prescaler will be either 1, 4 or 16, depending on the value of the T2CKPS bit (T2CON<1:0>). During the interval from the switch of the unmodulated outputs to the beginning of the next period, the modulated outputs (P1B and P1D) remain inactive. This relationship is shown in Figure 16-8. Note that in the Full-Bridge Output mode, the CCP1 module does not provide any dead-band delay. In general, since only one output is modulated at all times, dead-band delay is not required. However, there is a situation where a dead-band delay might be required. This situation occurs when both of the following conditions are true: - The direction of the PWM output changes when the duty cycle of the output is at or near 100%. - The turn-off time of the power switch, including the power device and driver circuit, is greater than the turn-on time. Figure 16-9 shows an example where the PWM direction changes from forward to reverse at a near 100% duty cycle. At time t1, the outputs P1A and P1D become inactive, while output P1C becomes active. In this example, since the turn-off time of the power devices is longer than the turn-on time, a shoot-through current may flow through power devices, QC and QD (see Figure 16-7), for the duration of 't'. The same phenomenon will occur to power devices, QA and QB, for PWM direction change from reverse to forward. If changing PWM direction at high duty cycle is required for an application, one of the following requirements must be met: - 1. Reduce PWM for a PWM period before changing directions. - Use switch drivers that can drive the switches off faster than they can drive them on. Other options to prevent shoot-through current may exist. FIGURE 16-8: PWM DIRECTION CHANGE Note 1: The direction bit in the CCP1 Control register (CCP1CON<7>) is written any time during the PWM cycle. 2: When changing directions, the P1A and P1C signals switch before the end of the current PWM cycle at intervals of 4 Tosc, 16 Tosc or 64 Tosc, depending on the Timer2 prescaler value. The modulated P1B and P1D signals are inactive at this time. FIGURE 16-9: PWM DIRECTION CHANGE AT NEAR 100% DUTY CYCLE 3: t<sub>OFF</sub> is the turn-off delay of power switch QD and its driver. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 181 # 16.4.6 PROGRAMMABLE DEAD-BAND DELAY **Note:** Programmable dead-band delay is not implemented in PIC18F2X80 devices with standard CCP modules. In half-bridge applications where all power switches are modulated at the PWM frequency at all times, the power switches normally require more time to turn off than to turn on. If both the upper and lower power switches are switched at the same time (one turned on and the other turned off), both switches may be on for a short period of time until one switch completely turns off. During this brief interval, a very high current (shoot-through current) may flow through both power switches, shorting the bridge supply. To avoid this potentially destructive shoot-through current from flowing during switching, turning on either of the power switches is normally delayed to allow the other switch to completely turn off. In the Half-Bridge Output mode, a digitally programmable dead-band delay is available to avoid shoot-through current from destroying the bridge power switches. The delay occurs at the signal transition from the non-active state to the active state. See Figure 16-4 for illustration. Bits PDC6:PDC0 of the ECCP1DEL register (Register 16-2) set the delay period in terms of microcontroller instruction cycles (TCY or 4 Tosc). These bits are not available on PIC18F2X80 devices, as the standard CCP module does not support half-bridge operation. ## 16.4.7 ENHANCED PWM AUTO-SHUTDOWN When the CCP1 is programmed for any of the Enhanced PWM modes, the active output pins may be configured for auto-shutdown. Auto-shutdown immediately places the Enhanced PWM output pins into a defined shutdown state when a shutdown event occurs. A shutdown event can be caused by either of the comparator modules, a low level on the RBO/INTO/FLTO/AN10 pin, or any combination of these three sources. The comparators may be used to monitor a voltage input proportional to a current being monitored in the bridge circuit. If the voltage exceeds a threshold, the comparator switches state and triggers a shutdown. Alternatively, a digital signal on the INTO pin can also trigger a shutdown. The auto-shutdown feature can be disabled by not selecting any auto-shutdown sources. The auto-shutdown sources to be used are selected using the ECCPAS2:ECCPAS0 bits (bits<6:4> of the ECCP1AS register). When a shutdown occurs, the output pins are asynchronously placed in their shutdown states, specified by the PSSAC1:PSSAC0 and PSS1BD1:PSS1BD0 bits (ECCPAS3:ECCPAS0). Each pin pair (P1A/P1C and P1B/P1D) may be set to drive high, drive low or be tri-stated (not driving). The ECCPASE bit (ECCP1AS<7>) is also set to hold the Enhanced PWM outputs in their shutdown states. The ECCPASE bit is set by hardware when a shutdown event occurs. If automatic restarts are not enabled, the ECCPASE bit is cleared by firmware when the cause of the shutdown clears. If automatic restarts are enabled, the ECCPASE bit is automatically cleared when the cause of the auto-shutdown has cleared. If the ECCPASE bit is set when a PWM period begins, the PWM outputs remain in their shutdown state for that entire PWM period. When the ECCPASE bit is cleared, the PWM outputs will return to normal operation at the beginning of the next PWM period. **Note:** Writing to the ECCPASE bit is disabled while a shutdown condition is active. ## REGISTER 16-2: ECCP1DEL: PWM CONFIGURATION REGISTER | R/W-0 |-------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | PRSEN | PDC6 <sup>(1)</sup> | PDC5 <sup>(1)</sup> | PDC4 <sup>(1)</sup> | PDC3 <sup>(1)</sup> | PDC2 <sup>(1)</sup> | PDC1 <sup>(1)</sup> | PDC0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | ## bit 7 PRSEN: PWM Restart Enable bit - 1 = Upon auto-shutdown, the ECCPASE bit clears automatically once the shutdown event goes away; the PWM restarts automatically - 0 = Upon auto-shutdown, ECCPASE must be cleared in software to restart the PWM ## bit 6-0 PDC6:PDC0: PWM Delay Count bits<sup>(1)</sup> Delay time, in number of Fosc/4 (4 \* Tosc) cycles, between the scheduled and actual time for a PWM signal to transition to active. Note 1: Reserved on PIC18F2X80 devices; maintain these bits clear. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | # REGISTER 16-3: ECCP1AS: ENHANCED CAPTURE/COMPARE/PWM AUTO-SHUTDOWN CONTROL REGISTER | R/W-0 |---------|---------|---------|---------|--------|--------|-----------------------|-----------------------| | ECCPASE | ECCPAS2 | ECCPAS1 | ECCPAS0 | PSSAC1 | PSSAC0 | PSSBD1 <sup>(1)</sup> | PSSBD0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | bit 7 ECCPASE: ECCP Auto-Shutdown Event Status bit 1 = A shutdown event has occurred; ECCP outputs are in shutdown state 0 = ECCP outputs are operating bit 6-4 ECCPAS2:ECCPAS0: ECCP Auto-Shutdown Source Select bits 111 = RB0 or Comparator 1 or Comparator 2 110 = RB0 or Comparator 2 101 = RB0 or Comparator 1 100 = RB0 011 = Either Comparator 1 or 2 010 = Comparator 2 output 001 = Comparator 1 output 000 = Auto-shutdown is disabled bit 3-2 PSSAC1:PSSAC0: Pins A and C Shutdown State Control bits 1x = Pins A and C tri-state (PIC18F4X80 devices); 01 = Drive Pins A and C to '1' 00 = Drive Pins A and C to '0' bit 1-0 **PSSBD1:PSSBD0:** Pins B and D Shutdown State Control bits<sup>(1)</sup> 1x = Pins B and D tri-state 01 = Drive Pins B and D to '1' 00 = Drive Pins B and D to '0' Note 1: Reserved on PIC18F2X80 devices; maintain these bits clear. ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 16.4.7.1 Auto-Shutdown and Auto-Restart The auto-shutdown feature can be configured to allow automatic restarts of the module following a shutdown event. This is enabled by setting the PRSEN bit of the ECCP1DEL register (ECCP1DEL<7>). In Shutdown mode with PRSEN = 1 (Figure 16-10), the ECCPASE bit will remain set for as long as the cause of the shutdown continues. When the shutdown condition clears, the ECCP1ASE bit is cleared. If PRSEN = 0 (Figure 16-11), once a shutdown condition occurs, the ECCPASE bit will remain set until it is cleared by firmware. Once ECCPASE is cleared, the Enhanced PWM will resume at the beginning of the next PWM period. **Note:** Writing to the ECCPASE bit is disabled while a shutdown condition is active. Independent of the PRSEN bit setting, if the auto-shutdown source is one of the comparators, the shutdown condition is a level. The ECCPASE bit cannot be cleared as long as the cause of the shutdown persists. The Auto-Shutdown mode can be forced by writing a '1' to the ECCPASE bit. #### 16.4.8 START-UP CONSIDERATIONS When the ECCP module is used in the PWM mode, the application hardware must use the proper external pull-up and/or pull-down resistors on the PWM output pins. When the microcontroller is released from Reset, all of the I/O pins are in the high-impedance state. The external circuits must keep the power switch devices in the off state until the microcontroller drives the I/O pins with the proper signal levels, or activates the PWM output(s). The CCP1M1:CCP1M0 bits (ECCP1CON<1:0>) allow the user to choose whether the PWM output signals are active-high or active-low for each pair of PWM output pins (P1A/P1C and P1B/P1D). The PWM output polarities must be selected before the PWM pins are configured as outputs. Changing the polarity configuration while the PWM pins are configured as outputs is not recommended, since it may result in damage to the application circuits. The P1A, P1B, P1C and P1D output latches may not be in the proper states when the PWM module is initialized. Enabling the PWM pins for output at the same time as the ECCP module may cause damage to the application circuit. The ECCP module must be enabled in the proper output mode and complete a full PWM cycle before configuring the PWM pins as outputs. The completion of a full PWM cycle is indicated by the TMR2IF bit being set as the second PWM period begins. FIGURE 16-10: PWM AUTO-SHUTDOWN (PRSEN = 1, AUTO-RESTART ENABLED) #### 16.4.9 SETUP FOR PWM OPERATION The following steps should be taken when configuring the ECCP module for PWM operation: - Configure the PWM pins P1A and P1B (and P1C and P1D, if used) as inputs by setting the corresponding TRIS bits. - 2. Set the PWM period by loading the PR2 register. - Configure the ECCP1 module for the desired PWM mode and configuration by loading the ECCP1CON register with the appropriate values: - Select one of the available output configurations and direction with the EPWM1M1:EPWM1M0 bits. - Select the polarities of the PWM output signals with the ECCP1M3:ECCP1M0 bits. - Set the PWM duty cycle by loading the ECCPR1L register and ECCP1CON<5:4> bits. - For Half-Bridge Output mode, set the dead-band delay by loading ECCP1DEL<6:0> with the appropriate value. - If auto-shutdown operation is required, load the ECCP1AS register: - Select the auto-shutdown sources using the ECCPAS2:ECCPAS0 bits. - Select the shutdown states of the PWM output pins using PSSAC1:PSSAC0 and PSSBD1:PSSBD0 bits. - Set the ECCPASE bit (ECCP1AS<7>). - Configure the comparators using the CMCON register. - Configure the comparator inputs as analog inputs. - 7. If auto-restart operation is required, set the PRSEN bit (ECCP1DEL<7>). - 8. Configure and start TMR2: - Clear the TMR2 interrupt flag bit by clearing the TMR2IF bit (PIR1<1>). - Set the TMR2 prescale value by loading the T2CKPS bits (T2CON<1:0>). - Enable Timer2 by setting the TMR2ON bit (T2CON<2>). - Enable PWM outputs after a new PWM cycle has started: - Wait until TMRn overflows (TMRnIF bit is set). - Enable the ECCP1/P1A, P1B, P1C and/or P1D pin outputs by clearing the respective TRIS bits. - Clear the ECCPASE bit (ECCP1AS<7>). #### 16.4.10 EFFECTS OF A RESET Both Power-on Reset and subsequent Resets will force all ports to Input mode and the CCP registers to their Reset states. This forces the Enhanced CCP module to reset to a state compatible with the standard CCP module. TABLE 16-3: REGISTERS ASSOCIATED WITH ECCP1 MODULE AND TIMER1 TO TIMER3 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |-------------------------|-------------------------------|------------------------------------------------------------------------------|---------------------|---------------------|-----------------------|---------------------|-----------------------|------------------------|----------------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | | RCON | IPEN | SBOREN | _ | RI | TO | PD | POR | BOR | 50 | | | IPR1 | PSPIP | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | | PIR1 | PSPIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | | PIE1 | PSPIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | | IPR2 | OSCFIP | CMIP <sup>(3)</sup> | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP <sup>(3)</sup> | 51 | | | PIR2 | OSCFIF | OSCFIF CMIF <sup>(3)</sup> — EEIF BCLIF HLVDIF TMR3IF ECCP1IF <sup>(3)</sup> | | | | | | | | | | PIE2 | OSCFIE | OSCFIE CMIE <sup>(3)</sup> — EEIE BCLIE HLVDIE TMR3IE ECCP1IE <sup>(3)</sup> | | | | | | | | | | TRISB | PORTB Data Direction Register | | | | | | | | | | | TRISC | PORTC Data Direction Register | | | | | | | | | | | TRISD <sup>(1)</sup> | PORTD Data Direction Register | | | | | | | | | | | TMR1L | Holding Reg | gister for the L | east Signific | ant Byte of t | he 16-bit TM | IR1 Registe | r | | 50 | | | TMR1H | Holding Reg | gister for the N | Most Signific | ant Byte of th | ne 16-bit TM | R1 Register | • | | 50 | | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 50 | | | TMR2 | Timer2 Mod | ule Register | | | | | | | 50 | | | T2CON | _ | T2OUTPS3 | T2OUTPS2 | T2OUTPS1 | T2OUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | 50 | | | PR2 | Timer2 Perio | od Register | | | | | | | 50 | | | TMR3L | Holding Reg | gister for the L | east Signific | ant Byte of t | he 16-bit TM | IR3 Registe | r | | 51 | | | TMR3H | Holding Reg | gister for the N | Most Signific | ant Byte of th | ne 16-bit TM | R3 Register | , | | 51 | | | T3CON | RD16 | T3ECCP1 <sup>(1)</sup> | T3CKPS1 | T3CKPS0 | T3CCP1 <sup>(1)</sup> | T3SYNC | TMR3CS | TMR3ON | 51 | | | ECCPR1L <sup>(2)</sup> | Enhanced C | apture/Comp | are/PWM R | egister 1 (LS | B) | | | | 51 | | | ECCPR1H <sup>(2)</sup> | Enhanced C | Capture/Comp | are/PWM R | egister 1 (MS | SB) | | | | 51 | | | ECCP1CON <sup>(2)</sup> | EPWM1M1 | EPWM1M1 EPWM1M0 EDC1B1 EDC1B0 ECCP1M3 ECCP1M2 ECCP1M1 ECCP1M0 | | | | | | | 51 | | | ECCP1AS <sup>(2)</sup> | ECCPASE | ECCPAS2 | ECCPAS1 | ECCPAS0 | PSSAC1 | PSSAC0 | PSSBD1 <sup>(2)</sup> | PSSBD0 <sup>(2)</sup> | 51 | | | ECCP1DEL <sup>(2)</sup> | PRSEN | PDC6 <sup>(2)</sup> | PDC5 <sup>(2)</sup> | PDC4 <sup>(2)</sup> | PDC3 <sup>(2)</sup> | PDC2 <sup>(2)</sup> | PDC1 <sup>(2)</sup> | PDC0 <sup>(2)</sup> | 51 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used during ECCP operation. Note 1: These bits are available on PIC18F4X80 devices only. 3: These bits are available on PIC18F4X80 and reserved on PIC18F2X80 devices. <sup>2:</sup> These bits or registers are unimplemented in PIC18F2X80 devices; always maintain these bit clear. ## 17.0 MASTER SYNCHRONOUS SERIAL PORT (MSSP) MODULE ## 17.1 Master SSP (MSSP) Module Overview The Master Synchronous Serial Port (MSSP) module is a serial interface, useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The MSSP module can operate in one of two modes: - Serial Peripheral Interface (SPI) - Inter-Integrated Circuit (I<sup>2</sup>C) - Full Master mode - Slave mode (with general address call) The $I^2C$ interface supports the following modes in hardware: - · Master mode - · Multi-Master mode - Slave mode ## 17.2 Control Registers The MSSP module has three associated registers. These include a status register (SSPSTAT) and two control registers (SSPCON1 and SSPCON2). The use of these registers and their individual configuration bits differ significantly depending on whether the MSSP module is operated in SPI or I<sup>2</sup>C mode. Additional details are provided under the individual sections. ### 17.3 SPI Mode The SPI mode allows 8 bits of data to be synchronously transmitted and received simultaneously. All four modes of SPI are supported. To accomplish communication, typically three pins are used: - Serial Data Out (SDO) RC5/SDO - Serial Data In (SDI) RC4/SDI/SDA - Serial Clock (SCK) RC3/SCK/SCL Additionally, a fourth pin may be used when in a Slave mode of operation: • Slave Select (SS) – RA5/AN4/SS/HLVDIN Figure 17-1 shows the block diagram of the MSSP module when operating in SPI mode. FIGURE 17-1: MSSP BLOCK DIAGRAM (SPI™ MODE) ### 17.3.1 REGISTERS The MSSP module has four registers for SPI mode operation. These are: - MSSP Control Register 1 (SSPCON1) - MSSP Status Register (SSPSTAT) - Serial Receive/Transmit Buffer Register (SSPBUF) - MSSP Shift Register (SSPSR) Not directly accessible SSPCON1 and SSPSTAT are the control and status registers in SPI mode operation. The SSPCON1 register is readable and writable. The lower 6 bits of the SSPSTAT are read-only. The upper two bits of the SSPSTAT are read/write. SSPSR is the shift register used for shifting data in or out. SSPBUF is the buffer register to which data bytes are written to or read from. In receive operations, SSPSR and SSPBUF together create a double-buffered receiver. When SSPSR receives a complete byte, it is transferred to SSPBUF and the SSPIF interrupt is set. During transmission, the SSPBUF is not double-buffered. A write to SSPBUF will write to both SSPBUF and SSPSR. ## REGISTER 17-1: SSPSTAT: MSSP STATUS REGISTER (SPI MODE) | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | |-------|-------|-----|-----|-----|-----|-----|-------| | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | | bit 7 | | | | | | | bit 0 | bit 7 SMP: Sample bit SPI Master mode: 1 = Input data sampled at end of data output time 0 = Input data sampled at middle of data output time SPI Slave mode: SMP must be cleared when SPI is used in Slave mode. bit 6 CKE: SPI Clock Select bit 1 = Transmit occurs on transition from active to Idle clock state 0 = Transmit occurs on transition from Idle to active clock state Polarity of clock state is set by the CKP bit (SSPCON1<4>). bit 5 **D/A:** Data/Address bit Used in I<sup>2</sup>C mode only. bit 4 P: Stop bit Used in I<sup>2</sup>C mode only. This bit is cleared when the MSSP module is disabled, SSPEN is cleared. bit 3 S: Start bit Used in I<sup>2</sup>C mode only. bit 2 R/W: Read/Write bit Information Used in I<sup>2</sup>C mode only. bit 1 UA: Update Address bit Used in I<sup>2</sup>C mode only. bit 0 **BF:** Buffer Full Status bit (Receive mode only) 1 = Receive complete, SSPBUF is full 0 = Receive not complete, SSPBUF is empty ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 17-2: SSPCON1: MSSP CONTROL REGISTER 1 (SPI MODE) | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | bit 7 bit 0 - bit 7 WCOL: Write Collision Detect bit (Transmit mode only) - 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) - 0 = No collision - bit 6 SSPOV: Receive Overflow Indicator bit ### SPI Slave mode: - 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in Slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow (must be cleared in software). - 0 = No overflow **Note:** In Master mode, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. - bit 5 SSPEN: Synchronous Serial Port Enable bit - 1 = Enables serial port and configures SCK, SDO, SDI and $\overline{SS}$ as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins **Note:** When enabled, these pins must be properly configured as input or output. - bit 4 CKP: Clock Polarity Select bit - 1 = Idle state for clock is a high level - 0 = Idle state for clock is a low level - bit 3-0 SSPM3:SSPM0: Synchronous Serial Port Mode Select bits - 0101 = SPI Slave mode, clock = SCK pin, SS pin control disabled, SS can be used as I/O pin - 0100 = SPI Slave mode, clock = SCK pin, SS pin control enabled - 0011 = SPI Master mode, clock = TMR2 output/2 - 0010 = SPI Master mode, clock = Fosc/64 - 0001 = SPI Master mode, clock = Fosc/16 - 0000 = SPI Master mode, clock = Fosc/4 **Note:** Bit combinations not specifically listed here are either reserved or implemented in $I^2C$ mode only. ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' $\cdot$ n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### 17.3.2 OPERATION When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPCON1<5:0> and SSPSTAT<7:6>). These control bits allow the following to be specified: - · Master mode (SCK is the clock output) - Slave mode (SCK is the clock input) - · Clock Polarity (Idle state of SCK) - Data Input Sample Phase (middle or end of data output time) - Clock Edge (output data on rising/falling edge of SCK) - Clock Rate (Master mode only) - Slave Select mode (Slave mode only) The MSSP consists of a transmit/receive shift register (SSPSR) and a buffer register (SSPBUF). The SSPSR shifts the data in and out of the device, MSb first. The SSPBUF holds the data that was written to the SSPSR until the received data is ready. Once the 8 bits of data have been received, that byte is moved to the SSPBUF register. Then, the Buffer Full detect bit, BF (SSPSTAT<0>) and the interrupt flag bit, SSPIF, are set. This double-buffering of the received data (SSPBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPBUF register during transmission/reception of data will be ignored and the write collision detect bit, WCOL (SSPCON1<7>), will be set. User software must clear the WCOL bit so that it can be determined if the following write(s) to the SSPBUF register completed successfully. When the application software is expecting to receive valid data, the SSPBUF should be read before the next byte of data to transfer is written to the SSPBUF. The Buffer Full bit, BF (SSPSTAT<0>), indicates when SSPBUF has been loaded with the received data (transmission is complete). When the SSPBUF is read, the BF bit is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally, the MSSP interrupt is used to determine when the transmission/reception has completed. The SSPBUF must be read and/or written. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur. Example 17-1 shows the loading of the SSPBUF (SSPSR) for data transmission. The SSPSR is not directly readable or writable and can only be accessed by addressing the SSPBUF register. Additionally, the MSSP status register (SSPSTAT) indicates the various status conditions. ## **EXAMPLE 17-1: LOADING THE SSPBUF (SSPSR) REGISTER** | LOOP | BTFSS<br>BRA<br>MOVF | SSPSTAT, BF<br>LOOP<br>SSPBUF, W | ;Has data been received (transmit complete)? ;No ;WREG reg = contents of SSPBUF | |------|-----------------------------|----------------------------------|---------------------------------------------------------------------------------| | | MOVWF | RXDATA | ;Save in user RAM, if data is meaningful | | | MOVF TXDATA, W MOVWF SSPBUF | | ;W reg = contents of TXDATA ;New data to xmit | ### 17.3.3 ENABLING SPI I/O To enable the serial port, SSP Enable bit, SSPEN (SSPCON1<5>), must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, reinitialize the SSPCON registers and then set the SSPEN bit. This configures the SDI, SDO, SCK and SS pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRIS register) appropriately programmed as follows: - SDI is automatically controlled by the SPI module - · SDO must have TRISC<5> bit cleared - SCK (Master mode) must have TRISC<3> bit cleared - SCK (Slave mode) must have TRISC<3> bit set - SS must have TRISF<7> bit set Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value. ### 17.3.4 TYPICAL CONNECTION Figure 17-2 shows a typical connection between two microcontrollers. The master controller (Processor 1) initiates the data transfer by sending the SCK signal. Data is shifted out of both shift registers on their programmed clock edge and latched on the opposite edge of the clock. Both processors should be programmed to the same Clock Polarity (CKP), then both controllers would send and receive data at the same time. Whether the data is meaningful (or dummy data) depends on the application software. This leads to three scenarios for data transmission: - Master sends data Slave sends dummy data - Master sends data Slave sends data - Master sends dummy data Slave sends data © 2004 Microchip Technology Inc. Preliminary DS39637A-page 191 ### 17.3.5 MASTER MODE The master can initiate the data transfer at any time because it controls the SCK. The master determines when the slave (Processor 2, Figure 17-2) is to broadcast data by the software protocol. In Master mode, the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI is only going to receive, the SDO output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and status bits appropriately set). This could be useful in receiver applications as a "Line Activity Monitor" mode. The clock polarity is selected by appropriately programming the CKP bit (SSPCON1<4>). This then, would give waveforms for SPI communication as shown in Figure 17-3, Figure 17-5 and Figure 17-6, where the MSB is transmitted first. In Master mode, the SPI clock rate (bit rate) is user-programmable to be one of the following: - Fosc/4 (or Tcy) - Fosc/16 (or 4 Tcy) - Fosc/64 (or 16 Tcy) - Timer2 output/2 This allows a maximum data rate (at 40 MHz) of 10.00 Mbps. Figure 17-3 shows the waveforms for Master mode. When the CKE bit is set, the SDO data is valid before there is a clock edge on SCK. The change of the input sample is shown based on the state of the SMP bit. The time when the SSPBUF is loaded with the received data is shown. ### 17.3.6 SLAVE MODE In Slave mode, the data is transmitted and received as the external clock pulses appear on SCK. When the last bit is latched, the SSPIF interrupt flag bit is set. Before enabling the module in SPI Slave mode, the clock line must match the proper Idle state. The clock line can be observed by reading the SCK pin. The Idle state is determined by the CKP bit (SSPCON1<4>). While in Slave mode, the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications. While in Sleep mode, the slave can transmit/receive data. When a byte is received, the device will wake-up from Sleep. # 17.3.7 SLAVE SELECT SYNCHRONIZATION The $\overline{SS}$ pin allows a Synchronous Slave mode. The SPI must be in Slave mode with $\overline{SS}$ pin control enabled (SSPCON1<3:0> = 04h). The pin must not be driven low for the $\overline{SS}$ pin to function as an input. The data latch must be high. When the $\overline{SS}$ pin is low, transmission and reception are enabled and the SDO pin is driven. When the $\overline{SS}$ pin goes high, the SDO pin is no longer driven even if in the middle of a transmitted byte and becomes a floating output. External pull-up/pull-down resistors may be desirable depending on the application. - Note 1: When the SPI is in Slave mode with SS pin control enabled (SSPCON<3:0> = 0100), the SPI module will reset if the SS pin is set to VDD. - 2: If the SPI is used in Slave mode with CKE set, then the SS pin control must be enabled. When the SPI module resets, the bit counter is forced to '0'. This can be done by either forcing the $\overline{SS}$ pin to a high level or clearing the SSPEN bit. To emulate two-wire communication, the SDO pin can be connected to the SDI pin. When the SPI needs to operate as a receiver, the SDO pin can be configured as an input. This disables transmissions from the SDO. The SDI can always be left as an input (SDI function) since it cannot create a bus conflict. FIGURE 17-5: SPI™ MODE WAVEFORM (SLAVE MODE WITH CKE = 0) FIGURE 17-6: SPI™ MODE WAVEFORM (SLAVE MODE WITH CKE = 1) # 17.3.8 OPERATION IN POWER MANAGED MODES In SPI Master mode, module clocks may be operating at a different speed than when in full power mode; in the case of the Sleep mode, all clocks are halted. In most power managed modes, a clock is provided to the peripherals. That clock should be from the primary clock source, the secondary clock (Timer1 oscillator at 32.768 kHz) or the INTOSC source. See **Section 2.7** "Clock Sources and Oscillator Switching" for additional information. In most cases, the speed that the master clocks SPI data is not important; however, this should be evaluated for each system. If MSSP interrupts are enabled, they can wake the controller from Sleep mode, or one of the Idle modes, when the master completes sending data. If an exit from Sleep or Idle mode is not desired, MSSP interrupts should be disabled. If the Sleep mode is selected, all module clocks are halted and the transmission/reception will remain in that state until the devices wakes. After the device returns to Run mode, the module will resume transmitting and receiving data. In SPI Slave mode, the SPI Transmit/Receive Shift register operates asynchronously to the device. This allows the device to be placed in any power managed mode and data to be shifted into the SPI Transmit/Receive Shift register. When all 8 bits have been received, the MSSP interrupt flag bit will be set and if enabled, will wake the device. #### 17.3.9 EFFECTS OF A RESET A Reset disables the MSSP module and terminates the current transfer. ### 17.3.10 BUS MODE COMPATIBILITY Table 17-1 shows the compatibility between the standard SPI modes and the states of the CKP and CKE control bits. TABLE 17-1: SPI™ BUS MODES | Standard SPI™ | Control Bits State | | | | | |------------------|--------------------|-----|--|--|--| | Mode Terminology | CKP | CKE | | | | | 0, 0 | 0 | 1 | | | | | 0, 1 | 0 | 0 | | | | | 1, 0 | 1 | 1 | | | | | 1, 1 | 1 | 0 | | | | There is also a SMP bit which controls when the data is sampled. TABLE 17-2: REGISTERS ASSOCIATED WITH SPI™ OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |---------|----------------------------------------------------------------|---------------|------------------|-------|-------|--------|--------|--------|----------------------------| | INTCON | GIE/GIEH PEIE/GIEL TMR0IE INT0IE RBIE TMR0IF INT0IF RBIF | | | | | | | | | | PIR1 | PSPIF <sup>(1)</sup> ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF | | | | | | | | | | PIE1 | PSPIE <sup>(1)</sup> ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE | | | | | | | 52 | | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | TRISA | PORTA Da | ta Direction | Register | | | | | | 52 | | TRISC | PORTC Da | ata Direction | Register | | | | | | 52 | | SSPBUF | Synchronous Serial Port Receive Buffer/Transmit Register | | | | | | | | | | SSPCON1 | WCOL SSPOV SSPEN CKP SSPM3 SSPM2 SSPM1 SSPM0 | | | | | | | | | | SSPSTAT | SMP | CKE | $D/\overline{A}$ | Р | S | R/W | UA | BF | 50 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the MSSP in SPI mode. Note 1: These bits are unimplemented in PIC18F2X80 devices; always maintain these bits clear. ## 17.4 I<sup>2</sup>C Mode The MSSP module in I<sup>2</sup>C mode fully implements all master and slave functions (including general call support) and provides interrupts on Start and Stop bits in hardware to determine a free bus (multi-master function). The MSSP module implements the standard mode specifications, as well as 7-bit and 10-bit addressing. Two pins are used for data transfer: - Serial clock (SCL) RC3/SCK/SCL - Serial data (SDA) RC4/SDI/SDA The user must configure these pins as inputs or outputs through the TRISC<4:3> bits. FIGURE 17-7: MSSP BLOCK DIAGRAM (I<sup>2</sup>CTM MODE) ### 17.4.1 REGISTERS The MSSP module has six registers for I<sup>2</sup>C operation. These are: - MSSP Control Register 1 (SSPCON1) - MSSP Control Register 2 (SSPCON2) - MSSP Status Register (SSPSTAT) - Serial Receive/Transmit Buffer Register (SSPBUF) - MSSP Shift Register (SSPSR) Not directly accessible - MSSP Address Register (SSPADD) SSPCON1, SSPCON2 and SSPSTAT are the control and status registers in I<sup>2</sup>C mode operation. The SSPCON1 and SSPCON2 registers are readable and writable. The lower 6 bits of the SSPSTAT are read-only. The upper two bits of the SSPSTAT are read/write. SSPSR is the shift register used for shifting data in or out. SSPBUF is the buffer register to which data bytes are written to or read from. SSPADD register holds the slave device address when the SSP is configured in I<sup>2</sup>C Slave mode. When the SSP is configured in Master mode, the lower seven bits of SSPADD act as the Baud Rate Generator reload value. In receive operations, SSPSR and SSPBUF together create a double-buffered receiver. When SSPSR receives a complete byte, it is transferred to SSPBUF and the SSPIF interrupt is set. During transmission, the SSPBUF is not double-buffered. A write to SSPBUF will write to both SSPBUF and SSPSR. ## REGISTER 17-3: SSPSTAT: MSSP STATUS REGISTER (I<sup>2</sup>C™ MODE) | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | |-------|-------|-----|-----|-----|-----|-----|-----| | SMP | CKE | D/A | Р | S | R/W | UA | BF | bit 7 bit 0 #### bit 7 SMP: Slew Rate Control bit ### In Master or Slave mode: - 1 = Slew rate control disabled for Standard Speed mode (100 kHz and 1 MHz) - 0 = Slew rate control enabled for High-Speed mode (400 kHz) #### bit 6 CKE: SMBus Select bit ## In Master or Slave mode: - 1 = Enable SMBus specific inputs - 0 = Disable SMBus specific inputs ## bit 5 D/A: Data/Address bit ### In Master mode: Reserved. ## In Slave mode: - 1 = Indicates that the last byte received or transmitted was data - 0 = Indicates that the last byte received or transmitted was address #### bit 4 P: Stop bit - 1 = Indicates that a Stop bit has been detected last - 0 = Stop bit was not detected last Note: This bit is cleared on Reset and when SSPEN is cleared. ## bit 3 S: Start bit - 1 = Indicates that a Start bit has been detected last - 0 = Start bit was not detected last Note: This bit is cleared on Reset and when SSPEN is cleared. ## bit 2 R/W: Read/Write bit Information (I<sup>2</sup>C mode only) ## In Slave mode: - 1 = Read - 0 = Write **Note:** This bit holds the R/W bit information following the last address match. This bit is only valid from the address match to the next Start bit, Stop bit or not ACK bit. #### In Master mode: - 1 = Transmit is in progress - 0 = Transmit is not in progress **Note:** ORing this bit with SEN, RSEN, PEN, RCEN or ACKEN will indicate if the MSSP is in Idle mode. ## bit 1 **UA:** Update Address bit (10-bit Slave mode only) - 1 = Indicates that the user needs to update the address in the SSPADD register - 0 = Address does not need to be updated ## bit 0 BF: Buffer Full Status bit ### In Transmit mode: - 1 = Receive complete, SSPBUF is full - 0 = Receive not complete, SSPBUF is empty #### In Receive mode: - 1 = Data transmit in progress (does not include the ACK and Stop bits), SSPBUF is full - $0 = Data transmit complete (does not include the <math>\overline{ACK}$ and Stop bits), SSPBUF is empty ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 17-4: SSPCON1: MSSP CONTROL REGISTER 1 (I<sup>2</sup>C™ MODE) | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | bit 7 bit 0 #### bit 7 WCOL: Write Collision Detect bit ### In Master Transmit mode: - 1 = A write to the SSPBUF register was attempted while the I<sup>2</sup>C conditions were not valid for a transmission to be started (must be cleared in software) - 0 = No collision ### In Slave Transmit mode: - 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) - 0 = No collision ### In Receive mode (Master or Slave modes): This is a "don't care" bit. #### bit 6 SSPOV: Receive Overflow Indicator bit ### In Receive mode: - 1 = A byte is received while the SSPBUF register is still holding the previous byte (must be cleared in software) - 0 = No overflow ## In Transmit mode: This is a "don't care" bit in Transmit mode. - bit 5 SSPEN: Synchronous Serial Port Enable bit - 1 = Enables the serial port and configures the SDA and SCL pins as the serial port pins - 0 = Disables serial port and configures these pins as I/O port pins Note: When enabled, the SDA and SCL pins must be properly configured as input or output. ## bit 4 CKP: SCK Release Control bit ## In Slave mode: - 1 = Release clock - 0 = Holds clock low (clock stretch), used to ensure data setup time ## In Master mode: Unused in this mode. ## bit 3-0 SSPM3:SSPM0: Synchronous Serial Port Mode Select bits - 1111 = I<sup>2</sup>C Slave mode, 10-bit address with Start and Stop bit interrupts enabled - $1110 = I^2C$ Slave mode, 7-bit address with Start and Stop bit interrupts enabled - 1011 = I<sup>2</sup>C Firmware Controlled Master mode (Slave Idle) - 1000 = I<sup>2</sup>C Master mode, clock = Fosc/(4 \* (SSPADD + 1)) - $0111 = I^2C$ Slave mode, 10-bit address - $0110 = I^2C$ Slave mode, 7-bit address **Note:** Bit combinations not specifically listed here are either reserved or implemented in SPI mode only. ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### SSPCON2: MSSP CONTROL REGISTER 2 (I<sup>2</sup>C™ MODE) REGISTER 17-5: | R/W-0 |-------|---------|-------|----------------------|---------------------|--------------------|---------------------|--------------------| | GCEN | ACKSTAT | ACKDT | ACKEN <sup>(1)</sup> | RCEN <sup>(1)</sup> | PEN <sup>(1)</sup> | RSEN <sup>(1)</sup> | SEN <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | bit 0 - bit 7 GCEN: General Call Enable bit (Slave mode only) - 1 = Enable interrupt when a general call address (0000h) is received in the SSPSR - 0 = General call address disabled - bit 6 **ACKSTAT:** Acknowledge Status bit (Master Transmit mode only) - 1 = Acknowledge was not received from slave - 0 = Acknowledge was received from slave - **ACKDT:** Acknowledge Data bit (Master Receive mode only) bit 5 - 1 = Not Acknowledge - 0 = Acknowledge Value that will be transmitted when the user initiates an Acknowledge sequence at Note: the end of a receive. - **ACKEN:** Acknowledge Sequence Enable bit (Master Receive mode only)<sup>(1)</sup> bit 4 - 1 = Initiate Acknowledge sequence on SDA and SCL pins and transmit ACKDT data bit. Automatically cleared by hardware. - 0 = Acknowledge sequence Idle - RCEN: Receive Enable bit (Master mode only)<sup>(1)</sup> bit 3 - 1 = Enables Receive mode for I<sup>2</sup>C - 0 = Receive Idle - **PEN:** Stop Condition Enable bit (Master mode only)<sup>(1)</sup> bit 2 - 1 = Initiate Stop condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Stop condition Idle - **RSEN:** Repeated Start Condition Enable bit (Master mode only)<sup>(1)</sup> bit 1 - 1 = Initiate Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Repeated Start condition Idle - bit 0 **SEN:** Start Condition Enable/Stretch Enable bit<sup>(1)</sup> ## In Master mode: - 1 = Initiate Start condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Start condition Idle ### In Slave mode: - 1 = Clock stretching is enabled for both slave transmit and slave receive (stretch enabled) - 0 = Clock stretching is disabled **Note 1:** For bits ACKEN, RCEN, PEN, RSEN, SEN: If the I<sup>2</sup>C module is not in the Idle mode, these bits may not be set (no spooling) and the SSPBUF may not be written (or writes to the SSPBUF are disabled). | Legend: | | | | |-------------------|------------------|------------------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ### 17.4.2 OPERATION The MSSP module functions are enabled by setting MSSP Enable bit, SSPEN (SSPCON<5>). The SSPCON1 register allows control of the I<sup>2</sup>C operation. Four mode selection bits (SSPCON<3:0>) allow one of the following I<sup>2</sup>C modes to be selected: - I<sup>2</sup>C Master mode, clock = (Fosc/4) x (SSPADD + 1) - I<sup>2</sup>C Slave mode (7-bit address) - I<sup>2</sup>C Slave mode (10-bit address) - I<sup>2</sup>C Slave mode (7-bit address) with Start and Stop bit interrupts enabled - I<sup>2</sup>C Slave mode (10-bit address) with Start and Stop bit interrupts enabled - I<sup>2</sup>C Firmware Controlled Master mode, slave is Idle Selection of any I<sup>2</sup>C mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain, provided these pins are programmed to inputs by setting the appropriate TRISC bits. To ensure proper operation of the module, pull-up resistors must be provided externally to the SCL and SDA pins. ## 17.4.3 SLAVE MODE In Slave mode, the SCL and SDA pins must be configured as inputs (TRISC<4:3> set). The MSSP module will override the input state with the output data when required (slave-transmitter). The I<sup>2</sup>C Slave mode hardware will always generate an interrupt on an address match. Through the mode select bits, the user can also choose to interrupt on Start and Stop bits When an address is matched, or the data transfer after an address match is received, the hardware automatically will generate the Acknowledge (ACK) pulse and load the SSPBUF register with the received value currently in the SSPSR register. Any combination of the following conditions will cause the MSSP module not to give this ACK pulse: - The Buffer Full bit, BF (SSPSTAT<0>), was set before the transfer was received. - The overflow bit, SSPOV (SSPCON<6>), was set before the transfer was received. In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF (PIR1<3>) is set. The BF bit is cleared by reading the SSPBUF register, while bit SSPOV is cleared through software. The SCL clock input must have a minimum high and low for proper operation. The high and low times of the $I^2C$ specification, as well as the requirement of the MSSP module, are shown in timing parameter 100 and parameter 101. ## 17.4.3.1 Addressing Once the MSSP module has been enabled, it waits for a Start condition to occur. Following the Start condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match and the BF and SSPOV bits are clear, the following events occur: - The SSPSR register value is loaded into the SSPBUF register. - 2. The Buffer Full bit, BF, is set. - 3. An ACK pulse is generated. - MSSP Interrupt Flag bit, SSPIF (PIR1<3>), is set (interrupt is generated, if enabled) on the falling edge of the ninth SCL pulse. In 10-bit Address mode, two address bytes need to be received by the slave. The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit R/W (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address, the first byte would equal '11110 A9 A8 0', where 'A9' and 'A8' are the two MSbs of the address. The sequence of events for 10-bit address is as follows, with steps 7 through 9 for the slave-transmitter: - Receive first (high) byte of address (bits SSPIF, BF and UA (SSPSTAT<1>) are set). - Update the SSPADD register with second (low) byte of address (clears bit UA and releases the SCL line). - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - 4. Receive second (low) byte of address (bits SSPIF, BF and UA are set). - Update the SSPADD register with the first (high) byte of address. If match releases SCL line, this will clear bit UA. - 6. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - 7. Receive Repeated Start condition. - Receive first (high) byte of address (bits SSPIF and BF are set). - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. ## 17.4.3.2 Reception When the $R/\overline{W}$ bit of the address byte is clear and an address match occurs, the $R/\overline{W}$ bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register and the SDA line is held low $(\overline{ACK})$ . When the address byte overflow condition exists, then the no Acknowledge (ACK) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set, or bit SSPOV (SSPCON1<6>) is set. An MSSP interrupt is generated for each data transfer byte. Flag bit, SSPIF (PIR1<3>), must be cleared in software. The SSPSTAT register is used to determine the status of the byte. If SEN is enabled (SSPCON2<0> = 1), RC3/SCK/SCL will be held low (clock stretch) following each data transfer. The clock must be released by setting bit CKP (SSPCON<4>). See Section 17.4.4 "Clock Stretching" for more detail. ### 17.4.3.3 Transmission When the R/W bit of the incoming address byte is set and an address match occurs, the R/W bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The ACK pulse will be sent on the ninth bit and pin RC3/SCK/SCL is held low regardless of SEN (see Section 17.4.4 "Clock Stretching" for more detail). By stretching the clock, the master will be unable to assert another clock pulse until the slave is done preparing the transmit data. The transmit data must be loaded into the SSPBUF register which also loads the SSPSR register. Then pin RC3/ SCK/SCL should be enabled by setting bit, CKP (SSPCON1<4>). The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 17-9). The $\overline{ACK}$ pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line is high (not $\overline{ACK}$ ), then the data transfer is complete. In this case, when the $\overline{ACK}$ is latched by the slave, the slave logic is reset (resets SSPSTAT register) and the slave monitors for another occurrence of the Start bit. If the SDA line was low ( $\overline{ACK}$ ), the next transmit data must be loaded into the SSPBUF register. Again, pin RC3/SCK/SCL must be enabled by setting bit CKP. An MSSP interrupt is generated for each data transfer byte. The SSPIF bit must be cleared in software and the SSPSTAT register is used to determine the status of the byte. The SSPIF bit is set on the falling edge of the ninth clock pulse. ### 17.4.4 CLOCK STRETCHING Both 7 and 10-bit Slave modes implement automatic clock stretching during a transmit sequence. The SEN bit (SSPCON2<0>) allows clock stretching to be enabled during receives. Setting SEN will cause the SCL pin to be held low at the end of each data receive sequence. # 17.4.4.1 Clock Stretching for 7-bit Slave Receive Mode (SEN = 1) In 7-bit Slave Receive mode, on the falling edge of the ninth clock at the end of the ACK sequence if the BF bit is set, the CKP bit in the SSPCON1 register is automatically cleared, forcing the SCL output to be held low. The CKP being cleared to '0' will assert the SCL line low. The CKP bit must be set in the user's ISR before reception is allowed to continue. By holding the SCL line low, the user has time to service the ISR and read the contents of the SSPBUF before the master device can initiate another receive sequence. This will prevent buffer overruns from occurring (see Figure 17-13). - Note 1: If the user reads the contents of the SSPBUF before the falling edge of the ninth clock, thus clearing the BF bit, the CKP bit will not be cleared and clock stretching will not occur. - 2: The CKP bit can be set in software regardless of the state of the BF bit. The user should be careful to clear the BF bit in the ISR before the next receive sequence in order to prevent an overflow condition. ## 17.4.4.2 Clock Stretching for 10-bit Slave Receive Mode (SEN = 1) In 10-bit Slave Receive mode during the address sequence, clock stretching automatically takes place but CKP is not cleared. During this time, if the UA bit is set after the ninth clock, clock stretching is initiated. The UA bit is set after receiving the upper byte of the 10-bit address and following the receive of the second byte of the 10-bit address with the $R/\overline{W}$ bit cleared to 'o'. The release of the clock line occurs upon updating SSPADD. Clock stretching will occur on each data receive sequence as described in 7-bit mode. Note: If the user polls the UA bit and clears it by updating the SSPADD register before the falling edge of the ninth clock occurs and if the user hasn't cleared the BF bit by reading the SSPBUF register before that time, then the CKP bit will still NOT be asserted low. Clock stretching on the basis of the state of the BF bit only occurs during a data sequence, not an address sequence. ## 17.4.4.3 Clock Stretching for 7-bit Slave Transmit Mode 7-bit Slave Transmit mode implements clock stretching by clearing the CKP bit after the falling edge of the ninth clock if the BF bit is clear. This occurs regardless of the state of the SEN bit. The user's ISR must set the CKP bit before transmission is allowed to continue. By holding the SCL line low, the user has time to service the ISR and load the contents of the SSPBUF before the master device can initiate another transmit sequence (see Figure 17-9). - Note 1: If the user loads the contents of SSPBUF, setting the BF bit before the falling edge of the ninth clock, the CKP bit will not be cleared and clock stretching will not occur. - **2:** The CKP bit can be set in software regardless of the state of the BF bit. # 17.4.4.4 Clock Stretching for 10-bit Slave Transmit Mode In 10-bit Slave Transmit mode, clock stretching is controlled during the first two address sequences by the state of the UA bit, just as it is in 10-bit Slave Receive mode. The first two addresses are followed by a third address sequence which contains the high-order bits of the 10-bit address and the R/W bit set to '1'. After the third address sequence is performed, the UA bit is not set, the module is now configured in Transmit mode and clock stretching is controlled by the BF flag as in 7-bit Slave Transmit mode (see Figure 17-11). # 17.4.4.5 Clock Synchronization and the CKP bit When the CKP bit is cleared, the SCL output is forced to '0'. However, setting the CKP bit will not assert the SCL output low until the SCL output is already sampled low. Therefore, the CKP bit will not assert the SCL line until an external I<sup>2</sup>C master device has already asserted the SCL line. The SCL output will remain low until the CKP bit is set and all other devices on the I<sup>2</sup>C bus have deasserted SCL. This ensures that a write to the CKP bit will not violate the minimum high time requirement for SCL (see Figure 17-12). © 2004 Microchip Technology Inc. Preliminary DS39637A-page 207 # 17.4.5 GENERAL CALL ADDRESS SUPPORT The addressing procedure for the $I^2C$ bus is such that the first byte after the Start condition usually determines which device will be the slave addressed by the master. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an Acknowledge. The general call address is one of eight addresses reserved for specific purposes by the $I^2C$ protocol. It consists of all '0's with $R/\overline{W}=0$ . The general call address is recognized when the General Call Enable bit (GCEN) is enabled (SSPCON2<7> set). Following a Start bit detect, 8 bits are shifted into the SSPSR and the address is compared against the SSPADD. It is also compared to the general call address and fixed in hardware. If the general call address matches, the SSPSR is transferred to the SSPBUF, the BF flag bit is set (eighth bit) and on the falling edge of the ninth bit (ACK bit), the SSPIF interrupt flag bit is set. When the interrupt is serviced, the source for the interrupt can be checked by reading the contents of the SSPBUF. The value can be used to determine if the address was device specific or a general call address. In 10-bit mode, the SSPADD is required to be updated for the second half of the address to match and the UA bit is set (SSPSTAT<1>). If the general call address is sampled when the GCEN bit is set, while the slave is configured in 10-bit Address mode, then the second half of the address is not necessary, the UA bit will not be set and the slave will begin receiving data after the Acknowledge (Figure 17-15). FIGURE 17-15: SLAVE MODE GENERAL CALL ADDRESS SEQUENCE (7 OR 10-BIT ADDRESS MODE) ### 17.4.6 MASTER MODE Master mode is enabled by setting and clearing the appropriate SSPM bits in SSPCON1 and by setting the SSPEN bit. In Master mode, the SCL and SDA lines are manipulated by the MSSP hardware. Master mode of operation is supported by interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit is set or the bus is Idle, with both the S and P bits clear. In Firmware Controlled Master mode, user code conducts all $\rm I^2C$ bus operations based on Start and Stop bit conditions. Once Master mode is enabled, the user has six options. - 1. Assert a Start condition on SDA and SCL. - Assert a Repeated Start condition on SDA and SCL. - 3. Write to the SSPBUF register initiating transmission of data/address. - 4. Configure the I<sup>2</sup>C port to receive data. - 5. Generate an Acknowledge condition at the end of a received byte of data. - 6. Generate a Stop condition on SDA and SCL. Note: The MSSP module, when configured in I<sup>2</sup>C Master mode, does not allow queueing of events. For instance, the user is not allowed to initiate a Start condition and immediately write the SSPBUF register to initiate transmission before the Start condition is complete. In this case, the SSPBUF will not be written to and the WCOL bit will be set, indicating that a write to the SSPBUF did not occur. The following events will cause the SSP Interrupt Flag bit, SSPIF, to be set (SSP interrupt, if enabled): - · Start condition - · Stop condition - · Data transfer byte transmitted/received - · Acknowledge transmit - · Repeated Start FIGURE 17-16: MSSP BLOCK DIAGRAM (I<sup>2</sup>C™ MASTER MODE) ## 17.4.6.1 I<sup>2</sup>C Master Mode Operation The master device generates all of the serial clock pulses and the Start and Stop conditions. A transfer is ended with a Stop condition or with a Repeated Start condition. Since the Repeated Start condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released. In Master Transmitter mode, serial data is output through SDA, while SCL outputs the serial clock. The first byte transmitted contains the slave <u>address</u> of the receiving device (7 bits) and the Read/Write (R/W) bit. In this case, the R/W bit will be logic '0'. Serial data is transmitted 8 bits at a time. After each byte is transmitted, an Acknowledge bit is received. Start and Stop conditions are output to indicate the beginning and the end of a serial transfer. In Master Receive mode, the first byte transmitted contains the slave address of the transmitting device (7 bits) and the R/W bit. In this case, the R/W bit will be logic '1' Thus, the first byte transmitted is a 7-bit slave address followed by a '1' to indicate the receive bit. Serial data is received via SDA, while SCL outputs the serial clock. Serial data is received 8 bits at a time. After each byte is received, an Acknowledge bit is transmitted. Start and Stop conditions indicate the beginning and end of transmission. The Baud Rate Generator used for the SPI mode operation is used to set the SCL clock frequency for either 100 kHz, 400 kHz or 1 MHz I<sup>2</sup>C operation. See **Section 17.4.7 "Baud Rate"** for more detail. A typical transmit sequence would go as follows: - 1. The user generates a Start condition by setting the Start Enable bit, SEN (SSPCON2<0>). - SSPIF is set. The MSSP module will wait the required start time before any other operation takes place. - The user loads the SSPBUF with the slave address to transmit. - Address is shifted out the SDA pin until all 8 bits are transmitted. - 5. The MSSP Module shifts in the ACK bit from the slave device and writes its value into the SSPCON2 register (SSPCON2<6>). - The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPIF bit. - The user loads the SSPBUF with eight bits of data - Data is shifted out the SDA pin until all 8 bits are transmitted. - The MSSP module shifts in the ACK bit from the slave device and writes its value into the SSPCON2 register (SSPCON2<6>). - The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPIF hit - 11. The user generates a Stop condition by setting the Stop Enable bit, PEN (SSPCON2<2>). - 12. Interrupt is generated once the Stop condition is complete. ## 17.4.7 BAUD RATE In I<sup>2</sup>C Master mode, the Baud Rate Generator (BRG) reload value is placed in the lower 7 bits of the SSPADD register (Figure 17-17). When a write occurs to SSPBUF, the Baud Rate Generator will automatically begin counting. The BRG counts down to '0' and stops until another reload has taken place. The BRG count is decremented twice per instruction cycle (TCY) on the Q2 and Q4 clocks. In I<sup>2</sup>C Master mode, the BRG is reloaded automatically. Once the given operation is complete (i.e., transmission of the last data bit is followed by $\overline{ACK}$ ), the internal clock will automatically stop counting and the SCL pin will remain in its last state. Table 17-3 demonstrates clock rates based on instruction cycles and the BRG value loaded into SSPADD. FIGURE 17-17: BAUD RATE GENERATOR BLOCK DIAGRAM TABLE 17-3: I<sup>2</sup>C™ CLOCK RATE W/BRG | FcY | FcY*2 | BRG Value | FSCL<br>(2 Rollovers of BRG) | |--------|--------|-----------|------------------------------| | 10 MHz | 20 MHz | 19h | 400 kHz <sup>(1)</sup> | | 10 MHz | 20 MHz | 20h | 312.5 kHz | | 10 MHz | 20 MHz | 64h | 100 kHz | | 4 MHz | 8 MHz | 0Ah | 400 kHz <sup>(1)</sup> | | 4 MHz | 8 MHz | 0Dh | 308 kHz | | 4 MHz | 8 MHz | 28h | 100 kHz | | 1 MHz | 2 MHz | 03h | 333 kHz <sup>(1)</sup> | | 1 MHz | 2 MHz | 0Ah | 100 kHz | | 1 MHz | 2 MHz | 00h | 1 MHz <sup>(1)</sup> | **Note 1:** The I<sup>2</sup>C interface does not conform to the 400 kHz I<sup>2</sup>C specification (which applies to rates greater than 100 kHz) in all details, but may be used with care where higher rates are required by the application. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 213 ### 17.4.7.1 Clock Arbitration Clock arbitration occurs when the master, during any receive, transmit or Repeated Start/Stop condition, deasserts the SCL pin (SCL allowed to float high). When the SCL pin is allowed to float high, the Baud Rate Generator (BRG) is suspended from counting until the SCL pin is actually sampled high. When the SCL pin is sampled high, the Baud Rate Generator is reloaded with the contents of SSPADD<6:0> and begins counting. This ensures that the SCL high time will always be at least one BRG rollover count in the event that the clock is held low by an external device (Figure 17-18). FIGURE 17-18: BAUD RATE GENERATOR TIMING WITH CLOCK ARBITRATION Note: ## 17.4.8 I<sup>2</sup>C MASTER MODE START CONDITION TIMING To initiate a Start condition, the user sets the Start condition enable bit, SEN (SSPCON2<0>). If the SDA and SCL pins are sampled high, the Baud Rate Generator is reloaded with the contents of SSPADD<6:0> and starts its count. If SCL and SDA are both sampled high when the Baud Rate Generator times out (TBRG), the SDA pin is driven low. The action of the SDA being driven low while SCL is high is the Start condition and causes the S bit (SSPSTAT<3>) to be set. Following this, the Baud Rate Generator is reloaded with the contents of SSPADD<6:0> and resumes its count. When the Baud Rate Generator times out (TBRG), the SEN bit (SSPCON2<0>) will be automatically cleared by hardware, the Baud Rate Generator is suspended, leaving the SDA line held low and the Start condition is complete. If at the beginning of the Start condition, the SDA and SCL pins are already sampled low, or if during the Start condition, the SCL line is sampled low before the SDA line is driven low, a bus collision occurs, the Bus Collision Interrupt Flag, BCLIF, is set, the Start condition is aborted and the I<sup>2</sup>C module is reset into its Idle state. ### 17.4.8.1 WCOL Status Flag If the user writes the SSPBUF when a Start sequence is in progress, the WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). te: Because queueing of events is not allowed, writing to the lower 5 bits of SSPCON2 is disabled until the Start condition is complete. ## 17.4.9 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING A Repeated Start condition occurs when the RSEN bit (SSPCON2<1>) is programmed high and the I<sup>2</sup>C logic module is in the Idle state. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the Baud Rate Generator is loaded with the contents of SSPADD<5:0> and begins counting. The SDA pin is released (brought high) for one Baud Rate Generator count (TBRG). When the Baud Rate Generator times out, if SDA is sampled high, the SCL pin will be deasserted (brought high). When SCL is sampled high, the Baud Rate Generator is reloaded with the contents of SSPADD<6:0> and begins counting. SDA and SCL must be sampled high for one TBRG. This action is then followed by assertion of the SDA pin (SDA = 0) for one TBRG while SCL is high. Following this, the RSEN bit (SSPCON2<1>) will be automatically cleared and the Baud Rate Generator will not be reloaded, leaving the SDA pin held low. As soon as a Start condition is detected on the SDA and SCL pins, the S bit (SSPSTAT<3>) will be set. The SSPIF bit will not be set until the Baud Rate Generator has timed out. **Note 1:** If RSEN is programmed while any other event is in progress, it will not take effect. - **2:** A bus collision during the Repeated Start condition occurs if: - SDA is sampled low when SCL goes from low-to-high. - SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data '1'. Immediately following the SSPIF bit getting set, the user may write the SSPBUF with the 7-bit address in 7-bit mode, or the default first address in 10-bit mode. After the first eight bits are transmitted and an ACK is received, the user may then transmit an additional eight bits of address (10-bit mode) or eight bits of data (7-bit mode). ### 17.4.9.1 WCOL Status Flag If the user writes the SSPBUF when a Repeated Start sequence is in progress, the WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). **Note:** Because queueing of events is not allowed, writing of the lower 5 bits of SSPCON2 is disabled until the Repeated Start condition is complete. FIGURE 17-20: REPEAT START CONDITION WAVEFORM ## 17.4.10 I<sup>2</sup>C MASTER MODE TRANSMISSION Transmission of a data byte, a 7-bit address or the other half of a 10-bit address is accomplished by simply writing a value to the SSPBUF register. This action will set the Buffer Full flag bit, BF and allow the Baud Rate Generator to begin counting and start the next transmission. Each bit of address/data will be shifted out onto the SDA pin after the falling edge of SCL is asserted (see data hold time specification parameter 106). SCL is held low for one Baud Rate Generator rollover count (TBRG). Data should be valid before SCL is released high (see data setup time specification parameter 107). When the SCL pin is released high, it is held that way for TBRG. The data on the SDA pin must remain stable for that duration and some hold time after the next falling edge of SCL. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag is cleared and the master releases SDA. This allows the slave device being addressed to respond with an ACK bit during the ninth bit time if an address match occurred, or if data was received properly. The status of ACK is written into the ACKDT bit on the falling edge of the ninth clock. If the master receives an Acknowledge, the Acknowledge status bit, ACKSTAT, is cleared. If not, the bit is set. After the ninth clock, the SSPIF bit is set and the master clock (Baud Rate Generator) is suspended until the next data byte is loaded into the SSPBUF, leaving SCL low and SDA unchanged (Figure 17-21). After the write to the SSPBUF, each bit of address will be shifted out on the falling edge of SCL until all seven address bits and the R/W bit are completed. On the falling edge of the eighth clock, the master will deassert the SDA pin, allowing the slave to respond with an Acknowledge. On the falling edge of the ninth clock, the master will sample the SDA pin to see if the address was recognized by a slave. The status of the ACK bit is loaded into the ACKSTAT status bit (SSPCON2<6>). Following the falling edge of the ninth clock transmission of the address, the SSPIF is set, the BF flag is cleared and the Baud Rate Generator is turned off until another write to the SSPBUF takes place, holding SCL low and allowing SDA to float. ### 17.4.10.1 BF Status Flag In Transmit mode, the BF bit (SSPSTAT<0>) is set when the CPU writes to SSPBUF and is cleared when all 8 bits are shifted out. ### 17.4.10.2 WCOL Status Flag If the user writes the SSPBUF when a transmit is already in progress (i.e., SSPSR is still shifting out a data byte), the WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). WCOL must be cleared in software. ### 17.4.10.3 ACKSTAT Status Flag In Transmit mode, the ACKSTAT bit (SSPCON2<6>) is cleared when the slave has sent an Acknowledge $(\overline{ACK} = 0)$ and is set when the slave does not Acknowledge $(\overline{ACK} = 1)$ . A slave sends an Acknowledge when it has recognized its address (including a general call), or when the slave has properly received its data. ### 17.4.11 I<sup>2</sup>C MASTER MODE RECEPTION Master mode reception is enabled by programming the Receive Enable bit, RCEN (SSPCON2<3>). **Note:** The MSSP module must be in an Idle state before the RCEN bit is set or the RCEN bit will be disregarded. The Baud Rate Generator begins counting and on each rollover, the state of the SCL pin changes (high-to-low/ low-to-high) and data is shifted into the SSPSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPSR are loaded into the SSPBUF, the BF flag bit is set, the SSPIF flag bit is set and the Baud Rate Generator is suspended from counting, holding SCL low. The MSSP is now in Idle state awaiting the next command. When the buffer is read by the CPU, the BF flag bit is automatically cleared. The user can then send an Acknowledge bit at the end of reception by setting the Acknowledge sequence enable bit. (SSPCON2<4>). #### 17.4.11.1 BF Status Flag In receive operation, the BF bit is set when an address or data byte is loaded into SSPBUF from SSPSR. It is cleared when the SSPBUF register is read. ### 17.4.11.2 SSPOV Status Flag In receive operation, the SSPOV bit is set when 8 bits are received into the SSPSR and the BF flag bit is already set from a previous reception. ### 17.4.11.3 WCOL Status Flag If the user writes the SSPBUF when a receive is already in progress (i.e., SSPSR is still shifting in a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write doesn't occur). © 2004 Microchip Technology Inc. Preliminary DS39637A-page 219 ## 17.4.12 ACKNOWLEDGE SEQUENCE TIMING An Acknowledge sequence is enabled by setting the Acknowledge sequence enable bit. **ACKEN** (SSPCON2<4>). When this bit is set, the SCL pin is pulled low and the contents of the Acknowledge data bit are presented on the SDA pin. If the user wishes to generate an Acknowledge, then the ACKDT bit should be cleared. If not, the user should set the ACKDT bit before starting an Acknowledge sequence. The Baud Rate Generator then counts for one rollover period (TBRG) and the SCL pin is deasserted (pulled high). When the SCL pin is sampled high (clock arbitration), the Baud Rate Generator counts for TBRG. The SCL pin is then pulled low. Following this, the ACKEN bit is automatically cleared, the Baud Rate Generator is turned off and the MSSP module then goes into Idle mode (Figure 17-23). ### 17.4.12.1 WCOL Status Flag If the user writes the SSPBUF when an Acknowledge sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). #### 17.4.13 STOP CONDITION TIMING A Stop bit is asserted on the SDA pin at the end of a receive/transmit by setting the Stop Sequence Enable bit, PEN (SSPCON2<2>). At the end of a receive/transmit, the SCL line is held low after the falling edge of the ninth clock. When the PEN bit is set, the master will assert the SDA line low. When the SDA line is sampled low, the Baud Rate Generator is reloaded and counts down to '0'. When the Baud Rate Generator times out, the SCL pin will be brought high and one TBRG (Baud Rate Generator rollover count) later, the SDA pin will be deasserted. When the SDA pin is sampled high while SCL is high, the P bit (SSPSTAT<4>) is set. A TBRG later, the PEN bit is cleared and the SSPIF bit is set (Figure 17-24). ### 17.4.13.1 WCOL Status Flag If the user writes the SSPBUF when a Stop sequence is in progress, then the WCOL bit is set and the contents of the buffer are unchanged (the write doesn't occur). ### FIGURE 17-23: ACKNOWLEDGE SEQUENCE WAVEFORM #### FIGURE 17-24: STOP CONDITION RECEIVE OR TRANSMIT MODE ### 17.4.14 SLEEP OPERATION While in Sleep mode, the I<sup>2</sup>C module can receive addresses or data and when an address match or complete byte transfer occurs, wake the processor from Sleep (if the MSSP interrupt is enabled). ### 17.4.15 EFFECT OF A RESET A Reset disables the MSSP module and terminates the current transfer. ### 17.4.16 MULTI-MASTER MODE In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit (SSPSTAT<4>) is set, or the bus is Idle, with both the S and P bits clear. When the bus is busy, enabling the SSP interrupt will generate the interrupt when the Stop condition occurs. In multi-master operation, the SDA line must be monitored for arbitration to see if the signal level is the expected output level. This check is performed in hardware with the result placed in the BCLIF bit. The states where arbitration can be lost are: - · Address Transfer - Data Transfer - · A Start Condition - · A Repeated Start Condition - An Acknowledge Condition ### 17.4.17 MULTI-MASTER COMMUNICATION, BUS COLLISION AND BUS ARBITRATION Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDA pin, arbitration takes place when the master outputs a '1' on SDA, by letting SDA float high and another master asserts a '0'. When the SCL pin floats high, data should be stable. If the expected data on SDA is a '1' and the data sampled on the SDA pin = 0, then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCLIF and reset the $I^2$ C port to its Idle state (Figure 17-25). If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDA and SCL lines are deasserted and the SSPBUF can be written to. When the user services the bus collision Interrupt Service Routine and if the $\rm I^2C$ bus is free, the user can resume communication by asserting a Start condition. If a Start, Repeated Start, Stop or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDA and SCL lines are deasserted and the respective control bits in the SSPCON2 register are cleared. When the user services the bus collision Interrupt Service Routine and if the $I^2C$ bus is free, the user can resume communication by asserting a Start condition. The master will continue to monitor the SDA and SCL pins. If a Stop condition occurs, the SSPIF bit will be set. A write to the SSPBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred. In Multi-Master mode, the interrupt generation on the detection of Start and Stop conditions allows the determination of when the bus is free. Control of the $I^2C$ bus can be taken when the P bit is set in the SSPSTAT register, or the bus is Idle and the S and P bits are cleared. ## 17.4.17.1 Bus Collision During a Start Condition During a Start condition, a bus collision occurs if: - a) SDA or SCL are sampled low at the beginning of the Start condition (Figure 17-26). - SCL is sampled low before SDA is asserted low (Figure 17-27). During a Start condition, both the SDA and the SCL pins are monitored. If the SDA pin is already low, or the SCL pin is already low, then all of the following occur: - · the Start condition is aborted, - · the BCLIF flag is set; and - the MSSP module is reset to its Idle state (Figure 17-26). The Start condition begins with the SDA and SCL pins deasserted. When the SDA pin is sampled high, the Baud Rate Generator is loaded from SSPADD<6:0> and counts down to 0. If the SCL pin is sampled low while SDA is high, a bus collision occurs because it is assumed that another master is attempting to drive a data '1' during the Start condition. If the SDA pin is sampled low during this count, the BRG is reset and the SDA line is asserted early (Figure 17-28). If, however, a '1' is sampled on the SDA pin, the SDA pin is asserted low at the end of the BRG count. The Baud Rate Generator is then reloaded and counts down to 0 and during this time, if the SCL pins are sampled as '0', a bus collision does not occur. At the end of the BRG count, the SCL pin is asserted low. Note: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDA before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address Start or Stop conditions. is the same, arbitration must be allowed to continue into the data portion, Repeated FIGURE 17-26: BUS COLLISION DURING START CONDITION (SDA ONLY) FIGURE 17-27: BUS COLLISION DURING START CONDITION (SCL = 0) FIGURE 17-28: BRG RESET DUE TO SDA ARBITRATION DURING START CONDITION ## 17.4.17.2 Bus Collision During a Repeated Start Condition During a Repeated Start condition, a bus collision occurs if: - A low level is sampled on SDA when SCL goes from low level to high level. - SCL goes low before SDA is asserted low, indicating that another master is attempting to transmit a data '1'. When the user deasserts SDA and the pin is allowed to float high, the BRG is loaded with SSPADD<6:0> and counts down to 0. The SCL pin is then deasserted and when sampled high, the SDA pin is sampled. If SDA is low, a bus collision has occurred (i.e., another master is attempting to transmit a data '0', Figure 17-29). If SDA is sampled high, the BRG is reloaded and begins counting. If SDA goes from high to low before the BRG times out, no bus collision occurs because no two masters can assert SDA at exactly the same time. If SCL goes from high to low before the BRG times out and SDA has not already been asserted, a bus collision occurs. In this case, another master is attempting to transmit a data '1' during the Repeated Start condition, see Figure 17-30. If, at the end of the BRG time-out, both SCL and SDA are still high, the SDA pin is driven low and the BRG is reloaded and begins counting. At the end of the count regardless of the status of the SCL pin, the SCL pin is driven low and the Repeated Start condition is complete. FIGURE 17-29: BUS COLLISION DURING A REPEATED START CONDITION (CASE 1) FIGURE 17-30: BUS COLLISION DURING REPEATED START CONDITION (CASE 2) ## 17.4.17.3 Bus Collision During a Stop Condition Bus collision occurs during a Stop condition if: - After the SDA pin has been deasserted and allowed to float high, SDA is sampled low after the BRG has timed out. - b) After the SCL pin is deasserted, SCL is sampled low before SDA goes high. The Stop condition begins with SDA asserted low. When SDA is sampled low, the SCL pin is allowed to float. When the pin is sampled high (clock arbitration), the Baud Rate Generator is loaded with SSPADD<6:0> and counts down to 0. After the BRG times out, SDA is sampled. If SDA is sampled low, a bus collision has occurred. This is due to another master attempting to drive a data '0' (Figure 17-31). If the SCL pin is sampled low before SDA is allowed to float high, a bus collision occurs. This is another case of another master attempting to drive a data '0' (Figure 17-32). FIGURE 17-31: BUS COLLISION DURING A STOP CONDITION (CASE 1) FIGURE 17-32: BUS COLLISION DURING A STOP CONDITION (CASE 2) NOTES: ### 18.0 ENHANCED UNIVERSAL SYNCHRONOUS RECEIVER TRANSMITTER (EUSART) The Universal Synchronous Asynchronous Receiver Transmitter (USART) module is one of the two serial I/O modules. (USART is also known as a Serial Communications Interface or SCI.) The USART can be configured as a full-duplex asynchronous system that can communicate with peripheral devices, such as CRT terminals and personal computers. It can also be configured as a half-duplex synchronous system that can communicate with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs and so on. The EUSART module implements additional features, including automatic baud rate detection and calibration, automatic wake-up on Sync Break reception and 12-bit Break character transmit. These make it ideally suited for use in Local Interconnect Network bus (LIN bus) systems. The EUSART can be configured in the following modes: - · Asynchronous (full-duplex) with: - Auto-Wake-up on character reception - Auto-Baud calibration - 12-bit Break character transmission - Synchronous Master (half-duplex) with selectable clock polarity - Synchronous Slave (half-duplex) with selectable clock polarity The pins of the Enhanced USART are multiplexed with PORTC. In order to configure RC6/TX/CK and RC7/RX/DT as a USART: - bit SPEN (RCSTA<7>) must be set (= 1) - bit TRISC<7> must be set (= 1) - bit TRISC<6> must be cleared (= 0) for Asynchronous and Synchronous Master modes, or set (= 1) for Synchronous Slave mode **Note:** The EUSART control will automatically reconfigure the pin from input to output as needed. The operation of the Enhanced USART module is controlled through three registers: - Transmit Status and Control (TXSTA) - Receive Status and Control (RCSTA) - Baud Rate Control (BAUDCON) These are detailed on the following pages in Register 18-1, Register 18-2 and Register 18-3, respectively. #### REGISTER 18-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-1 | R/W-0 | |-------|-------|-------|-------|-------|-------|------|-------| | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | | bit 7 | • | | • | | • | • | bit 0 | bit 7 **CSRC:** Clock Source Select bit Asynchronous mode: Don't care. Synchronous mode: 1 = Master mode (clock generated internally from BRG) 0 = Slave mode (clock from external source) bit 6 TX9: 9-bit Transmit Enable bit 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5 TXEN: Transmit Enable bit 1 = Transmit enabled 0 = Transmit disabled SREN/CREN overrides TXEN in Sync mode. bit 4 SYNC: EUSART Mode Select bit 1 = Synchronous mode 0 = Asynchronous mode bit 3 SENDB: Send Break Character bit Asynchronous mode: 1 = Send Sync Break on next transmission (cleared by hardware upon completion) 0 = Sync Break transmission completed Synchronous mode: Don't care. bit 2 **BRGH:** High Baud Rate Select bit Asynchronous mode: 1 = High speed 0 = Low speed Synchronous mode: Unused in this mode. bit 1 TRMT: Transmit Shift Register Status bit 1 = TSR empty 0 = TSR full bit 0 TX9D: 9th bit of Transmit Data Can be address/data bit or a parity bit. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' '1' = Bit is set -n = Value at POR '0' = Bit is cleared x = Bit is unknown #### REGISTER 18-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER | Γ | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-x | |---|---------------|-------|-------|-------|-------|------|------|---------------| | Ĺ | SPEN<br>bit 7 | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D<br>bit 0 | #### bit 7 SPEN: Serial Port Enable bit - 1 = Serial port enabled (configures RX/DT and TX/CK pins as serial port pins) - 0 = Serial port disabled (held in Reset) #### bit 6 **RX9:** 9-bit Receive Enable bit - 1 = Selects 9-bit reception - 0 = Selects 8-bit reception - bit 5 SREN: Single Receive Enable bit ### Asynchronous mode: Don't care. #### Synchronous mode - Master: - 1 = Enables single receive - 0 = Disables single receive This bit is cleared after reception is complete. ### Synchronous mode - Slave: Don't care. #### bit 4 CREN: Continuous Receive Enable bit #### Asynchronous mode: - 1 = Enables receiver - 0 = Disables receiver #### Synchronous mode: - 1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN) - 0 = Disables continuous receive ### bit 3 ADDEN: Address Detect Enable bit ### Asynchronous mode 9-bit (RX9 = 1): - 1 = Enables address detection, enables interrupt and loads the receive buffer when RSR<8> is set - $_{ m 0}$ = Disables address detection, all bytes are received and ninth bit can be used as parity bit ### Asynchronous mode 9-bit (RX9 = 0): Don't care. ### bit 2 **FERR:** Framing Error bit - 1 = Framing error (can be updated by reading RCREG register and receiving next valid byte) - 0 = No framing error #### bit 1 **OERR:** Overrun Error bit - 1 = Overrun error (can be cleared by clearing bit CREN) - 0 = No overrun error ### bit 0 RX9D: 9th bit of Received Data This can be address/data bit or a parity bit and must be calculated by user firmware. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### REGISTER 18-3: **BAUDCON: BAUD RATE CONTROL REGISTER** | _ | R/W-0 | R-1 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |---|--------|-------|-----|-------|-------|-----|-------|-------| | | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | | | bit 7 | | | | | | | bit 0 | bit 0 bit 7 ABDOVF: Auto-Baud Acquisition Rollover Status bit > 1 = A BRG rollover has occurred during Auto-Baud Rate Detect mode (must be cleared in software) 0 = No BRG rollover has occurred bit 6 RCIDL: Receive Operation Idle Status bit 1 = Receive operation is Idle 0 = Receive operation is active bit 5 Unimplemented: Read as '0' bit 4 SCKP: Synchronous Clock Polarity Select bit > Asynchronous mode: Unused in this mode. Synchronous mode: 1 = Idle state for clock (CK) is a high level 0 = Idle state for clock (CK) is a low level bit 3 BRG16: 16-bit Baud Rate Register Enable bit 1 = 16-bit Baud Rate Generator - SPBRGH and SPBRG 0 = 8-bit Baud Rate Generator - SPBRG only (Compatible mode), SPBRGH value ignored bit 2 Unimplemented: Read as '0' bit 1 WUE: Wake-up Enable bit Asynchronous mode: 1 = EUSART will continue to sample the RX pin - interrupt generated on falling edge; bit cleared in hardware on following rising edge 0 = RX pin not monitored or rising edge detected Synchronous mode: Unused in this mode. bit 0 ABDEN: Auto-Baud Detect Enable bit ### Asynchronous mode: - 1 = Enable baud rate measurement on the next character. Requires reception of a Sync field (55h); cleared in hardware upon completion - 0 = Baud rate measurement disabled or completed ### Synchronous mode: Unused in this mode. | Lea | е | n | d | : | |-----|---|---|---|---| | | | | | | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### 18.1 Baud Rate Generator (BRG) The BRG is a dedicated 8-bit or 16-bit generator that supports both the Asynchronous and Synchronous modes of the EUSART. By default, the BRG operates in 8-bit mode; setting the BRG16 bit (BAUDCON<3>) selects 16-bit mode. The SPBRGH:SPBRG register pair controls the period of a free running timer. In Asynchronous mode, bits BRGH (TXSTA<2>) and BRG16 (BAUDCON<3>) also control the baud rate. In Synchronous mode, BRGH is ignored. Table 18-1 shows the formula for computation of the baud rate for different EUSART modes which only apply in Master mode (internally generated clock). Given the desired baud rate and Fosc, the nearest integer value for the SPBRGH:SPBRG registers can be calculated using the formulas in Table 18-1. From this, the error in baud rate can be determined. An example calculation is shown in Example 18-1. Typical baud rates and error values for the various Asynchronous modes are shown in Table 18-2. It may be advanta- geous to use the high baud rate (BRGH = 1) or the 16-bit BRG to reduce the baud rate error, or achieve a slow baud rate for a fast oscillator frequency. Writing a new value to the SPBRGH:SPBRG registers causes the BRG timer to be reset (or cleared). This ensures the BRG does not wait for a timer overflow before outputting the new baud rate. ### 18.1.1 OPERATION IN POWER MANAGED MODES The device clock is used to generate the desired baud rate. When one of the power managed modes is entered, the new clock source may be operating at a different frequency. This may require an adjustment to the value in the SPBRG register pair. #### 18.1.2 SAMPLING The data on the RX pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin. TABLE 18-1: BAUD RATE FORMULAS | C | onfiguration B | its | BRG/EUSART Mode | Baud Rate Formula | |------|----------------|-----|---------------------|-------------------| | SYNC | BRG16 BRGH | | BRG/EUSART Wode | Baud Kate Formula | | 0 | 0 | 0 | 8-bit/Asynchronous | Fosc/[64 (n + 1)] | | 0 | 0 | 1 | 8-bit/Asynchronous | F000/[16 (n + 1)] | | 0 | 1 | 0 | 16-bit/Asynchronous | Fosc/[16 (n + 1)] | | 0 | 1 | 1 | 16-bit/Asynchronous | | | 1 | 0 | х | 8-bit/Synchronous | Fosc/[4 (n + 1)] | | 1 | 1 | х | 16-bit/Synchronous | | **Legend:** x = Don't care, n = value of SPBRGH:SPBRG register pair ### **EXAMPLE 18-1: CALCULATING BAUD RATE ERROR** For a device with FOSC of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG: Desired Baud Rate = Fosc/(64 ([SPBRGH:SPBRG] + 1) Solving for SPBRGH:SPBRG: X = ((Fosc/Desired Baud Rate)/64) - 1 = ((16000000/9600)/64) - 1 = [25.042] = 25 Calculated Baud Rate = 16000000/(64(25+1)) = 9615 Error = (Calculated Baud Rate – Desired Baud Rate)/Desired Baud Rate = (9615 - 9600)/9600 = 0.16% TABLE 18-2: REGISTERS ASSOCIATED WITH BAUD RATE GENERATOR | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |------------------------------------------------------|---------------------------------------|-------|-------|-------|-------|-------|-------|-------|----------------------------| | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 51 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 51 | | BAUDCON | ABDOVF RCIDL - SCKP BRG16 - WUE ABDEN | | | | | | | | | | SPBRGH EUSART Baud Rate Generator Register High Byte | | | | | | | | | 51 | | SPBRG EUSART Baud Rate Generator Register Low Byte | | | | | | | | | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the BRG. TABLE 18-3: BAUD RATES FOR ASYNCHRONOUS MODES | | | | | | SYNC | = 0, BRG | l = 0, BRC | <b>316 =</b> 0 | | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|----------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc = 20.000 MHz | | | Fosc = 10.000 MHz | | | Fosc = 8.000 MHz | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | _ | | _ | _ | | _ | _ | | _ | _ | _ | _ | | 1.2 | _ | _ | _ | 1.221 | 1.73 | 255 | 1.202 | 0.16 | 129 | 1201 | -0.16 | 103 | | 2.4 | 2.441 | 1.73 | 255 | 2.404 | 0.16 | 129 | 2.404 | 0.16 | 64 | 2403 | -0.16 | 51 | | 9.6 | 9.615 | 0.16 | 64 | 9.766 | 1.73 | 31 | 9.766 | 1.73 | 15 | 9615 | -0.16 | 12 | | 19.2 | 19.531 | 1.73 | 31 | 19.531 | 1.73 | 15 | 19.531 | 1.73 | 7 | _ | _ | _ | | 57.6 | 56.818 | -1.36 | 10 | 62.500 | 8.51 | 4 | 52.083 | -9.58 | 2 | _ | _ | _ | | 115.2 | 125.000 | 8.51 | 4 | 104.167 | -9.58 | 2 | 78.125 | -32.18 | 1 | _ | _ | _ | | | | | s | YNC = 0, E | BRGH = 0 | , BRG16 = | 0 | | | | |-------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--| | BAUD | Fos | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | | RATE<br>(K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | 0.3 | 0.300 | 0.16 | 207 | 300 | -0.16 | 103 | 300 | -0.16 | 51 | | | 1.2 | 1.202 | 0.16 | 51 | 1201 | -0.16 | 25 | 1201 | -0.16 | 12 | | | 2.4 | 2.404 | 0.16 | 25 | 2403 | -0.16 | 12 | _ | _ | _ | | | 9.6 | 8.929 | -6.99 | 6 | _ | _ | _ | _ | _ | _ | | | 19.2 | 20.833 | 8.51 | 2 | _ | _ | _ | _ | _ | _ | | | 57.6 | 62.500 | 8.51 | 0 | _ | _ | _ | _ | _ | _ | | | 115.2 | 62.500 | -45.75 | 0 | _ | _ | _ | _ | _ | _ | | | | | | | | SYNC | = 0, BRGH | l = 1, BRG | <b>16 =</b> 0 | | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|---------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc = 20.000 MHz | | | Fosc = 10.000 MHz | | | Fosc = 8.000 MHz | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 1.2 | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | 2.4 | _ | _ | _ | _ | _ | _ | 2.441 | 1.73 | 255 | 2403 | -0.16 | 207 | | 9.6 | 9.766 | 1.73 | 255 | 9.615 | 0.16 | 129 | 9.615 | 0.16 | 64 | 9615 | -0.16 | 51 | | 19.2 | 19.231 | 0.16 | 129 | 19.231 | 0.16 | 64 | 19.531 | 1.73 | 31 | 19230 | -0.16 | 25 | | 57.6 | 58.140 | 0.94 | 42 | 56.818 | -1.36 | 21 | 56.818 | -1.36 | 10 | 55555 | 3.55 | 8 | | 115.2 | 113.636 | -1.36 | 21 | 113.636 | -1.36 | 10 | 125.000 | 8.51 | 4 | _ | _ | _ | | | | | S' | YNC = 0, E | BRGH = 1 | L, BRG16 = | 0 | | | |-------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD | Fosc | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | RATE<br>(K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | _ | _ | _ | | _ | _ | 300 | -0.16 | 207 | | 1.2 | 1.202 | 0.16 | 207 | 1201 | -0.16 | 103 | 1201 | -0.16 | 51 | | 2.4 | 2.404 | 0.16 | 103 | 2403 | -0.16 | 51 | 2403 | -0.16 | 25 | | 9.6 | 9.615 | 0.16 | 25 | 9615 | -0.16 | 12 | _ | _ | _ | | 19.2 | 19.231 | 0.16 | 12 | _ | _ | _ | _ | _ | _ | | 57.6 | 62.500 | 8.51 | 3 | _ | _ | _ | _ | _ | _ | | 115.2 | 125.000 | 8.51 | 1 | _ | _ | _ | _ | _ | _ | TABLE 18-3: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | | SYNC | = 0, BRGI | l = 0, BRG | 16 = 1 | | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|-----------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc | sc = 20.000 MHz | | Fosc = 10.000 MHz | | | Fosc = 8.000 MHz | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | 0.300 | 0.00 | 8332 | 0.300 | 0.02 | 4165 | 0.300 | 0.02 | 2082 | 300 | -0.04 | 1665 | | 1.2 | 1.200 | 0.02 | 2082 | 1.200 | -0.03 | 1041 | 1.200 | -0.03 | 520 | 1201 | -0.16 | 415 | | 2.4 | 2.402 | 0.06 | 1040 | 2.399 | -0.03 | 520 | 2.404 | 0.16 | 259 | 2403 | -0.16 | 207 | | 9.6 | 9.615 | 0.16 | 259 | 9.615 | 0.16 | 129 | 9.615 | 0.16 | 64 | 9615 | -0.16 | 51 | | 19.2 | 19.231 | 0.16 | 129 | 19.231 | 0.16 | 64 | 19.531 | 1.73 | 31 | 19230 | -0.16 | 25 | | 57.6 | 58.140 | 0.94 | 42 | 56.818 | -1.36 | 21 | 56.818 | -1.36 | 10 | 55555 | 3.55 | 8 | | 115.2 | 113.636 | -1.36 | 21 | 113.636 | -1.36 | 10 | 125.000 | 8.51 | 4 | _ | _ | _ | | | | SYNC = 0, BRGH = 0, BRG16 = 1 | | | | | | | | | | | | |-------------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--|--|--| | BAUD | Fosc | = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | | | | | RATE<br>(K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | | | | 0.3 | 0.300 | 0.04 | 832 | 300 | -0.16 | 415 | 300 | -0.16 | 207 | | | | | | 1.2 | 1.202 | 0.16 | 207 | 1201 | -0.16 | 103 | 1201 | -0.16 | 51 | | | | | | 2.4 | 2.404 | 0.16 | 103 | 2403 | -0.16 | 51 | 2403 | -0.16 | 25 | | | | | | 9.6 | 9.615 | 0.16 | 25 | 9615 | -0.16 | 12 | _ | _ | _ | | | | | | 19.2 | 19.231 | 0.16 | 12 | _ | _ | _ | _ | _ | _ | | | | | | 57.6 | 62.500 | 8.51 | 3 | _ | _ | _ | _ | _ | _ | | | | | | 115.2 | 125.000 | 8.51 | 1 | _ | _ | _ | _ | _ | _ | | | | | | | | | | SYNC = 0 | , BRGH = | = 1, BRG16 | = 1 or SY | NC = 1, | BRG16 = 1 | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|------------------|-------|-----------------------------| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc = 20.000 MHz | | | Fosc = 10.000 MHz | | | Fosc = 8.000 MHz | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Rate Frro | | SPBRG<br>value<br>(decimal) | | 0.3 | 0.300 | 0.00 | 33332 | 0.300 | 0.00 | 16665 | 0.300 | 0.00 | 8332 | 300 | -0.01 | 6665 | | 1.2 | 1.200 | 0.00 | 8332 | 1.200 | 0.02 | 4165 | 1.200 | 0.02 | 2082 | 1200 | -0.04 | 1665 | | 2.4 | 2.400 | 0.02 | 4165 | 2.400 | 0.02 | 2082 | 2.402 | 0.06 | 1040 | 2400 | -0.04 | 832 | | 9.6 | 9.606 | 0.06 | 1040 | 9.596 | -0.03 | 520 | 9.615 | 0.16 | 259 | 9615 | -0.16 | 207 | | 19.2 | 19.193 | -0.03 | 520 | 19.231 | 0.16 | 259 | 19.231 | 0.16 | 129 | 19230 | -0.16 | 103 | | 57.6 | 57.803 | 0.35 | 172 | 57.471 | -0.22 | 86 | 58.140 | 0.94 | 42 | 57142 | 0.79 | 34 | | 115.2 | 114.943 | -0.22 | 86 | 116.279 | 0.94 | 42 | 113.636 | -1.36 | 21 | 117647 | -2.12 | 16 | | | | SYN | IC = 0, BR | GH = 1, BF | RG16 = 1 | or SYNC = | 1, BRG1 | 6 = 1 | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--| | BAUD<br>RATE | Fos | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | 0.3 | 0.300 | 0.01 | 3332 | 300 | -0.04 | 1665 | 300 | -0.04 | 832 | | | 1.2 | 1.200 | 0.04 | 832 | 1201 | -0.16 | 415 | 1201 | -0.16 | 207 | | | 2.4 | 2.404 | 0.16 | 415 | 2403 | -0.16 | 207 | 2403 | -0.16 | 103 | | | 9.6 | 9.615 | 0.16 | 103 | 9615 | -0.16 | 51 | 9615 | -0.16 | 25 | | | 19.2 | 19.231 | 0.16 | 51 | 19230 | -0.16 | 25 | 19230 | -0.16 | 12 | | | 57.6 | 58.824 | 2.12 | 16 | 55555 | 3.55 | 8 | _ | _ | _ | | | 115.2 | 111.111 | -3.55 | 8 | _ | _ | _ | _ | _ | _ | | #### 18.1.3 AUTO-BAUD RATE DETECT The Enhanced USART module supports the automatic detection and calibration of baud rate. This feature is active only in Asynchronous mode and while the WUE bit is clear. The automatic baud rate measurement sequence (Figure 18-1) begins whenever a Start bit is received and the ABDEN bit is set. The calculation is self-averaging. In the Auto-Baud Rate Detect (ABD) mode, the clock to the BRG is reversed. Rather than the BRG clocking the incoming RX signal, the RX signal is timing the BRG. In ABD mode, the internal Baud Rate Generator is used as a counter to time the bit period of the incoming serial byte stream. Once the ABDEN bit is set, the state machine will clear the BRG and look for a Start bit. The Auto-Baud Rate Detection must receive a byte with the value 55h (ASCII "U", which is also the LIN bus Sync character) in order to calculate the proper bit rate. The measurement is taken over both a low and a high bit time in order to minimize any effects caused by asymmetry of the incoming signal. After a Start bit, the SPBRG begins counting up, using the preselected clock source on the first rising edge of RX. After eight bits on the RX pin or the fifth rising edge, an accumulated value totalling the proper BRG period is left in the SPBRGH:SPBRG register pair. Once the 5th edge is seen (this should correspond to the Stop bit), the ABDEN bit is automatically cleared. If a rollover of the BRG occurs (an overflow from FFFFh to 0000h), the event is trapped by the ABDOVF status bit (BAUDCON<7>). It is set in hardware by BRG rollovers and can be set or cleared by the user in software. ABD mode remains active after rollover events and the ABDEN bit remains set (Figure 18-2). While calibrating the baud rate period, the BRG registers are clocked at 1/8th the preconfigured clock rate. Note that the BRG clock will be configured by the BRG16 and BRGH bits. Independent of the BRG16 bit setting, both the SPBRG and SPBRGH will be used as a 16-bit counter. This allows the user to verify that no carry occurred for 8-bit modes by checking for 00h in the SPBRGH register. Refer to Table 18-4 for counter clock rates to the BRG. While the ABD sequence takes place, the EUSART state machine is held in Idle. The RCIF interrupt is set once the fifth rising edge on RX is detected. The value in the RCREG needs to be read to clear the RCIF interrupt. The contents of RCREG should be discarded. - Note 1: If the WUE bit is set with the ABDEN bit, Auto-Baud Rate Detection will occur on the byte *following* the Break character. - 2: It is up to the user to determine that the incoming character baud rate is within the range of the selected BRG clock source. Some combinations of oscillator frequency and EUSART baud rates are not possible due to bit error rates. Overall system timing and communication baud rates must be taken into consideration when using the Auto-Baud Rate Detection feature. TABLE 18-4: BRG COUNTER CLOCK RATES | BRG16 | BRGH | BRG Counter Clock | |-------|------|-------------------| | 0 | 0 | Fosc/512 | | 0 | 1 | Fosc/128 | | 1 | 0 | Fosc/128 | | 1 | 1 | Fosc/32 | Note: During the ABD sequence, SPBRG and SPBRGH are both used as a 16-bit counter, independent of the BRG16 setting. ### 18.1.3.1 ABD and EUSART Transmission Since the BRG clock is reversed during ABD acquisition, the EUSART transmitter cannot be used during ABD. This means that whenever the ABDEN bit is set, TXREG cannot be written to. Users should also ensure that ABDEN does not become set during a transmit sequence. Failing to do this may result in unpredictable EUSART operation. ### FIGURE 18-1: AUTOMATIC BAUD RATE CALCULATION ### FIGURE 18-2: BRG OVERFLOW SEQUENCE ### 18.2 EUSART Asynchronous Mode The Asynchronous mode of operation is selected by clearing the SYNC bit (TXSTA<4>). In this mode, the EUSART uses standard Non-Return-to-Zero (NRZ) format (one Start bit, eight or nine data bits and one Stop bit). The most common data format is 8 bits. An on-chip dedicated 8-bit/16-bit Baud Rate Generator can be used to derive standard baud rate frequencies from the oscillator. The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent but use the same data format and baud rate. The Baud Rate Generator produces a clock, either x16 or x64 of the bit shift rate depending on the BRGH and BRG16 bits (TXSTA<2> and BAUDCON<3>). Parity is not supported by the hardware, but can be implemented in software and stored as the 9th data bit. When operating in Asynchronous mode, the EUSART module consists of the following important elements: - · Baud Rate Generator - · Sampling Circuit - · Asynchronous Transmitter - · Asynchronous Receiver - · Auto-Wake-up on Sync Break Character - 12-bit Break Character Transmit - Auto-Baud Rate Detection ## 18.2.1 EUSART ASYNCHRONOUS TRANSMITTER The EUSART transmitter block diagram is shown in Figure 18-3. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The Shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the Stop bit has been transmitted from the previous load. As soon as the Stop bit is transmitted, the TSR is loaded with new data from the TXREG register (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCY), the TXREG register is empty and the TXIF flag bit (PIR1<4>) is set. This interrupt can be enabled or disabled by setting or clearing the interrupt enable bit, TXIE (PIE1<4>). TXIF will be set regardless of the state of TXIE; it cannot be cleared in software. TXIF is also not cleared immediately upon loading TXREG, but becomes valid in the second instruction cycle following the load instruction. Polling TXIF immediately following a load of TXREG will return invalid results. While TXIF indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit which is set when the TSR register is empty. No interrupt logic is tied to this bit so the user has to poll this bit in order to determine if the TSR register is empty. - **Note 1:** The TSR register is not mapped in data memory so it is not available to the user. - **2:** Flag bit TXIF is set when enable bit TXEN is set. To set up an Asynchronous Transmission: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - 2. Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN. - 3. If interrupts are desired, set enable bit TXIE. - If 9-bit transmission is desired, set transmit bit TX9. Can be used as address/data bit. - Enable the transmission by setting bit TXEN which will also set bit TXIF. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - 7. Load data to the TXREG register (starts transmission). - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. FIGURE 18-3: EUSART TRANSMIT BLOCK DIAGRAM FIGURE 18-4: ASYNCHRONOUS TRANSMISSION FIGURE 18-5: ASYNCHRONOUS TRANSMISSION (BACK TO BACK) TABLE 18-5: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |---------|----------------------|-----------------------------------------------|--------|--------|-------|--------|--------|--------|----------------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 51 | | | TXREG | EUSART T | ransmit Reg | ister | | | | | | 51 | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 51 | | | BAUDCON | ABDOVF | RCIDL | | SCKP | BRG16 | _ | WUE | ABDEN | 51 | | | SPBRGH | EUSART E | EUSART Baud Rate Generator Register High Byte | | | | | | | | | | SPBRG | EUSART E | USART Baud Rate Generator Register Low Byte | | | | | | | | | **Legend:** — = unimplemented locations read as '0'. Shaded cells are not used for asynchronous transmission. Note 1: Reserved in PIC18F2X80 devices; always maintain these bits clear. ## 18.2.2 EUSART ASYNCHRONOUS RECEIVER The receiver block diagram is shown in Figure 18-6. The data is received on the RX pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at x16 times the baud rate, whereas the main receive serial shifter operates at the bit rate or at Fosc. This mode would typically be used in RS-232 systems. To set up an Asynchronous Reception: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN. - 3. If interrupts are desired, set enable bit RCIE. - 4. If 9-bit reception is desired, set bit RX9. - 5. Enable the reception by setting bit CREN. - Flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set. - Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing enable bit CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. ## 18.2.3 SETTING UP 9-BIT MODE WITH ADDRESS DETECT This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - If interrupts are required, set the RCEN bit and select the desired priority level with the RCIP bit. - 4. Set the RX9 bit to enable 9-bit reception. - 5. Set the ADDEN bit to enable address detect. - 6. Enable reception by setting the CREN bit. - The RCIF bit will be set when reception is complete. The interrupt will be Acknowledged if the RCIE and GIE bits are set. - 8. Read the RCSTA register to determine if any error occurred during reception, as well as read bit 9 of data (if applicable). - Read RCREG to determine if the device is being addressed. - 10. If any error occurred, clear the CREN bit. - 11. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and interrupt the CPU. ### FIGURE 18-6: EUSART RECEIVE BLOCK DIAGRAM FIGURE 18-7: ASYNCHRONOUS RECEPTION TABLE 18-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |---------|----------------------|------------------------------------------------|--------|--------|-------|--------|--------|--------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 51 | | RCREG | EUSART R | Receive Regi | ister | | | | | | 51 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 51 | | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 51 | | SPBRGH | EUSART E | EUSART Baud Rate Generator Register, High Byte | | | | | | | | | SPBRG | EUSART E | USART Baud Rate Generator Register, Low Byte | | | | | | | | **Legend:** — = unimplemented locations read as '0'. Shaded cells are not used for asynchronous reception. ## 18.2.4 AUTO-WAKE-UP ON SYNC BREAK CHARACTER During Sleep mode, all clocks to the EUSART are suspended. Because of this, the Baud Rate Generator is inactive and a proper byte reception cannot be performed. The auto-wake-up feature allows the controller to wake-up due to activity on the RX/DT line, while the EUSART is operating in Asynchronous mode. The auto-wake-up feature is enabled by setting the WUE bit (BAUDCON<1>). Once set, the typical receive sequence on RX/DT is disabled and the EUSART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a Wake-up Signal character for the LIN protocol.) Following a wake-up event, the module generates an RCIF interrupt. The interrupt is generated synchronously to the Q clocks in normal operating modes (Figure 18-8) and asynchronously, if the device is in Sleep mode (Figure 18-9). The interrupt condition is cleared by reading the RCREG register. The WUE bit is automatically cleared once a low-to-high transition is observed on the RX line following the wake-up event. At this point, the EUSART module is in Idle mode and returns to normal operation. This signals to the user that the Sync Break event is over. ## 18.2.4.1 Special Considerations Using Auto-Wake-up Since auto-wake-up functions by sensing rising edge transitions on RX/DT, information with any state changes before the Stop bit may signal a false end-of-character and cause data or framing errors. To work properly, therefore, the initial character in the transmission must be all '0's. This can be 00h (8 bytes) for standard RS-232 devices or 000h (12 bits) for LIN bus. Oscillator start-up time must also be considered, especially in applications using oscillators with longer start-up intervals (i.e., XT or HS mode). The Sync Break (or Wake-up Signal) character must be of sufficient length and be followed by a sufficient interval to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART. ### 18.2.4.2 Special Considerations Using the WUE Bit The timing of WUE and RCIF events may cause some confusion when it comes to determining the validity of received data. As noted, setting the WUE bit places the EUSART in an Idle mode. The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared after this when a rising edge is seen on RX/DT. The interrupt condition is then cleared by reading the RCREG register. Ordinarily, the data in RCREG will be dummy data and should be discarded. The fact that the WUE bit has been cleared (or is still set) and the RCIF flag is set should not be used as an indicator of the integrity of the data in RCREG. Users should consider implementing a parallel method in firmware to verify received data integrity. To assure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode. ### FIGURE 18-8: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING NORMAL OPERATION ### FIGURE 18-9: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING SLEEP 2: The EUSART remains in Idle while the WUE bit is set. #### 18.2.5 BREAK CHARACTER SEQUENCE The Enhanced EUSART module has the capability of sending the special Break character sequences that are required by the LIN bus standard. The Break character transmit consists of a Start bit, followed by twelve '0' bits and a Stop bit. The frame Break character is sent whenever the SENDB and TXEN bits (TXSTA<3> and TXSTA<5>) are set while the Transmit Shift register is loaded with data. Note that the value of data written to TXREG will be ignored and all '0's will be transmitted. The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN specification). Note that the data value written to the TXREG for the Break character is ignored. The write simply serves the purpose of initiating the proper sequence. The TRMT bit indicates when the transmit operation is active or Idle, just as it does during normal transmission. See Figure 18-10 for the timing of the Break character sequence. ### 18.2.5.1 Break and Sync Transmit Sequence The following sequence will send a message frame header made up of a Break, followed by an Auto-Baud Sync byte. This sequence is typical of a LIN bus master. - 1. Configure the EUSART for the desired mode. - Set the TXEN and SENDB bits to set up the Break character. - 3. Load the TXREG with a dummy character to initiate transmission (the value is ignored). - Write '55h' to TXREG to load the Sync character into the transmit FIFO buffer. - After the Break has been sent, the SENDB bit is reset by hardware. The Sync character now transmits in the preconfigured mode. When the TXREG becomes empty, as indicated by the TXIF, the next data byte can be written to TXREG. ### 18.2.6 RECEIVING A BREAK CHARACTER The Enhanced USART module can receive a Break character in two ways. The first method forces configuration of the baud rate at a frequency of 9/13 the typical speed. This allows for the Stop bit transition to be at the correct sampling location (13 bits for Break versus Start bit and 8 data bits for typical data). The second method uses the auto-wake-up feature described in **Section 18.2.4** "**Auto-Wake-up on Sync Break Character**". By enabling this feature, the EUSART will sample the next two transitions on RX/DT, cause an RCIF interrupt and receive the next data byte followed by another interrupt. Note that following a Break character, the user will typically want to enable the Auto-Baud Rate Detect feature. For both methods, the user can set the ABD bit once the TXIF interrupt is observed. ### 18.3 EUSART Synchronous Master Mode The Synchronous Master mode is entered by setting the CSRC bit (TXSTA<7>). In this mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition, enable bit SPEN (RCSTA<7>) is set in order to configure the TX and RX pins to CK (clock) and DT (data) lines, respectively. The Master mode indicates that the processor transmits the master clock on the CK line. Clock polarity is selected with the SCKP bit (BAUDCON<4>); setting SCKP sets the Idle state on CK as high, while clearing the bit sets the Idle state as low. This option is provided to support Microwire devices with this module. ## 18.3.1 EUSART SYNCHRONOUS MASTER TRANSMISSION The EUSART transmitter block diagram is shown in Figure 18-3. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The Shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCYCLE), the TXREG is empty and the TXIF flag bit (PIR1<4>) is set. The interrupt can be enabled or disabled by setting or clearing the interrupt enable bit, TXIE (PIE1<4>). TXIF is set regardless of the state of enable bit TXIE; it cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit which is set when the TSR is empty. No interrupt logic is tied to this bit so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory so it is not available to the user. To set up a Synchronous Master Transmission: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRG16 bit, as required, to achieve the desired baud rate - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - 3. If interrupts are desired, set enable bit TXIE. - 4. If 9-bit transmission is desired, set bit TX9. - 5. Enable the transmission by setting bit TXEN. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - 7. Start transmission by loading data to the TXREG register. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. ### FIGURE 18-11: SYNCHRONOUS TRANSMISSION FIGURE 18-12: SYNCHRONOUS TRANSMISSION (THROUGH TXEN) TABLE 18-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |---------|----------------------|------------------------------------------------|--------|--------|-------|--------|--------|--------|----------------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 51 | | | TXREG | EUSART T | ransmit Reg | ister | | | | | | 51 | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 51 | | | BAUDCON | ABDOVF | RCIDL | - | SCKP | BRG16 | _ | WUE | ABDEN | 51 | | | SPBRGH | EUSART E | EUSART Baud Rate Generator Register, High Byte | | | | | | | | | | SPBRG | EUSART E | USART Baud Rate Generator Register, Low Byte | | | | | | | | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous master transmission. Note 1: Reserved in PIC18F2X80 devices; always maintain these bits clear. ## 18.3.2 EUSART SYNCHRONOUS MASTER RECEPTION Once Synchronous mode is selected, reception is enabled by setting either the Single Receive Enable bit, SREN (RCSTA<5>), or the Continuous Receive Enable bit, CREN (RCSTA<4>). Data is sampled on the RX pin on the falling edge of the clock. If enable bit SREN is set, only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set, then CREN takes precedence. To set up a Synchronous Master Reception: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRG16 bit, as required, to achieve the desired baud rate. - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - 3. Ensure bits CREN and SREN are clear. - 4. If interrupts are desired, set enable bit RCIE. - 5. If 9-bit reception is desired, set bit RX9. - 6. If a single reception is required, set bit SREN. For continuous reception, set bit CREN. - Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if the enable bit RCIE was set. - Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. ### FIGURE 18-13: SYNCHRONOUS RECEPTION (MASTER MODE, SREN) ### TABLE 18-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values on<br>page | |---------|----------------------|-----------------------------------------------|--------|--------|-------|--------|--------|--------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 51 | | RCREG | EUSART Re | ceive Registe | r | | | | | | 51 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 51 | | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 51 | | SPBRGH | EUSART Ba | EUSART Baud Rate Generator Register High Byte | | | | | | | 51 | | SPBRG | EUSART Ba | USART Baud Rate Generator Register Low Byte | | | | | | | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous master reception. ## 18.4 EUSART Synchronous Slave Mode Synchronous Slave mode is entered by clearing bit CSRC (TXSTA<7>). This mode differs from the Synchronous Master mode in that the shift clock is supplied externally at the CK pin (instead of being supplied internally in Master mode). This allows the device to transfer or receive data while in any low-power mode. ### 18.4.1 EUSART SYNCHRONOUS SLAVE TRANSMIT The operation of the Synchronous Master and Slave modes are identical, except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur: - a) The first word will immediately transfer to the TSR register and transmit. - The second word will remain in the TXREG register. - c) Flag bit TXIF will not be set. - d) When the first word has been shifted out of TSR, the TXREG register will transfer the second word to the TSR and flag bit TXIF will now be set. - e) If enable bit TXIE is set, the interrupt will wake the chip from Sleep. If the global interrupt is enabled, the program will branch to the interrupt vector. To set up a Synchronous Slave Transmission: - Enable the synchronous slave serial port by setting bits SYNC and SPEN and clearing bit CSRC. - Clear bits CREN and SREN. - 3. If interrupts are desired, set enable bit TXIE. - 4. If 9-bit transmission is desired, set bit TX9. - Enable the transmission by setting enable bit TXEN. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - Start transmission by loading data to the TXREGx register. - 8. If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. TABLE 18-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |---------|----------------------|-----------------------------------------------|--------|--------|-------|--------|--------|--------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 51 | | TXREG | EUSART T | ransmit Regi | ster | | | | | | 51 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 51 | | BAUDCON | ABDOVF | RCIDL | | SCKP | BRG16 | _ | WUE | ABDEN | 51 | | SPBRGH | EUSART B | EUSART Baud Rate Generator Register High Byte | | | | | | | | | SPBRG | EUSART B | USART Baud Rate Generator Register Low Byte | | | | | | | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous slave transmission. ## 18.4.2 EUSART SYNCHRONOUS SLAVE RECEPTION The operation of the Synchronous Master and Slave modes is identical, except in the case of Sleep or any Idle mode and bit SREN, which is a "don't care" in Slave mode. If receive is enabled by setting the CREN bit prior to entering Sleep or any Idle mode, then a word may be received while in this low-power mode. Once the word is received, the RSR register will transfer the data to the RCREG register; if the RCIE enable bit is set, the interrupt generated will wake the chip from the low-power mode. If the global interrupt is enabled, the program will branch to the interrupt vector. To set up a Synchronous Slave Reception: - Enable the synchronous master serial port by setting bits SYNC and SPEN and clearing bit CSRC. - 2. If interrupts are desired, set enable bit RCIE. - 3. If 9-bit reception is desired, set bit RX9. - 4. To enable reception, set enable bit CREN. - Flag bit RCIF will be set when reception is complete. An interrupt will be generated if enable bit RCIE was set. - Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - 8. If any error occurred, clear the error by clearing bit CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set TABLE 18-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |---------|-----------------------------------------------|---------------------------------------------|--------|--------|-------|--------|--------|--------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 51 | | RCREG | EUSART R | Receive Regi | ster | | | | | | 51 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 51 | | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 51 | | SPBRGH | EUSART Baud Rate Generator Register High Byte | | | | | | | | 51 | | SPBRG | EUSART E | USART Baud Rate Generator Register Low Byte | | | | | | | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception. ## 19.0 10-BIT ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The Analog-to-Digital (A/D) converter module has 8 inputs for the PIC18F2X80 devices and 11 for the PIC18F4X80 devices. This module allows conversion of an analog input signal to a corresponding 10-bit digital number. The module has five registers: - A/D Result High Register (ADRESH) - A/D Result Low Register (ADRESL) - A/D Control Register 0 (ADCON0) - A/D Control Register 1 (ADCON1) - A/D Control Register 2 (ADCON2) The ADCON0 register, shown in Register 19-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 19-2, configures the functions of the port pins. The ADCON2 register, shown in Register 19-3, configures the A/D clock source, programmed acquisition time and justification. ### REGISTER 19-1: ADCON0: A/D CONTROL REGISTER 0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|-------|---------|-------| | _ | _ | CHS3 | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | | bit 7 | | | | | | | bit 0 | #### bit 7-6 Unimplemented: Read as '0' #### bit 5-2 CHS3:CHS0: Analog Channel Select bits 0000 = Channel 0 (AN0) 0001 = Channel 1 (AN1) 0010 = Channel 2 (AN2) 0011 = Channel 3 (AN3) 0100 = Channel 4 (AN4) 0101 = Channel 5 $(AN5)^{(1,2)}$ 0110 = Channel 6 (AN6)(1,2) 0111 = Channel 7 (AN7)(1,2) 1000 = Channel 8 (AN8) 1001 = Channel 9 (AN9) 1010 = Channel 10 (AN10) 1011 = Unused 1100 = Unused 1101 = **Unused** 1110 = Unused 1111 = Unused Note 1: These channels are not implemented on PIC18F2X80 devices. Performing a conversion on unimplemented channels will return full-scale measurements. #### bit 1 GO/DONE: A/D Conversion Status bit ### When ADON = 1: 1 = A/D conversion in progress 0 = A/D Idle #### bit 0 ADON: A/D On bit 1 = A/D converter module is enabled 0 = A/D converter module is disabled ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### REGISTER 19-2: ADCON1: A/D CONTROL REGISTER 1 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0(') | R/W-q'' | R/W-q'' | R/W-q(') | |-------|-----|-------|-------|----------|---------|---------|----------| | _ | _ | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | | bit 7 | • | | • | | | • | bit 0 | bit 7-6 Unimplemented: Read as '0' bit 5 VCFG1: Voltage Reference Configuration bit (VREF- source) 1 = VREF- (AN2) 0 = AVSS bit 4 VCFG0: Voltage Reference Configuration bit (VREF+ source) 1 = VREF+ (AN3) 0 = AVDD bit 3-0 **PCFG3:PCFG0:** A/D Port Configuration Control bits: | PCFG3:<br>PCFG0 | AN10 | AN9 | AN8 | AN7 <sup>(2)</sup> | AN6 <sup>(2)</sup> | AN5 <sup>(2)</sup> | AN4 | AN3 | AN2 | AN1 | ANO | |-----------------|------|-----|-----|--------------------|--------------------|--------------------|-----|-----|-----|-----|-----| | 0000(1) | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0001 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0010 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0011 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0100 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0101 | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0110 | D | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0111(1) | D | D | D | Α | Α | Α | Α | Α | Α | Α | Α | | 1000 | D | D | D | D | Α | Α | Α | Α | Α | Α | Α | | 1001 | D | D | D | D | D | Α | Α | Α | Α | Α | Α | | 1010 | D | D | D | D | D | D | Α | Α | Α | Α | Α | | 1011 | D | D | D | D | D | D | D | Α | Α | Α | Α | | 1100 | D | D | D | D | D | D | D | D | Α | Α | Α | | 1101 | D | D | D | D | D | D | D | D | D | Α | Α | | 1110 | D | D | D | D | D | D | D | D | D | D | Α | | 1111 | D | D | D | D | D | D | D | D | D | D | D | A = Analog input D D = Digital I/O **Note 1:** The POR value of the PCFG bits depends on the value of the PBADEN bit in Configuration Register 3H. When PBADEN = 1, PCFG<3:0> = 0000; when PBADEN = 0, PCFG<3:0> = 0111. 2: AN5 through AN7 are available only in PIC18F4X80 devices. | Legend: | | | | | | |-------------------|------------------|----------------------|--------------------|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented | oit, read as '0' | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | ### REGISTER 19-3: ADCON2: A/D CONTROL REGISTER 2 | – | | | | | | | | |-------|-----|-------|-------|-------|-------|-------|-------| | ADFM | _ | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | bit 7 bit 7 ADFM: A/D Result Format Select bit 1 = Right justified0 = Left justified bit 6 Unimplemented: Read as '0' bit 5-3 ACQT2:ACQT0: A/D Acquisition Time Select bits 111 = 20 TAD 110 = 16 TAD 101 = 12 TAD 100 = 8 TAD 011 = 6 TAD 010 = 4 TAD 001 = 2 TAD 000 = 0 TAD(1) bit 2-0 ADCS2:ADCS0: A/D Conversion Clock Select bits 111 = FRC (clock derived from A/D RC oscillator)(1) 110 = Fosc/64 101 = Fosc/16 100 = Fosc/4 011 = FRC (clock derived from A/D RC oscillator)(1) 010 = Fosc/32 001 = Fosc/8 000 = Fosc/2 **Note 1:** If the A/D FRC clock source is selected, a delay of one Tcy (instruction cycle) is added before the A/D clock starts. This allows the SLEEP instruction to be executed before starting a conversion. # Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown The analog reference voltage is software selectable to either the device's positive and negative supply voltage (AVDD and AVSS), or the voltage level on the RA3/AN3/VREF+ and RA2/AN2/VREF-/CVREF pins. The A/D converter has a unique feature of being able to operate while the device is in Sleep mode. To operate in Sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator. The output of the sample and hold is the input into the converter, which generates the result via successive approximation. A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion in progress is aborted. Each port pin associated with the A/D converter can be configured as an analog input, or as a digital I/O. The ADRESH and ADRESL registers contain the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRESH/ADRESL registers, the GO/DONE bit (ADCON0 register) is cleared and A/D Interrupt Flag bit ADIF is set. The block diagram of the A/D module is shown in Figure 19-1. **FIGURE 19-1:** A/D BLOCK DIAGRAM The value in the ADRESH/ADRESL registers is not modified for a Power-on Reset. The ADRESH/ADRESL registers will contain unknown data after a Power-on Reset. After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as an input. To determine acquisition time, see **Section 19.1** "A/D Acquisition Requirements". After this acquisition time has elapsed, the A/D conversion can be started. An acquisition time can be programmed to occur between setting the GO/DONE bit and the actual start of the conversion. The following steps should be followed to perform an A/D conversion: - 1. Configure the A/D module: - Configure analog pins, voltage reference and digital I/O (ADCON1) - Select A/D input channel (ADCON0) - Select A/D acquisition time (ADCON2) - Select A/D conversion clock (ADCON2) - Turn on A/D module (ADCON0) - 2. Configure A/D interrupt (if desired): - · Clear ADIF bit - · Set ADIE bit - · Set GIE bit - 3. Wait the required acquisition time (if required). - 4. Start conversion: - Set GO/DONE bit (ADCON0 register) - 5. Wait for A/D conversion to complete, by either: - Polling for the GO/DONE bit to be cleared OR - · Waiting for the A/D interrupt - Read A/D Result registers (ADRESH:ADRESL); clear bit ADIF, if required. - For next conversion, go to step 1 or step 2, as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2 TAD is required before next acquisition starts. #### FIGURE 19-2: ANALOG INPUT MODEL © 2004 Microchip Technology Inc. Preliminary DS39637A-page 251 ## 19.1 A/D Acquisition Requirements For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 19-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion. **Note:** When the conversion is started, the holding capacitor is disconnected from the input pin. To calculate the minimum acquisition time, Equation 19-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution. Example 19-3 shows the calculation of the minimum required acquisition time TACQ. This calculation is based on the following application system assumptions: $\begin{array}{lll} \text{CHOLD} & = & 120 \text{ pF} \\ \text{Rs} & = & 2.5 \text{ k}\Omega \\ \text{Conversion Error} & \leq & 1/2 \text{ LSb} \end{array}$ VDD = $5V \rightarrow Rss = 7 \text{ k}\Omega$ Temperature = $50^{\circ}\text{C}$ (system max.) VHOLD = 0V @ time = 0 #### **EQUATION 19-1: ACQUISITION TIME** TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient = TAMP + TC + TCOFF #### **EQUATION 19-2: A/D MINIMUM CHARGING TIME** ``` VHOLD = (VREF - (VREF/2048)) \cdot (1 - e^{(-Tc/CHOLD(RIC + RSS + RS))}) or TC = -(CHOLD)(RIC + RSS + RS) \ln(1/2048) ``` #### EQUATION 19-3: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME ``` TAMP + TC + TCOFF TACO TAMP 5 \mu s TCOFF = (Temp - 25^{\circ}C)(0.05 \mu s/^{\circ}C) (50^{\circ}\text{C} - 25^{\circ}\text{C})(0.05 \,\mu\text{s}/^{\circ}\text{C}) 1.25 us Temperature coefficient is only required for temperatures > 25°C. Below 25°C, TCOFF = 0 ms. TC -(CHOLD)(RIC + RSS + RS) ln(1/2047) \mu s -(120 pF) (1 k\Omega + 7 k\Omega + 2.5 k\Omega) ln(0.0004883) \mus 9.61 \, \mu s 5 \mu s + 1.25 \mu s + 9.61 \mu s TACQ 12.86 µs ``` ## 19.2 Selecting and Configuring Automatic Acquisition Time The ADCON2 register allows the user to select an acquisition time that occurs each time the GO/DONE bit is set. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and setting the GO/DONE bit. This occurs when the ACQT2:ACQT0 bits (ADCON2<5:3>) remain in their Reset state ('000') and is compatible with devices that do not offer programmable acquisition times. If desired, the ACQT bits can be set to select a programmable acquisition time for the A/D module. When the GO/DONE bit is set, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there may be no need to wait for an acquisition time between selecting a channel and setting the GO/DONE bit. In either case, when the conversion is completed, the GO/DONE bit is cleared, the ADIF flag is set and the A/D begins sampling the currently selected channel again. If an acquisition time is programmed, there is nothing to indicate if the acquisition time has ended or if the conversion has begun. # 19.3 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 11 TAD per 10-bit conversion. The source of the A/D conversion clock is software selectable. There are seven possible options for TAD: - 2 Tosc - 4 Tosc - 8 Tosc - 16 Tosc - 32 Tosc - 64 Tosc - · Internal RC Oscillator For correct A/D conversions, the A/D conversion clock (TAD) must be as short as possible, but greater than the minimum TAD (approximately 2 $\mu$ s, see parameter 130 for more information). Table 19-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. TABLE 19-1: TAD vs. DEVICE OPERATING FREQUENCIES | AD Clock So | ource (TAD) | Maximum Device Frequency | | | | |-------------------|-------------|--------------------------|---------------------------------|--|--| | Operation | ADCS2:ADCS0 | PIC18F2X80/4X80 | PIC18LF2X80/4X80 <sup>(4)</sup> | | | | 2 Tosc | 000 | 1.25 MHz | 666 kHz | | | | 4 Tosc | 100 | 2.50 MHz | 1.33 MHz | | | | 8 Tosc | 001 | 5.00 MHz | 2.66 MHz | | | | 16 Tosc | 101 | 10.0 MHz | 5.33 MHz | | | | 32 Tosc | 010 | 20.0 MHz | 10.65 MHz | | | | 64 Tosc | 110 | 40.0 MHz | 21.33 MHz | | | | RC <sup>(3)</sup> | x11 | 1.00 MHz <sup>(1)</sup> | 1.00 MHz <sup>(2)</sup> | | | - Note 1: The RC source has a typical TAD time of 4 ms. - 2: The RC source has a typical TAD time of 6 ms. - **3:** For device frequencies above 1 MHz, the device must be in Sleep for the entire conversion or the A/D accuracy may be out of specification. - 4: Low-power (PIC18LFXXXX) devices only. # 19.4 Operation in Power Managed Modes The selection of the automatic acquisition time and A/D conversion clock is determined in part, by the clock source and frequency while in a power managed mode. If the A/D is expected to operate while the device is in a power managed mode, the ACQT2:ACQT0 and ADCS2:ADCS0 bits in ADCON2 should be updated in accordance with the clock source to be used in that mode. After entering the mode, an A/D acquisition or conversion may be started. Once started, the device should continue to be clocked by the same clock source until the conversion has been completed. If desired, the device may be placed into the corresponding Idle mode during the conversion. If the device clock frequency is less than 1 MHz, the A/D RC clock source should be selected. Operation in the Sleep mode requires the A/D FRC clock to be selected. If bits ACQT2:ACQT0 are set to '000' and a conversion is started, the conversion will be delayed one instruction cycle to allow execution of the SLEEP instruction and entry to Sleep mode. The IDLEN bit (OSCCON<7>) must have already been cleared prior to starting the conversion. ## 19.5 Configuring Analog Port Pins The ADCON1, TRISA, TRISB and TRISE registers all configure the A/D port pins. The port pins needed as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the CHS3:CHS0 bits and the TRIS bits. - Note 1: When reading the Port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs will convert an analog input. Analog levels on a digitally configured input will be accurately converted. - 2: Analog levels on any pin defined as a digital input may cause the digital input buffer to consume current out of the device's specification limits. - **3:** The PBADEN bit in Configuration Register 3H configures PORTB pins to reset as analog or digital pins by controlling how the PCFG0 bits in ADCON1 are reset. #### 19.6 A/D Conversions Figure 19-3 shows the operation of the A/D converter after the GO bit has been set and the ACQT2:ACQT0 bits are cleared. A conversion is started after the following instruction to allow entry into Sleep mode before the conversion begins. Figure 19-4 shows the operation of the A/D converter after the GO bit has been set and the ACQT2:ACQT0 bits are set to '010' and selecting a 4 TAD acquisition time before the conversion starts. Clearing the GO/DONE bit during a conversion will abort the current conversion. The A/D Result register pair will NOT be updated with the partially completed A/D conversion sample. This means the ADRESH:ADRESL registers will continue to contain the value of the last completed conversion (or the last value written to the ADRESH:ADRESL registers). After the A/D conversion is completed or aborted, a 2 TAD wait is required before the next acquisition can be started. After this wait, acquisition on the selected channel is automatically started. Note: The GO/DONE bit should NOT be set in the same instruction that turns on the A/D. ## FIGURE 19-3: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 000, TACQ = 0) ### FIGURE 19-4: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 010, TACQ = 4 TAD) © 2004 Microchip Technology Inc. Preliminary DS39637A-page 255 ## 19.7 Use of the CCP1 Trigger An A/D conversion can be started by the "special event trigger" of the ECCP1 module. This requires that the ECCP1M3:ECCP1M0 bits (ECCP1CON<3:0>) be programmed as '1011' and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D acquisition and conversion and the Timer1 (or Timer3) counter will be reset to zero. Timer1 (or Timer3) is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving ADRESH/ADRESL to the desired location). The appropriate analog input channel must be selected and the minimum acquisition period is either timed by the user, or an appropriate TACQ time selected before the "special event trigger" sets the GO/DONE bit (starts a conversion). If the A/D module is not enabled (ADON is cleared), the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 (or Timer3) counter. TABLE 19-2: REGISTERS ASSOCIATED WITH A/D OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |----------------------|---------------------------------------------------------------------|-----------------------|-------------|----------------|----------|--------|---------|------------------------|----------------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | | IPR1 | PSPIP | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 52 | | | PIR1 | PSPIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 52 | | | PIE1 | PSPIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 52 | | | IPR2 | OSCFIP | CMIP | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP <sup>(5)</sup> | 51 | | | PIR2 | OSCFIF | CMIF | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF <sup>(5)</sup> | 51 | | | PIE2 | OSCFIE CMIE — EEIE BCLIE HLVDIE TMR3IE ECCP1IE <sup>(5)</sup> | | | | | | | | | | | ADRESH | A/D Result Register High Byte | | | | | | | | | | | ADRESL | A/D Result Register Low Byte | | | | | | | | | | | ADCON0 | - | _ | CHS3 | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | 50 | | | ADCON1 | _ | _ | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 50 | | | ADCON2 | ADFM | _ | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | 50 | | | PORTA | RA7 <sup>(2)</sup> | RA6 <sup>(2)</sup> | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 52 | | | TRISA | TRISA7 <sup>(2)</sup> | TRISA6 <sup>(2)</sup> | PORTA Da | ta Direction F | Register | | | | 52 | | | PORTB | Read POR | TB pins, Wri | te LATB Lat | ch | | | | | 52 | | | TRISB | PORTB Da | ta Direction | Register | | | | | | 52 | | | LATB | PORTB Output Data Latch | | | | | | | | | | | PORTE <sup>(4)</sup> | — — — RE3 <sup>(3)</sup> Read PORTE pins, Write LATE <sup>(1)</sup> | | | | | | | | | | | TRISE <sup>(4)</sup> | IBF OBF IBOV PSPMODE — PORTE Data Direction | | | | | | 52 | | | | | LATE <sup>(4)</sup> | _ | _ | _ | _ | _ | LATE2 | LATE1 | LATE0 | 52 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for A/D conversion. - Note 1: These bits are unimplemented on PIC18F2X80 devices; always maintain these bits clear. - 2: These pins may be configured as port pins depending on the Oscillator mode selected. - 3: RE3 port bit is available only as an input pin when the MCLRE configuration bit is '0'. - 4: These registers are not implemented on PIC18F2X80 devices. - 5: These bits are available on PIC18F4X80 and reserved on PIC18F2X80 devices. ### 20.0 COMPARATOR MODULE The analog comparator module contains two comparators that can be configured in a variety of ways. The inputs can be selected from the analog inputs multiplexed with pins RA0 through RA5, as well as the on-chip voltage reference (see Section 21.0 "Comparator Voltage Reference Module"). The digital outputs (normal or inverted) are available at the pin level and can also be read through the control register. The CMCON register (Register 20-1) selects the comparator input and output configuration. Block diagrams of the various comparator configurations are shown in Figure 20-1. #### REGISTER 20-1: CMCON: COMPARATOR CONTROL REGISTER | R-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | | bit 7 | | | | | | | bit 0 | bit 7 C2OUT: Comparator 2 Output bit When C2INV = 0: 1 = C2 VIN+ > C2 VIN- 0 = C2 VIN+ < C2 VIN- When C2INV = 1: 1 = C2 VIN+ < C2 VIN- 0 = C2 VIN+ > C2 VIN- bit 6 C10UT: Comparator 1 Output bit When C1INV = 0: 1 = C1 VIN+ > C1 VIN- 0 = C1 VIN+ < C1 VIN- When C1INV = 1: 1 = C1 VIN+ < C1 VIN- 0 = C1 Vin+ > C1 Vin- bit 5 C2INV: Comparator 2 Output Inversion bit 1 = C2 output inverted 0 = C2 output not inverted bit 4 C1INV: Comparator 1 Output Inversion bit 1 = C1 Output inverted 0 = C1 Output not inverted bit 3 CIS: Comparator Input Switch bit When CM2:CM0 = 110: 1 = C1 VIN+ connects to RD0/PSP0/C1IN+ C2 VIN+ connects to RD2/PSP2/C2IN+ 0 = C1 VIN- connects to RD1/PSP1/C1IN- C2 VIN- connects to RD3/PSP3/C2IN- bit 2-0 CM2:CM0: Comparator Mode bits Figure 20-1 shows the Comparator modes and the CM2:CM0 bit settings. | Legend: | | | |-------------------|------------------|-----------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared x = Bit is unknown | ## 20.1 Comparator Configuration There are eight modes of operation for the comparators, shown in Figure 20-1. Bits CM2:CM0 of the CMCON register are used to select these modes. The TRISA register controls the data direction of the comparator pins for each mode. If the Comparator mode is changed, the comparator output level may not be valid for the specified mode change delay shown in **Section 27.0 "Electrical Characteristics"**. Note: Comparator interrupts should be disabled during a Comparator mode change; otherwise, a false interrupt may occur. ### FIGURE 20-1: COMPARATOR I/O OPERATING MODES ### 20.2 Comparator Operation A single comparator is shown in Figure 20-2, along with the relationship between the analog input levels and the digital output. When the analog input at VIN+ is less than the analog input VIN-, the output of the comparator is a digital low level. When the analog input at VIN+ is greater than the analog input VIN-, the output of the comparator is a digital high level. The shaded areas of the output of the comparator in Figure 20-2 represent the uncertainty, due to input offsets and response time. ## 20.3 Comparator Reference Depending on the comparator operating mode, either an external or internal voltage reference may be used. The analog signal present at VIN- is compared to the signal at VIN+ and the digital output of the comparator is adjusted accordingly (Figure 20-2). FIGURE 20-2: SINGLE COMPARATOR #### 20.3.1 EXTERNAL REFERENCE SIGNAL When external voltage references are used, the comparator module can be configured to have the comparators operate from the same or different reference sources. However, threshold detector applications may require the same reference. The reference signal must be between Vss and VDD and can be applied to either pin of the comparator(s). #### 20.3.2 INTERNAL REFERENCE SIGNAL The comparator module also allows the selection of an internally generated voltage reference from the comparator voltage reference module. This module is described in more detail in **Section 21.0 "Comparator Voltage Reference Module"**. The internal reference is only available in the mode where four inputs are multiplexed to two comparators (CM2:CM0 = 110). In this mode, the internal voltage reference is applied to the Vin+ pin of both comparators. ### 20.4 Comparator Response Time Response time is the minimum time, after selecting a new reference voltage or input source, before the comparator output has a valid level. If the internal reference is changed, the maximum delay of the internal voltage reference must be considered when using the comparator outputs. Otherwise, the maximum delay of the comparators should be used (see Section 27.0 "Electrical Characteristics"). ## 20.5 Comparator Outputs The comparator outputs are read through the CMCON register. These bits are read-only. The comparator outputs may also be directly output to the RE1 and RE2 I/O pins. When enabled, multiplexors in the output path of the RE1 and RE2 pins will switch and the output of each pin will be the unsynchronized output of the comparator. The uncertainty of each of the comparators is related to the input offset voltage and the response time given in the specifications. Figure 20-3 shows the comparator output block diagram. The TRISE bits will still function as an output enable/ disable for the RE1 and RE2 pins while in this mode. The polarity of the comparator outputs can be changed using the C2INV and C1INV bits (CMCON<4:5>). - Note 1: When reading the Port register, all pins configured as analog inputs will read as a '0'. Pins configured as digital inputs will convert an analog input according to the Schmitt Trigger input specification. - 2: Analog levels on any pin defined as a digital input may cause the input buffer to consume more current than is specified. #### FIGURE 20-3: COMPARATOR OUTPUT BLOCK DIAGRAM ## 20.6 Comparator Interrupts The comparator interrupt flag is set whenever there is a change in the output value of either comparator. Software will need to maintain information about the status of the output bits, as read from CMCON<7:6>, to determine the actual change that occurred. The CMIF bit (PIR2<6>) is the Comparator Interrupt Flag. The CMIF bit must be reset by clearing it. Since it is also possible to write a '1' to this register, a simulated interrupt may be initiated. Both the CMIE bit (PIE2<6>) and the PEIE bit (INTCON<6>) must be set to enable the interrupt. In addition, the GIE bit (INTCON<7>) must also be set. If any of these bits are clear, the interrupt is not enabled, though the CMIF bit will still be set if an interrupt condition occurs. Note: If a change in the CMCON register (C1OUT or C2OUT) should occur when a read operation is being executed (start of the Q2 cycle), then the CMIF (PIR registers) interrupt flag may not get set. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner: - Any read or write of CMCON will end the mismatch condition. - b) Clear flag bit CMIF. A mismatch condition will continue to set flag bit CMIF. Reading CMCON will end the mismatch condition and allow flag bit CMIF to be cleared. # 20.7 Comparator Operation During Sleep When a comparator is active and the device is placed in Sleep mode, the comparator remains active and the interrupt is functional if enabled. This interrupt will wake-up the device from Sleep mode, when enabled. While the comparator is powered up, higher Sleep currents than shown in the power-down current specification will occur. Each operational comparator will consume additional current, as shown in the comparator specifications. To minimize power consumption while in Sleep mode, turn off the comparators (CM2:CM0 = 111) before entering Sleep. If the device wakes up from Sleep, the contents of the CMCON register are not affected. #### 20.8 Effects of a Reset A device Reset forces the CMCON register to its Reset state, causing the comparator module to be in the Comparator Reset mode (CM2:CM0 = 000). This ensures that all potential inputs are analog inputs. Device current is minimized when analog inputs are present at Reset time. The comparators are powered down during the Reset interval. # 20.9 Analog Input Connection Considerations A simplified circuit for an analog input is shown in Figure 20-4. Since the analog pins are connected to a digital output, they have reverse biased diodes to VDD and Vss. The analog input, therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latch-up condition may occur. A maximum source impedance of 10 $k\Omega$ is recommended for the analog sources. Any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current. FIGURE 20-4: COMPARATOR ANALOG INPUT MODEL TABLE 20-1: REGISTERS ASSOCIATED WITH COMPARATOR MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |----------------------|-----------------------|-----------------------|-----------|--------------------------|------------|--------|--------|---------|----------------------------|--| | CMCON <sup>(3)</sup> | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | 51 | | | CVRCON(3) | CVREN | CVROE | CVRR | CVRSS | CVR3 | CVR2 | CVR1 | CVR0 | 51 | | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 52 | | | IPR2 | OSCFIP | CMIP <sup>(2)</sup> | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP | 51 | | | PIR2 | OSCFIF | CMIF <sup>(2)</sup> | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF | 51 | | | PIE2 | OSCFIE | CMIE <sup>(2)</sup> | _ | EEIE | BCLIE | HLVDIE | TMR3IE | ECCP1IE | 52 | | | PORTA | RA7 <sup>(1)</sup> | RA6 <sup>(1)</sup> | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 52 | | | LATA | LATA7 <sup>(1)</sup> | LATA6 <sup>(1)</sup> | LATA Data | ATA Data Output Register | | | | | | | | TRISA | TRISA7 <sup>(1)</sup> | TRISA6 <sup>(1)</sup> | PORTA Da | ata Directio | n Register | | | | 52 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are unused by the comparator module. Note 1: PORTA pins are enabled based on oscillator configuration. 2: These bits are available in PIC18F4X80 devices and reserved in PIC18F2X80 devices. 3: These registers are unimplemented on PIC18F2X80 devices. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 261 NOTES: # 21.0 COMPARATOR VOLTAGE REFERENCE MODULE The comparator voltage reference is a 16-tap resistor ladder network that provides a selectable reference voltage. Although its primary purpose is to provide a reference for the analog comparators, it may also be used independently of them. A block diagram is of the module shown in Figure 21-1.The resistor ladder is segmented to provide two ranges of CVREF values and has a power-down function to conserve power when the reference is not being used. The module's supply reference can be provided from either device VDD/VSS or an external voltage reference. # 21.1 Configuring the Comparator Voltage Reference The voltage reference module is controlled through the CVRCON register (Register 21-1). The comparator voltage reference provides two ranges of output voltage, each with 16 distinct levels. The range to be used is selected by the CVRR bit (CVRCON<5>). The primary difference between the ranges is the size of the steps selected by the CVREF Selection bits (CVR3:CVR0), with one range offering finer resolution. The equations used to calculate the output of the comparator voltage reference are as follows: If CVRR = 1: CVREF = ((CVR3:CVR0)/24) x CVRSRC If CVRR = 0: CVREF = (CVDD x 1/4) + (((CVR3:CVR0)/32) x CVRSRC) The comparator reference supply voltage can come from either VDD and Vss, or the external VREF+ and VREF- that are multiplexed with RA2 and RA3. The voltage source is selected by the CVRSS bit (CVRCON<4>). The settling time of the comparator voltage reference must be considered when changing the CVREF output (see Table 27-3 in Section 27.0 "Electrical Characteristics"). ### REGISTER 21-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER | R/W-0 |-------|----------------------|-------|-------|-------|-------|-------|-------| | CVREN | CVROE <sup>(1)</sup> | CVRR | CVRSS | CVR3 | CVR2 | CVR1 | CVR0 | | bit 7 | | | | | | | bit 0 | bit 7 CVREN: Comparator Voltage Reference Enable bit 1 = CVREF circuit powered on 0 = CVREF circuit powered down bit 6 **CVROE**: Comparator VREF Output Enable bit<sup>(1)</sup> 1 = CVREF voltage level is also output on the RAO/ANO/CVREF pin 0 = CVREF voltage is disconnected from the RA0/AN0/CVREF pin **Note 1:** CVROE overrides the TRISA<0> bit setting. If enabled for output, RA2 must also be configured as an input by setting TRISA<2> to '1'. bit 5 CVRR: Comparator VREF Range Selection bit 1 = 0.00 CVRSRC to 0.75 CVRSRC, with CVRSRC/24 step size 0 = 0.25 CVRSRC to 0.75 CVRSRC, with CVRSRC/32 step size bit 4 CVRSS: Comparator VREF Source Selection bit 1 = Comparator reference source, CVRSRC = (VREF+) - (VREF-) 0 =Comparator reference source, CVRSRC = VDD - VSS bit 3-0 CVR3:CVR0: Comparator VREF Value Selection bits (0 ≤ (CVR3:CVR0) ≤ 15) When CVRR = 1: CVREF = ((CVR3:CVR0)/24) • (CVRSRC) When CVRR = 0: CVREF = (CVRSRC/4) + ((CVR3:CVR0)/32) • (CVRSRC) | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | FIGURE 21-1: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM ## 21.2 Voltage Reference Accuracy/Error The full range of voltage reference cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 21-1) keep CVREF from approaching the reference source rails. The voltage reference is derived from the reference source; therefore, the CVREF output changes with fluctuations in that source. The tested absolute accuracy of the voltage reference can be found in **Section 27.0** "Electrical Characteristics". ### 21.3 Operation During Sleep When the device wakes up from Sleep through an interrupt or a Watchdog Timer time-out, the contents of the CVRCON register are not affected. To minimize current consumption in Sleep mode, the voltage reference should be disabled. #### 21.4 Effects of a Reset A device Reset disables the voltage reference by clearing bit CVREN (CVRCON<7>). This Reset also disconnects the reference from the RA0 pin by clearing bit CVROE (CVRCON<6>) and selects the high-voltage range by clearing bit CVRR (CVRCON<5>). The CVR value select bits are also cleared. #### 21.5 Connection Considerations The voltage reference module operates independently of the comparator module. The output of the reference generator may be connected to the RAO pin if the TRISA<0> bit and the CVROE bit are both set. Enabling the voltage reference output onto the RAO pin, with an input signal present, will increase current consumption. Connecting RAO as a digital output with CVRSS enabled will also increase current consumption. The RA0 pin can be used as a simple D/A output with limited drive capability. Due to the limited current drive capability, a buffer must be used on the voltage reference output for external connections to VREF. Figure 21-2 shows an example buffering technique. ### FIGURE 21-2: VOLTAGE REFERENCE OUTPUT BUFFER EXAMPLE TABLE 21-1: REGISTERS ASSOCIATED WITH COMPARATOR VOLTAGE REFERENCE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | | |-----------------------|-----------------------|-----------------------|---------|------------------------------|-------|-------|-------|-------|----------------------------|--| | CVRCON <sup>(2)</sup> | CVREN | CVROE | CVRR | CVRSS | CVR3 | CVR2 | CVR1 | CVR0 | 51 | | | CMCON <sup>(2)</sup> | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | 51 | | | TRISA | TRISA7 <sup>(1)</sup> | TRISA6 <sup>(1)</sup> | PORTA D | ORTA Data Direction Register | | | | | | | **Legend:** Shaded cells are not used with the comparator voltage reference. Note 1: PORTA pins are enabled based on oscillator configuration. 2: These registers are unimplemented on PIC18F2X80 devices. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 265 NOTES: ## HIGH/LOW-VOLTAGE DETECT (HLVD) PIC18F2480/2580/4480/4580 devices have High/Low-Voltage Detect module (HLVD). This is a programmable circuit that allows the user to specify both a device voltage trip point and the direction of change from that point. If the device experiences an excursion past the trip point in that direction, an interrupt flag is set. If the interrupt is enabled, the program execution will branch to the interrupt vector address and the software can then respond to the interrupt. High/Low-Voltage Detect Control register (Register 22-1) completely controls the operation of the HLVD module. This allows the circuitry to be "turned off" by the user under software control, which minimizes the current consumption for the device. The block diagram for the HLVD module is shown in Figure 22-1. #### REGISTER 22-1: HLVDCON: HIGH/LOW-VOLTAGE DETECT CONTROL REGISTER | R/W-0 | U-0 | R-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-1 | |---------|-----|-------|--------|-----------------------|-----------------------|-----------------------|-----------------------| | VDIRMAG | - | IRVST | HLVDEN | HLVDL3 <sup>(1)</sup> | HLVDL2 <sup>(1)</sup> | HLVDL1 <sup>(1)</sup> | HLVDL0 <sup>(1)</sup> | | hit 7 | | | | | | | hit 0 | - bit 7 **VDIRMAG:** Voltage Direction Magnitude Select bit - 1 = Event occurs when voltage equals or exceeds trip point (HLVDL3:HLDVL0) - 0 = Event occurs when voltage equals or falls below trip point (HLVDL3:HLVDL0) - bit 6 Unimplemented: Read as '0' - bit 5 IRVST: Internal Reference Voltage Stable Flag bit - 1 = Indicates that the Voltage Detect logic will generate the interrupt flag at the specified voltage range - 0 = Indicates that the Voltage Detect logic will not generate the interrupt flag at the specified voltage range and the HLVD interrupt should not be enabled - bit 4 **HLVDEN:** High/Low-Voltage Detect Power Enable bit - 1 = HLVD enabled - 0 = HLVD disabled - **HLVDL3:HLVDL0:** Voltage Detection Limit bits<sup>(1)</sup> bit 3-0 - 1111 = External analog input is used (input comes from the HLVDIN pin) - 1110 = 4.48V-4.69V - 1101 = 4.23V-4.43V - 1100 = 4.01V-4.20V - 1011 = 3.81V-3.99V - 1010 = 3.63V 3.80V - 1001 = 3.46V-3.63V - 1000 = 3.31V-3.47V - 0111 = 3.05V-3.19V0110 = 2.82V-2.95V - 0101 = 2.72V-2.85V - 0100 = 2.54V-2.66V - 0011 = 2.38V-2.49V - 0010 = 2.31V-2.42V - 0001 = 2.18V-2.28V - 0000 = 2.12V-2.22V Note 1: HLVDL3:HLVDL0 modes that result in a trip point below the valid operating voltage of the device are not tested. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | The module is enabled by setting the HLVDEN bit. Each time that the HLVD module is enabled, the circuitry requires some time to stabilize. The IRVST bit is a read-only bit and is used to indicate when the circuit is stable. The module can only generate an interrupt after the circuit is stable and IRVST is set. The VDIRMAG bit determines the overall operation of the module. When VDIRMAG is cleared, the module monitors for drops in VDD below a predetermined set point. When the bit is set, the module monitors for rises in VDD above the set point. ### 22.1 Operation When the HLVD module is enabled, a comparator uses an internally generated reference voltage as the set point. The set point is compared with the trip point where each node in the resistor divider represents a trip point voltage. The "trip point" voltage is the voltage level at which the device detects a high or low-voltage event, depending on the configuration of the module. When the supply voltage is equal to the trip point, the voltage tapped off of the resistor array is equal to the internal reference voltage generated by the voltage reference module. The comparator then generates an interrupt signal by setting the HLVDIF bit. The trip point voltage is software programmable to any one of 16 values. The trip point is selected by programming the HLVDL3:HLVDL0 bits (HLVDCON<3:0>). The HLVD module has an additional feature that allows the user to supply the trip voltage to the module from an external source. This mode is enabled when bits HLVDL3:HLVDL0 are set to '1111'. In this state, the comparator input is multiplexed from the external input pin, HLVDIN. This gives users flexibility because it allows them to configure the High/Low-Voltage Detect interrupt to occur at any voltage in the valid operating range. FIGURE 22-1: HLVD MODULE BLOCK DIAGRAM (WITH EXTERNAL INPUT) #### 22.2 HLVD Setup The following steps are needed to set up the HLVD module: - Disable the module by clearing the HLVDEN bit (HLVDCON<4>). - 2. Write the value to the HLVDL3:HLVDL0 bits that select the desired HLVD trip point. - Set the VDIRMAG bit to detect high voltage (VDIRMAG = 1) or low voltage (VDIRMAG = 0). - 4. Enable the HLVD module by setting the HLVDEN bit. - Clear the HLVD interrupt flag (PIR2<2>), which may have been set from a previous interrupt. - 6. Enable the HLVD interrupt if interrupts are desired by setting the HLVDIE and GIE bits (PIE<2> and INTCON<7>). An interrupt will not be generated until the IRVST bit is set. ## 22.3 Current Consumption When the module is enabled, the HLVD comparator and voltage divider are enabled and will consume static current. The total current consumption, when enabled, is specified in electrical specification parameter D022B. Depending on the application, the HLVD module does not need to be operating constantly. To decrease the current requirements, the HLVD circuitry may only need to be enabled for short periods where the voltage is checked. After doing the check, the HLVD module may be disabled. ## 22.4 HLVD Start-up Time The internal reference voltage of the HLVD module, specified in electrical specification parameter D420, may be used by other internal circuitry, such as the Programmable Brown-out Reset. If the HLVD or other circuits using the voltage reference are disabled to lower the device's current consumption, the reference voltage circuit will require time to become stable before a low or high-voltage condition can be reliably detected. This start-up time, TIRVST, is an interval that is independent of device clock speed. It is specified in electrical specification parameter 36. The HLVD interrupt flag is not enabled until TIRVST has expired and a stable reference voltage is reached. For this reason, brief excursions beyond the set point may not be detected during this interval. Refer to Figure 22-2 or Figure 22-3. FIGURE 22-2: LOW-VOLTAGE DETECT OPERATION (VDIRMAG = 0) ### 22.5 Applications In many applications, the ability to detect a drop below, or rise above a particular threshold is desirable. For example, the HLVD module could be periodically enabled to detect Universal Serial Bus (USB) attach or detach. This assumes the device is powered by a lower voltage source than the USB when detached. An attach would indicate a high-voltage detect from, for example, 3.3V to 5V (the voltage on USB) and vice versa for a detach. This feature could save a design a few extra components and an attach signal (input pin). For general battery applications, Figure 22-4 shows a possible voltage curve. Over time, the device voltage decreases. When the device voltage reaches voltage VA, the HLVD logic generates an interrupt at time TA. The interrupt could cause the execution of an ISR, which would allow the application to perform "house-keeping tasks" and perform a controlled shutdown before the device voltage exits the valid operating range at TB. The HLVD, thus, would give the application a time window, represented by the difference between TA and TB, to safely exit. FIGURE 22-4: TYPICAL LOW-VOLTAGE DETECT APPLICATION ## 22.6 Operation During Sleep When enabled, the HLVD circuitry continues to operate during Sleep. If the device voltage crosses the trip point, the HLVDIF bit will be set and the device will wake-up from Sleep. Device execution will continue from the interrupt vector address if interrupts have been globally enabled. #### 22.7 Effects of a Reset A device Reset forces all registers to their Reset state. This forces the HLVD module to be turned off. TABLE 22-1: REGISTERS ASSOCIATED WITH HIGH/LOW-VOLTAGE DETECT MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page | |---------|----------|-----------|--------|--------|--------|--------|--------|---------|----------------------------| | HLVDCON | VDIRMAG | _ | IRVST | HLVDEN | HLVDL3 | HLVDL2 | HLVDL1 | HLVDL0 | 50 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 49 | | PIR2 | OSCFIF | CMIF | _ | EEIF | BCLIF | HLVDIF | TMR3IF | ECCP1IF | 51 | | PIE2 | OSCFIE | CMIE | _ | EEIE | BCLIE | HLVDIE | TMR3IE | ECCP1IE | 52 | | IPR2 | OSCFIP | CMIP | _ | EEIP | BCLIP | HLVDIP | TMR3IP | ECCP1IP | 51 | **Legend:** — = unimplemented, read as '0'. Shaded cells are unused by the HLVD module. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 271 NOTES: ### 23.0 ECAN MODULE PIC18F2480/2580/4480/4580 devices contain an Enhanced Controller Area Network (ECAN) module. The ECAN module is fully backward compatible with the CAN module available in PIC18CXX8 and PIC18FXX8 devices. The Controller Area Network (CAN) module is a serial interface which is useful for communicating with other peripherals or microcontroller devices. This interface, or protocol, was designed to allow communications within noisy environments. The ECAN module is a communication controller, implementing the CAN 2.0A or B protocol as defined in the BOSCH specification. The module will support CAN 1.2, CAN 2.0A, CAN 2.0B Passive and CAN 2.0B Active versions of the protocol. The module implementation is a full CAN system; however, the CAN specification is not covered within this data sheet. Refer to the BOSCH CAN specification for further details. The module features are as follows: - Implementation of the CAN protocol CAN 1.2, CAN 2.0A and CAN 2.0B - DeviceNet<sup>™</sup> data bytes filter support - Standard and extended data frames - 0-8 bytes data length - Programmable bit rate up to 1 Mbit/sec - Fully backward compatible with PIC18XXX8 CAN module - Three modes of operation: - Mode 0 Legacy mode - Mode 1 Enhanced Legacy mode with DeviceNet support - Mode 2 FIFO mode with DeviceNet support - Support for remote frames with automated handling - Double-buffered receiver with two prioritized received message storage buffers - Six buffers programmable as RX and TX message buffers - 16 full (standard/extended identifier) acceptance filters that can be linked to one of four masks - Two full acceptance filter masks that can be assigned to any filter - One full acceptance filter that can be used as either an acceptance filter or acceptance filter mask - Three dedicated transmit buffers with application specified prioritization and abort capability - Programmable wake-up functionality with integrated low-pass filter - Programmable Loopback mode supports self-test operation - Signaling via interrupt capabilities for all CAN receiver and transmitter error states - · Programmable clock source - Programmable link to timer module for time-stamping and network synchronization - · Low-power Sleep mode #### 23.1 Module Overview The CAN bus module consists of a protocol engine and message buffering and control. The CAN protocol engine automatically handles all functions for receiving and transmitting messages on the CAN bus. Messages are transmitted by first loading the appropriate data registers. Status and errors can be checked by reading the appropriate registers. Any message detected on the CAN bus is checked for errors and then matched against filters to see if it should be received and stored in one of the two receive registers. The CAN module supports the following frame types: - · Standard Data Frame - · Extended Data Frame - Remote Frame - Error Frame - · Overload Frame Reception - Interframe Space Generation/Detection The CAN module uses the RB2/CANTX and RB3/CANRX pins to interface with the CAN bus. In normal mode, the CAN module automatically overrides TRISB<2>. The user must ensure that TRISB<3> is set. #### 23.1.1 MODULE FUNCTIONALITY The CAN bus module consists of a protocol engine, message buffering and control (see Figure 23-1). The protocol engine can best be understood by defining the types of data frames to be transmitted and received by the module. The following sequence illustrates the necessary initialization steps before the ECAN module can be used to transmit or receive a message. Steps can be added or removed depending on the requirements of the application. - Ensure that the ECAN module is in Configuration mode. - 2. Select ECAN Operational mode. - 3. Set up the baud rate registers. - 4. Set up the filter and mask registers. - Set the ECAN module to normal mode or any other mode required by the application logic. ## 23.2 CAN Module Registers **Note:** Not all CAN registers are available in the access bank. There are many control and data registers associated with the CAN module. For convenience, their descriptions have been grouped into the following sections: - · Control and Status Registers - Dedicated Transmit Buffer Registers - Dedicated Receive Buffer Registers - Programmable TX/RX and Auto RTR Buffers - Baud Rate Control Registers - I/O Control Register - · Interrupt Status and Control Registers Detailed descriptions of each register and their usage are described in the following sections. # 23.2.1 CAN CONTROL AND STATUS REGISTERS The registers described in this section control the overall operation of the CAN module and show its operational status. #### **REGISTER 23-1: CANCON: CAN CONTROL REGISTER** | Mode 0 | R/W-1 | R/W-0 | R/W-0 | R/S-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | |--------|--------|----------|----------|-------|-------|-------|-------|-------| | wode 0 | REQOP2 | REQOP1 | REQOP0 | ABAT | WIN2 | WIN1 | WIN0 | _ | | | R/W-1 | R/W-0 | R/W-0 | R/S-0 | U-0 | U-0 | U-0 | U-0 | | Mode 1 | REQOP2 | REQOP1 | REQOP0 | ABAT | _ | _ | _ | _ | | | R/W-1 | R/W-0 | R/W-0 | R/S-0 | R-0 | R-0 | R-0 | R-0 | | Mode 2 | REQOP2 | REQOP1 | REQOP0 | ABAT | FP3 | FP2 | FP1 | FP0 | | | bit 7 | INEQUI I | INEQUI 0 | ADAI | 113 | 112 | | bit 0 | bit 7-5 **REQOP2:REQOP0:** Request CAN Operation Mode bits 1xx = Request Configuration mode 011 = Request Listen Only mode 010 = Request Loopback mode 001 = Request Disable mode 000 = Request Normal mode bit 4 ABAT: Abort All Pending Transmissions bit 1 = Abort all pending transmissions (in all transmit buffers) 0 = Transmissions proceeding as normal bit 3-1 Mode 0 WIN2:WIN0: Window Address bits This selects which of the CAN buffers to switch into the access bank area. This allows access to the buffer registers from any data memory bank. After a frame has caused an interrupt, the ICODE3:ICODE0 bits can be copied to the WIN3:WIN0 bits to select the correct buffer. See Example 23-2 for a code example. 111 = Receive Buffer 0 110 = Receive Buffer 0 101 = Receive Buffer 1 100 = Transmit Buffer 0 011 = Transmit Buffer 1 010 = Transmit Buffer 2 001 = Receive Buffer 0 000 = Receive Buffer 0 bit 0 **Unimplemented:** Read as '0' bit 4-0 Mode 1: Unimplemented: Read as '0' Mode 2: FP3:FP0: FIFO Read Pointer bits These bits point to the message buffer to be read. 0111:0000 = Message buffer to be read 1111:1000 = Reserved #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### **REGISTER 23-2: CANSTAT: CAN STATUS REGISTER** | Mode 0 | R-1 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | U-0 | |--------|------------------------|------------------------|------------------------|-----|--------|--------|--------|-----| | wode u | OPMODE2 <sup>(1)</sup> | OPMODE1 <sup>(1)</sup> | OPMODE0 <sup>(1)</sup> | _ | ICODE3 | ICODE2 | ICODE1 | _ | | Mode 1, 2 | R-1 | R-0 |-----------|------------------------|------------------------|------------------------|---------|---------|---------|---------|---------| | | OPMODE2 <sup>(1)</sup> | OPMODE1 <sup>(1)</sup> | OPMODE0 <sup>(1)</sup> | EICODE4 | EICODE3 | EICODE2 | EICODE1 | EICODE0 | | | bit 7 | | | | | | | bit 0 | bit 7-5 **OPMODE2:OPMODE0:** Operation Mode Status bits<sup>(1)</sup> 111 = Reserved 110 = Reserved 101 = Reserved 100 = Configuration mode 011 = Listen Only mode 010 = Loopback mode 001 = Disable/Sleep mode 000 = Normal mode bit 4 Mode 0: Unimplemented: Read as '0' bit 3-1 ICODE3:ICODE1: Interrupt Code bits When an interrupt occurs, a prioritized coded interrupt value will be present in these bits. This code indicates the source of the interrupt. By copying ICODE3:ICODE1 to WIN2:WIN0 (Mode 0) or EICODE4:EICODE0 to EWIN4:EWIN0 (Mode 1 and 2), it is possible to select the correct buffer to map into the Access Bank area. See Example 23-2 for a code example. To simplify the description, the following table lists all five bits. | • | Mode 0 | Mode 1 | Mode 2 | |--------------------|--------|--------|------------------| | No interrupt | 00000 | 00000 | 00000 | | Error interrupt | 00010 | 00010 | 00010 | | TXB2 interrupt | 00100 | 00100 | 00100 | | TXB1 interrupt | 00110 | 00110 | 00110 | | TXB0 interrupt | 01000 | 01000 | 01000 | | RXB1 interrupt | 01010 | 10001 | | | RXB0 interrupt | 01100 | 10000 | 10000 | | Wake-up interrupt | 00010 | 01110 | 01110 | | RXB0 interrupt | | 10000 | 10000 | | RXB1 interrupt | | 10001 | 10000 | | RX/TX B0 interrupt | | 10010 | 10010 | | RX/TX B1 interrupt | | 10011 | 10011(2) | | RX/TX B2 interrupt | | 10100 | 10100(2) | | RX/TX B3 interrupt | | 10101 | 10101(2) | | RX/TX B4 interrupt | | 10110 | 10110(2) | | RX/TX B5 interrupt | | 10111 | 10111 <b>(2)</b> | bit 0 **Unimplemented:** Read as '0' bit 4-0 Mode 1, 2: **EICODE4:EICODE0:** Interrupt Code bits See ICODE3:ICODE1 above. **Note 1:** To achieve maximum power saving and/or able to wake-up on CAN bus activity, switch CAN module in Disable mode before putting device to Sleep. 2: If buffer is configured as receiver, EICODE bits will contain '10000' upon interrupt. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### **EXAMPLE 23-1: CHANGING TO CONFIGURATION MODE** ``` ; Request Configuration mode. MOVLW B'10000000' ; Set to Configuration Mode. MOVWF CANCON ; A request to switch to Configuration mode may not be immediately honored. ; Module will wait for CAN bus to be idle before switching to Configuration Mode. ; Request for other modes such as Loopback, Disable etc. may be honored immediately. ; It is always good practice to wait and verify before continuing. ConfigWait: MOVF CANSTAT, W ; Read current mode state. ANDLW B'1000000' ; Interested in OPMODE bits only. TSTFSZ WREG ; Is it Configuration mode yet? ; No. Continue to wait... BRA ConfigWait ; Module is in Configuration mode now. ; Modify configuration registers as required. ; Switch back to Normal mode to be able to communicate. ``` # EXAMPLE 23-2: WIN AND ICODE BITS USAGE IN INTERRUPT SERVICE ROUTINE TO ACCESS TX/RX BUFFERS ``` ; Save application required context. ; Poll interrupt flags and determine source of interrupt ; This was found to be CAN interrupt ; TempCANCON and TempCANSTAT are variables defined in Access Bank low MOVFF CANCON, TempCANCON ; Save CANCON.WIN bits ; This is required to prevent CANCON ; from corrupting CAN buffer access ; in-progress while this interrupt ; occurred MOVFF CANSTAT, TempCANSTAT ; Save CANSTAT register ; This is required to make sure that ; we use same CANSTAT value rather ; than one changed by another CAN ; interrupt. ; Retrieve ICODE bits MOVF TempCANSTAT, W ANDLW B'00001110' ADDWF PCL, F ; Perform computed GOTO ; to corresponding interrupt cause ; 000 = No interrupt BRA NoInterrupt ; 001 = Error interrupt ; 010 = TXB2 interrupt ErrorInterrupt BRA TXB2Interrupt BRA BRA TXB1Interrupt ; 011 = TXB1 interrupt BRA TXB0Interrupt ; 100 = TXB0 interrupt BRA RXB1Interrupt ; 101 = RXB1 interrupt BRA RXB0Interrupt ; 110 = RXB0 interrupt ; 111 = Wake-up on interrupt WakeupInterrupt BCF PIR3, WAKIF ; Clear the interrupt flag ; User code to handle wake-up procedure ; Continue checking for other interrupt source or return from here NoInterrupt ; PC should never vector here. User may ; place a trap such as infinite loop or pin/port ; indication to catch this error. ``` # EXAMPLE 23-2: WIN AND ICODE BITS USAGE IN INTERRUPT SERVICE ROUTINE TO ACCESS TX/RX BUFFERS (CONTINUED) ``` ErrorInterrupt PIR3, ERRIF ; Clear the interrupt flag BCF ; Handle error. RETFIE TXB2Interrupt BCF PIR3, TXB2IF ; Clear the interrupt flag GOTO AccessBuffer TXB1Interrupt BCF PIR3, TXB1IF ; Clear the interrupt flag GOTO AccessBuffer TXB0Interrupt BCF PIR3, TXB0IF ; Clear the interrupt flag AccessBuffer GOTO RXB1Interrupt BCF PIR3, RXB1IF ; Clear the interrupt flag GOTO Accessbuffer RXB0Interrupt BCF PIR3, RXB0IF ; Clear the interrupt flag GOTO AccessBuffer AccessBuffer ; This is either TX or RX interrupt ; Copy CANSTAT.ICODE bits to CANCON.WIN bits TempCANCON, W ; Clear CANCON.WIN bits before copying ANDLW B'11110001' ; Use previously saved CANCON value to ; make sure same value. MOVWF TempCANCON ; Copy masked value back to TempCANCON MOVF TempCANSTAT, W ; Retrieve ICODE bits ANDLW B'00001110' ; Use previously saved CANSTAT value ; to make sure same value. IORWF TempCANCON ; Copy ICODE bits to WIN bits. MOVFF TempCANCON, CANCON ; Copy the result to actual CANCON ; Access current buffer... ; User code ; Restore CANCON.WIN bits MOVF CANCON, W ; Preserve current non WIN bits ANDLW B'11110001' ; Restore original WIN bits IORWF TempCANCON ; Do not need to restore CANSTAT - it is read-only register. ; Return from interrupt or check for another module interrupt source ``` #### REGISTER 23-3: ECANCON: ENHANCED CAN CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-----------------------|-----------------------|-----------------------|-------|-------|-------|-------|-------| | MDSEL1 <sup>(1)</sup> | MDSEL0 <sup>(1)</sup> | FIFOWM <sup>(2)</sup> | EWIN4 | EWIN3 | EWIN2 | EWIN1 | EWIN0 | | bit 7 | | | | | | | hit 0 | #### bit 7-6 MDSEL1:MDSEL0: Mode Select bits<sup>(1)</sup> 00 = Legacy mode (Mode 0, default) 01 = Enhanced Legacy mode (Mode 1) 10 = Enhanced FIFO mode (Mode 2) 11 = Reserved ## bit 5 **FIFOWM:** FIFO High Water Mark bit<sup>(2)</sup> 1 = Will cause FIFO interrupt when one receive buffer remains (3) 0 = Will cause FIFO interrupt when four receive buffers remain #### bit 4-0 **EWIN4:EWIN0:** Enhanced Window Address bits These bits map the group of 16 banked CAN SFRs into access bank addresses 0F60-0F6Dh. Exact group of registers to map is determined by binary value of these bits. #### Mode 0: Unimplemented: Read as '0' #### Mode 1, 2: 00000 = Acceptance Filters 0, 1, 2 and BRGCON2, 3 00001 = Acceptance Filters 3, 4, 5 and BRGCON1, CIOCON 00010 = Acceptance Filter Masks, Error and Interrupt Control 00011 = Transmit Buffer 0 00100 = Transmit Buffer 1 00101 = Transmit Buffer 2 00110 = Acceptance Filters 6, 7, 8 00111 = Acceptance Filters 9, 10, 11 01000 = Acceptance Filters 12, 13, 14 01001 = Acceptance Filters 15 01010-01110 = Reserved 01111 = RXINT0, RXINT1 10000 = Receive Buffer 0 10001 = Receive Buffer 1 10010 = TX/RX Buffer 0 10011 = TX/RX Buffer 1 10100 = TX/RX Buffer 2 10101 = TX/RX Buffer 3 101101 = TX/RX Buffer 4 TV/DV Duffer F 10111 = TX/RX Buffer 5 11000-11111 = Reserved change to Configuration mode. 2: This bit is used in Mode 2 only. 3: FIFO length of 4 or less will cause this bit to be set. #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown Note 1: These bits can only be changed in Configuration mode. See Register 23-1 to | REGISTER 23-4: | COMSTAT: | COMMUNIC | CATION S | STATUS RI | EGISTER | | | | | | | |----------------|-----------------------------------------------------------------------------|-------------------------------------|--------------|-----------|------------|--------------|--------------|---------------|--|--|--| | Madao | R/C-0 | R/C-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | | | | Mode 0 | RXB0OVFL | RXB10VFL | TXBO | TXBP | RXBP | TXWARN | RXWARN | EWARN | | | | | Mode 1 | R/C-0 | R/C-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | | | | mode 1 | _ | RXBnOVFL | TXB0 | TXBP | RXBP | TXWARN | RXWARN | EWARN | | | | | | R/C-0 | R/C-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | | | | Mode 2 | FIFOEMPTY | RXBnOVFL | TXBO | TXBP | RXBP | TXWARN | RXWARN | EWARN | | | | | | bit 7 | 1 | | 1 111111 | 1 | 1 | | bit 0 | | | | | | | | | | | | | | | | | | bit 7 | Mode 0:<br>RXB0OVFL: | Receive Buffe | er 0 Overflo | ow bit | | | | | | | | | | | Buffer 0 overfl<br>Buffer 0 has n | | /ed | | | | | | | | | | Mode 1:<br>Unimplemen | nted: Read as | ·o' | | | | | | | | | | | Mode 2: FIFOEMPTY: FIFO Not Empty bit | | | | | | | | | | | | | 1 = Receive l | FIFO is not em | npty | | | | | | | | | | bit 6 | 0 = Receive FIFO is empty Mode 0: RXB10VFL: Receive Buffer 1 Overflow bit | | | | | | | | | | | | | 1 = Receive l | Buffer 1 overflo<br>Buffer 1 has no | owed | | | | | | | | | | | Mode 1, 2: | Duller i Has III | ot overnow | eu | | | | | | | | | | | Receive Buffe | er n Overflo | ow bit | | | | | | | | | | | Buffer n has o<br>Buffer n has n | | red | | | | | | | | | bit 5 | | mitter Bus-Off | | | | | | | | | | | | | error counter : | | | | | | | | | | | bit 4 | | mitter Bus Pa | | | | | | | | | | | | | error counter : | | | | | | | | | | | bit 3 | | iver Bus Passi | | | | | | | | | | | | | error counter ><br>error counter ≤ | | | | | | | | | | | bit 2 | TXWARN: Tr | ansmitter War | ning bit | | | | | | | | | | | | error counter : | | | | | | | | | | | bit 1 | RXWARN: R | eceiver Warni | ng bit | | | | | | | | | | | | ceive error co<br>error counter ≤ | | | | | | | | | | | bit 0 | | or Warning bit | | | | | | | | | | | | | lag of the RXV | | | its. | | | | | | | | | | VARN or the T<br>ne RXWARN o | | | e set | | | | | | | | | Legend: | | | | | | | | | | | | | C = Clearable | bit $R = R$ | eadable bit | W = Wri | table bit | U = Unimp | lemented bit | , read as '0' | | | | | | -n = Value at F | | Bit is set | | is cleared | x = Bit is u | | | | | | | | | | | | | | | | | | | #### 23.2.2 DEDICATED CAN TRANSMIT **BUFFER REGISTERS** This section describes the dedicated CAN Transmit Buffer registers and their associated control registers. ### REGISTER 23-5: TXBnCON: TRANSMIT BUFFER n CONTROL REGISTERS $[0 \le n \le 2]$ | Mode 0 | U-0 | R-0 | R-0 | R-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |-----------|-------|----------------------|-----------------------|----------------------|----------------------|-----|-----------------------|-----------------------| | | _ | TXABT <sup>(1)</sup> | TXLARB <sup>(1)</sup> | TXERR <sup>(1)</sup> | TXREQ <sup>(2)</sup> | _ | TXPRI1 <sup>(3)</sup> | TXPRI0 <sup>(3)</sup> | | | | | | | | | | | | Mode 1, 2 | R/C-0 | R-0 | R-0 | R-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | | TXBIF | TXABT <sup>(1)</sup> | TXLARB <sup>(1)</sup> | TXERR <sup>(1)</sup> | TXREQ <sup>(2)</sup> | _ | TXPRI1 <sup>(3)</sup> | TXPRI0 <sup>(3)</sup> | | | bit 7 | | | | | | | bit 0 | bit 7 Mode 0: Unimplemented: Read as '0' Mode 1, 2: TXBIF: Transmit Buffer Interrupt Flag bit 1 = Transmit buffer has completed transmission of message and may be reloaded 0 = Transmit buffer has not completed transmission of a message **TXABT:** Transmission Aborted Status bit<sup>(1)</sup> bit 6 1 = Message was aborted 0 = Message was not aborted bit 5 **TXLARB:** Transmission Lost Arbitration Status bit<sup>(1)</sup> 1 = Message lost arbitration while being sent 0 = Message did not lose arbitration while being sent TXERR: Transmission Error Detected Status bit (1) bit 4 1 = A bus error occurred while the message was being sent 0 = A bus error did not occur while the message was being sent bit 3 TXREQ: Transmit Request Status bit<sup>(2)</sup> 1 = Requests sending a message. Clears the TXABT, TXLARB and TXERR bits. 0 = Automatically cleared when the message is successfully sent bit 2 Unimplemented: Read as '0' TXPRI1:TXPRI0: Transmit Priority bits(3) bit 1-0 11 = Priority Level 3 (highest priority) 10 = Priority Level 2 01 = Priority Level 1 00 = Priority Level 0 (lowest priority) Note 1: This bit is automatically cleared when TXREQ is set. - 2: While TXREQ is set, Transmit Buffer registers remain read-only. Clearing this bit in software while the bit is set will request a message abort. - 3: These bits define the order in which transmit buffers will be transferred. They do not alter the CAN message identifier. | Legend: | | | | |-------------------|------------------|----------------------|------------------------------------| | C = Clearable bit | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### REGISTER 23-6: TXBnSIDH: TRANSMIT BUFFER n STANDARD IDENTIFIER REGISTERS, HIGH BYTE $[0 \le n \le 2]$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | | bit 7 | | | | | | | bit 0 | bit 0 bit 7-0 SID10:SID3: Standard Identifier bits (if EXIDE (TXBnSIDL<3>) = 0) Extended Identifier bits EID28:EID21 (if EXIDE = 1). Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### TXBnSIDL: TRANSMIT BUFFER n STANDARD IDENTIFIER REGISTERS, REGISTER 23-7: LOW BYTE $[0 \le n \le 2]$ | R/W-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x | |-------|-------|-------|-----|-------|-----|-------|-------| | SID2 | SID1 | SID0 | 1 | EXIDE | 1 | EID17 | EID16 | bit 7 bit 0 bit 7-5 **SID2:SID0:** Standard Identifier bits (if EXIDE (TXBnSIDL<3>) = 0) Extended Identifier bits EID20:EID18 (if EXIDE = 1). Unimplemented: Read as '0' bit 4 **EXIDE:** Extended Identifier Enable bit bit 3 1 = Message will transmit extended ID, SID10:SID0 become EID28:EID18 0 = Message will transmit standard ID, EID17:EID0 are ignored bit 2 Unimplemented: Read as '0' bit 1-0 EID17:EID16: Extended Identifier bits Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-8: TXBnEIDH: TRANSMIT BUFFER n EXTENDED IDENTIFIER REGISTERS, HIGH BYTE $[0 \le n \le 2]$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | | bit 7 | | | | | | | bit 0 | bit 7-0 EID15:EID8: Extended Identifier bits (not used when transmitting standard identifier message) | Legend: | | | | | | |-------------------|------------------|-------------------------------------------|--|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | | | | # REGISTER 23-9: TXBnEIDL: TRANSMIT BUFFER n EXTENDED IDENTIFIER REGISTERS, LOW BYTE $[0 \le n \le 2]$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | | bit 7 | | | | | | | bit 0 | bit 7-0 EID7:EID0: Extended Identifier bits (not used when transmitting standard identifier message) Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown # REGISTER 23-10: TXBnDm: TRANSMIT BUFFER n DATA FIELD BYTE m REGISTERS $[0 \le n \le 2, \, 0 \le m \le 7]$ | R/W-x |---------|---------|---------|---------|---------|---------|---------|---------| | TXBnDm7 | TXBnDm6 | TXBnDm5 | TXBnDm4 | TXBnDm3 | TXBnDm2 | TXBnDm1 | TXBnDm0 | | bit 7 | | | | | | | bit 0 | bit 7-0 **TXBnDm7:TXBnDm0:** Transmit Buffer n Data Field Byte m bits (where $0 \le n < 3$ and $0 \le m < 8$ ) Each transmit buffer has an array of registers. For example, Transmit Buffer 0 has 7 registers: TXB0D0 to TXB0D7. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-11: TXBnDLC: TRANSMIT BUFFER n DATA LENGTH CODE REGISTERS [0≤n≤2] | U-0 | R/W-x | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | |-------|-------|-----|-----|-------|-------|-------|-------| | _ | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | | bit 7 | | | | | | | bit 0 | bit 0 bit 7 Unimplemented: Read as '0' bit 6 TXRTR: Transmit Remote Frame Transmission Request bit > 1 = Transmitted message will have TXRTR bit set 0 = Transmitted message will have TXRTR bit cleared bit 5-4 Unimplemented: Read as '0' bit 3-0 DLC3:DLC0: Data Length Code bits 1111 = Reserved 1110 = Reserved 1101 = Reserved 1100 = Reserved 1011 = Reserved 1010 = Reserved 1001 = Reserved 1000 = Data length = 8 bytes 0111 = Data length = 7 bytes 0110 = Data length = 6 bytes 0101 = Data length = 5 bytes 0100 = Data length = 4 bytes 0011 = Data length = 3 bytes 0010 = Data length = 2 bytes 0001 = Data length = 1 bytes 0000 = Data length = 0 bytes #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-12: TXERRCNT: TRANSMIT ERROR COUNT REGISTER | R- | 0 | R-0 |-------|----|------|------|------|------|------|------|-------| | TE | C7 | TEC6 | TEC5 | TEC4 | TEC3 | TEC2 | TEC1 | TEC0 | | bit 7 | | | | | | | | bit 0 | #### bit 7-0 TEC7:TEC0: Transmit Error Counter bits This register contains a value which is derived from the rate at which errors occur. When the error count overflows, the bus-off state occurs. When the bus has 128 occurrences of 11 consecutive recessive bits, the counter value is cleared. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### **EXAMPLE 23-3: TRANSMITTING A CAN MESSAGE USING BANKED METHOD** ``` ; Need to transmit Standard Identifier message 123h using TXB0 buffer. ; To successfully transmit, CAN module must be either in Normal or Loopback mode. ; TXBO buffer is not in access bank. And since we want banked method, we need to make sure : that correct bank is selected. BANKSEL TXB0CON ; One BANKSEL in beginning will make sure that we are ; in correct bank for rest of the buffer access. ; Now load transmit data into TXB0 buffer. MOVLW MY DATA_BYTE1 ; Load first data byte into buffer MOVWF TXB0D0 ; Compiler will automatically set "BANKED" bit ; Load rest of data bytes - up to 8 bytes into TXBO buffer. ; Load message identifier ; Load SID2:SID0, EXIDE = 0 MOVLW MOVWF TXB0SIDL MOVLW 24H ; Load SID10:SID3 MOVWF TXB0SIDH ; No need to load TXB0EIDL:TXB0EIDH, as we are transmitting Standard Identifier Message only. ; Now that all data bytes are loaded, mark it for transmission. MOVLW B'00001000' ; Normal priority; Request transmission MOVWF TXB0CON ; If required, wait for message to get transmitted BTFSC TXB0CON, TXREQ ; Is it transmitted? ; No. Continue to wait... BRA $-2 ; Message is transmitted. ``` ### **EXAMPLE 23-4: TRANSMITTING A CAN MESSAGE USING WIN BITS** ``` ; Need to transmit Standard Identifier message 123h using TXB0 buffer. ; To successfully transmit, CAN module must be either in Normal or Loopback mode. ; TXB0 buffer is not in access bank. Use WIN bits to map it to RXB0 area. ; WIN bits are in lower 4 bits only. Read CANCON MOVF CANCON, W ; register to preserve all other bits. If operation ; mode is already known, there is no need to preserve ; other bits. ANDLW B'11110000' ; Clear WIN bits. IORLW B'00001000' ; Select Transmit Buffer 0 ; Apply the changes. MOVWF CANCON ; Now TXB0 is mapped in place of RXB0. All future access to RXB0 registers will actually ; yield TXB0 register values. : Load transmit data into TXB0 buffer. MOVLW MY DATA BYTE1 ; Load first data byte into buffer ; Access TXB0D0 via RXB0D0 address. MOVWF RXB0D0 ; Load rest of the data bytes - up to 8 bytes into "TXBO" buffer using RXBO registers. ; Load message identifier ; Load SID2:SID0, EXIDE = 0 MOVLW 60H MOVWF RXB0SIDL MOVLW 24H ; Load SID10:SID3 MOVWF RXB0SIDH ; No need to load RXB0EIDL:RXB0EIDH, as we are transmitting Standard Identifier Message only. ; Now that all data bytes are loaded, mark it for transmission. MOVLW B'00001000' ; Normal priority; Request transmission MOVWF RXB0CON ; If required, wait for message to get transmitted BTFSC RXB0CON, TXREQ ; Is it transmitted? ; No. Continue to wait... BRA $-2 ; Message is transmitted. ; If required, reset the WIN bits to default state. ``` # 23.2.3 DEDICATED CAN RECEIVE BUFFER REGISTERS This section shows the dedicated CAN Receive Buffer registers with their associated control registers. #### REGISTER 23-13: RXB0CON: RECEIVE BUFFER 0 CONTROL REGISTER | Mode 0 | R/C-0 | R/W-0 | R/W-0 | U-0 | R-0 | R/W-0 | R-0 | R-0 | |--------|----------------------|-------|-------|-----|---------|----------|----------------------|---------| | wode 0 | RXFUL <sup>(1)</sup> | RXM1 | RXM0 | | RXRTRRO | RXB0DBEN | JTOFF <sup>(2)</sup> | FILHIT0 | R/C-0 R/W-0 R-0 R-0 R-0 R-0 R-0 R-0 Mode 1, 2 RXFUL<sup>(1)</sup> RXM1 **RTRRO** FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 bit 0 bit 7 RXFUL: Receive Full Status bit<sup>(1)</sup> 1 = Receive buffer contains a received message 0 = Receive buffer is open to receive a new message bit 6 Mode 0: **RXM1:** Receive Buffer Mode bit 1 Combines with RXM0 to form RXM<1:0> bits (see bit 5). 11 = Receive all messages (including those with errors); filter criteria is ignored 10 = Receive only valid messages with extended identifier; EXIDEN in RXFnSIDL must be '1' 01 = Receive only valid messages with standard identifier; EXIDEN in RXFnSIDL must be '0' 00 = Receive all valid messages as per EXIDEN bit in RXFnSIDL register Mode 1, 2: RXM1: Receive Buffer Mode bit 1 = Receive all messages (including those with errors); acceptance filters are ignored 0 = Receive all valid messages as per acceptance filters bit 5 Mode 0: RXM0: Receive Buffer Mode bit 0 Combines with RXM1 to form RXM<1:0> bits (see bit 6). Mode 1. 2: RTRRO: Remote Transmission Request bit for Received Message (read-only) 1 = A remote transmission request is received 0 = A remote transmission request is not received bit 4 Mode 0: Unimplemented: Read as '0' Mode 1, 2: FILHIT4: Filter Hit bit 4 This bit combines with other bits to form filter acceptance bits <4:0>. bit 3 Mode 0: RXRTRRO: Remote Transmission Request bit for Received Message (read-only) 1 = A remote transmission request is received 0 = A remote transmission request is not received Mode 1, 2: FILHIT3: Filter Hit bit 3 This bit combines with other bits to form filter acceptance bits <4:0>. ### REGISTER 23-13: RXB0CON: RECEIVE BUFFER 0 CONTROL REGISTER (CONTINUED) bit 2 Mode 0: **RXB0DBEN:** Receive Buffer 0 Double-Buffer Enable bit 1 = Receive Buffer 0 overflow will write to Receive Buffer 1 0 = No Receive Buffer 0 overflow to Receive Buffer 1 Mode 1, 2: FILHIT2: Filter Hit bit 2 This bit combines with other bits to form filter acceptance bits <4:0>. bit 1 Mode 0: JTOFF: Jump Table Offset bit (read-only copy of RXB0DBEN)(2) 1 = Allows jump table offset between 6 and 7 0 = Allows jump table offset between 1 and 0 Mode 1, 2: FILHIT1: Filter Hit bit 1 This bit combines with other bits to form filter acceptance bits <4:0>. bit 0 Mode 0: FILHITO: Filter Hit bit 0 This bit indicates which acceptance filter enabled the message reception into Receive Buffer 0. 1 = Acceptance Filter 1 (RXF1) 0 = Acceptance Filter 0 (RXF0) Mode 1, 2: FILHITO: Filter Hit bit 0 This bit, in combination with FILHIT<4:1>, indicates which acceptance filter enabled the message reception into this receive buffer. 01111 = Acceptance Filter 15 (RXF15) 01110 = Acceptance Filter 14 (RXF14) ... 00000 = Acceptance Filter 0 (RXF0) - Note 1: This bit is set by the CAN module upon receiving a message and must be cleared by software after the buffer is read. As long as RXFUL is set, no new message will be loaded and buffer will be considered full. After clearing the RXFUL flag, the PIR3 bit, RXB0IF, can be cleared. If RXB0IF is cleared, but RXFUL is not cleared, then RXB0IF is set again. - 2: This bit allows same filter jump table for both RXB0CON and RXB1CON. #### Legend: C = Clearable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-14: RXB1CON: RECEIVE BUFFER 1 CONTROL REGISTER R/C-0 R/W-0 R/W-0 U-0 R-0 R/W-0 R-0 R-0 Mode 0 RXFUL<sup>(1)</sup> RXM1 RXM0 **RXRTRRO** FILHIT2 FILHIT1 FILHIT0 R/C-0 R/W-0 R-0 R-0 R-0 R-0 R-0 R-0 Mode 1, 2 RXFUL (1) RXM1 **RTRRO** FILHIT4 FILHIT3 FILHIT2 FILHIT1 FILHIT0 bit 7 bit 0 bit 7 RXFUL: Receive Full Status bit<sup>(1)</sup> - 1 = Receive buffer contains a received message - 0 = Receive buffer is open to receive a new message **Note 1:** This bit is set by the CAN module upon receiving a message and must be cleared by software after the buffer is read. As long as RXFUL is set, no new message will be loaded and buffer will be considered full. bit 6 Mode 0: RXM1: Receive Buffer Mode bit 1 Combines with RXM0 to form RXM<1:0> bits (see bit 5). - 11 = Receive all messages (including those with errors); filter criteria is ignored - 10 = Receive only valid messages with extended identifier; EXIDEN in RXFnSIDL must be '1' - 01 = Receive only valid messages with standard identifier, EXIDEN in RXFnSIDL must be '0' - 00 = Receive all valid messages as per EXIDEN bit in RXFnSIDL register Mode 1, 2: **RXM1:** Receive Buffer Mode bit - 1 = Receive all messages (including those with errors); acceptance filters are ignored - 0 = Receive all valid messages as per acceptance filters bit 5 Mode 0: RXM0: Receive Buffer Mode bit 0 Combines with RXM1 to form RXM<1:0> bits (see bit 6). Mode 1, 2: RTRRO: Remote Transmission Request bit for Received Message (read-only) - 1 = A remote transmission request is received - 0 = A remote transmission request is not received bit 4 Mode 0: Unimplemented: Read as '0' Mode 1, 2: FILHIT4: Filter Hit bit 4 This bit combines with other bits to form filter acceptance bits <4:0>. bit 3 Mode 0: RXRTRO: Remote Transmission Request bit for Received Message (read-only) - 1 = A remote transmission request is received - 0 = A remote transmission request is not received Mode 1. 2: FILHIT3: Filter Hit bit 3 This bit combines with other bits to form filter acceptance bits <4:0>. ### REGISTER 23-14: RXB1CON: RECEIVE BUFFER 1 CONTROL REGISTER (CONTINUED) bit 2-0 Mode 0: FILHIT2:FILHIT0: Filter Hit bits These bits indicate which acceptance filter enabled the last message reception into Receive Buffer 1. 111 = Reserved 110 = Reserved 101 = Acceptance Filter 5 (RXF5) 100 = Acceptance Filter 4 (RXF4) 011 = Acceptance Filter 3 (RXF3) 010 = Acceptance Filter 2 (RXF2) 001 = Acceptance Filter 1 (RXF1), only possible when RXB0DBEN bit is set 000 = Acceptance Filter 0 (RXF0), only possible when RXB0DBEN bit is set #### Mode 1, 2: FILHIT2:FILHIT0 Filter Hit bits <2:0> These bits, in combination with FILHIT<4:3>, indicate which acceptance filter enabled the message reception into this receive buffer. 01111 = Acceptance Filter 15 (RXF15) 01110 = Acceptance Filter 14 (RXF14) ... 00000 = Acceptance Filter 0 (RXF0) #### Legend: C = Clearable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-15: RXBnSIDH: RECEIVE BUFFER n STANDARD IDENTIFIER REGISTERS, HIGH BYTE $[0 \le n \le 1]$ | R-x |-------|------|------|------|------|------|------|-------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | | bit 7 | | | | | | | hit 0 | bit 7-0 **SID10:SID3:** Standard Identifier bits (if EXID (RXBnSIDL<3>) = 0) Extended Identifier bits EID28:EID21 (if EXID = 1). #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-16: RXBnSIDL: RECEIVE BUFFER n STANDARD IDENTIFIER REGISTERS, LOW BYTE $[0 \le n \le 1]$ | R-x | R-x | R-x | R-x | R-x | U-0 | R-x | R-x | |-------|------|------|-----|------|-----|-------|-------| | SID2 | SID1 | SID0 | SRR | EXID | _ | EID17 | EID16 | | bit 7 | | | | | | | bit 0 | bit 7-5 SID2:SID0: Standard Identifier bits (if EXID = 0) Extended Identifier bits EID20:EID18 (if EXID = 1). bit 4 SRR: Substitute Remote Request bit This bit is always '0' when EXID = 1 or equal to the value of RXRTRRO (RBXnCON<3>) when EXID = 0. bit 3 **EXID:** Extended Identifier bit 1 = Received message is an extended data frame, SID10:SID0 are EID28:EID18 0 = Received message is a standard data frame bit 2 Unimplemented: Read as '0' bit 1-0 **EID17:EID16:** Extended Identifier bits #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared <math>x = Bit is unknown # REGISTER 23-17: RXBnEIDH: RECEIVE BUFFER n EXTENDED IDENTIFIER REGISTERS, HIGH BYTE $[0 \le n \le 1]$ | | R-x |-------|------|-------|-------|-------|-------|-------|------|-------| | Е | ID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | | bit 7 | 7 | | | | | | | bit 0 | #### bit 7-0 **EID15:EID8:** Extended Identifier bits | Legend: | | | | |-------------------|------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | | # REGISTER 23-18: RXBnEIDL: RECEIVE BUFFER n EXTENDED IDENTIFIER REGISTERS, LOW BYTE $[0 \le n \le 1]$ | R-x |-------|------|------|------|------|------|------|-------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | | bit 7 | | | | | | | bit 0 | ### bit 7-0 **EID7:EID0:** Extended Identifier bits | Legend: | | | |-------------------|------------------|-------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | ### REGISTER 23-19: RXBnDLC: RECEIVE BUFFER n DATA LENGTH CODE REGISTERS [0 ≤ n ≤ 1] | U-0 | R-x |-------|-------|-----|-----|------|------|------|-------| | _ | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | | bit 7 | | | | | | | bit 0 | bit 0 bit 7 Unimplemented: Read as '0' bit 6 **RXRTR:** Receiver Remote Transmission Request bit > 1 = Remote transfer request 0 = No remote transfer request bit 5 RB1: Reserved bit 1 Reserved by CAN Spec and read as '0'. bit 4 RB0: Reserved bit 0 Reserved by CAN Spec and read as '0'. bit 3-0 DLC3:DLC0: Data Length Code bits > 1111 = Invalid 1110 = Invalid 1101 = Invalid 1100 = Invalid 1011 = Invalid 1010 = Invalid 1001 = Invalid 1000 = Data length = 8 bytes 0111 = Data length = 7 bytes 0110 = Data length = 6 bytes 0101 = Data length = 5 bytes 0100 = Data length = 4 bytes 0011 = Data length = 3 bytes 0010 = Data length = 2 bytes 0001 = Data length = 1 bytes 0000 = Data length = 0 bytes ### Legend: W = Writable bit R = Readable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-20: RXBnDm: RECEIVE BUFFER n DATA FIELD BYTE m REGISTERS $[0 \le n \le 1, 0 \le m \le 7]$ R-x R-x R-x R-x R-x R-x R-x R-x RXBnDm6 RXBnDm5 RXBnDm4 RXBnDm3 RXBnDm2 RXBnDm1 RXBnDm7 RXBnDm0 bit 7 bit 0 bit 7-0 **RXBnDm7:RXBnDm0:** Receive Buffer n Data Field Byte m bits (where $0 \le n < 1$ and 0 < m < 7) Each receive buffer has an array of registers. For example, Receive Buffer 0 has 8 registers: RXB0D0 to RXB0D7. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-21: RXERRCNT: RECEIVE ERROR COUNT REGISTER | R-0 |-------|------|------|------|------|------|------|-------| | REC7 | REC6 | REC5 | REC4 | REC3 | REC2 | REC1 | REC0 | | bit 7 | | | | | | | bit 0 | #### bit 7-0 **REC7:REC0:** Receive Error Counter bits This register contains the receive error value as defined by the CAN specifications. When RXERRCNT > 127, the module will go into an error-passive state. RXERRCNT does not have the ability to put the module in "bus-off" state. | Legend: | | | |-------------------|------------------|-----------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared x = Bit is unknown | ### **EXAMPLE 23-5: READING A CAN MESSAGE** ``` ; Need to read a pending message from RXBO buffer. ; To receive any message, filter, mask and RXM1:RXM0 bits in RXB0CON registers must be ; programmed correctly. ; Make sure that there is a message pending in RXBO. BTFSS RXBOCON, RXFUL ; Does RXB0 contain a message? ; No. Handle this situation... NoMessage BRA ; We have verified that a message is pending in RXBO buffer. ; If this buffer can receive both Standard or Extended Identifier messages, ; identify type of message received. BTFSS RXB0SIDL, EXID ; Is this Extended Identifier? StandardMessage ; No. This is Standard Identifier message. BRA ; Yes. This is Extended Identifier message. ; Read all 29-bits of Extended Identifier message. ; Now read all data bytes MOVFF RXB0DO, MY DATA BYTE1 ; Once entire message is read, mark the RXBO that it is read and no longer FULL. BCF RXB0CON, RXFUL ; This will allow CAN Module to load new messages ; into this buffer. ``` # 23.2.3.1 Programmable TX/RX and Auto-RTR Buffers The ECAN module contains 6 message buffers that can be programmed as transmit or receive buffers. Any of these buffers can also be programmed to automatically handle RTR messages. **Note:** These registers are not used in Mode 0. # REGISTER 23-22: BnCON: TX/RX BUFFER n CONTROL REGISTERS IN RECEIVE MODE $[0 \le n \le 5, \text{TXnEN (BSEL0<n>)} = 0]^{(1)}$ | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | |----------------------|-------|---------|---------|---------|---------|---------|---------| | RXFUL <sup>(2)</sup> | RXM1 | RXRTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | | bit 7 | | | | | | | bit 0 | bit 7 **RXFUL:** Receive Full Status bit<sup>(2)</sup> 1 = Receive buffer contains a received message 0 = Receive buffer is open to receive a new message bit 6 RXM1: Receive Buffer Mode bit 1 = Receive all messages including partial and invalid (acceptance filters are ignored) 0 = Receive all valid messages as per acceptance filters bit 5 RXRTRO: Read-Only Remote Transmission Request for Received Message bit 1 = Received message is a remote transmission request 0 = Received message is not a remote transmission request bit 4-0 FILHIT4:FILHIT0: Filter Hit bits These bits indicate which acceptance filter enabled the last message reception into this buffer. 01111 = Acceptance Filter 15 (RXF15) 01110 = Acceptance Filter 14 (RXF14) ... 00001 = Acceptance Filter 1 (RXF1) 00000 = Acceptance Filter 0 (RXF0) Note 1: These registers are available in Mode 1 and 2 only. 2: This bit is set by the CAN module upon receiving a message and must be cleared by software after the buffer is read. As long as RXFUL is set, no new message will be loaded and the buffer will be considered full. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-23: BnCON: TX/RX BUFFER n CONTROL REGISTERS IN TRANSMIT MODE $[0 \le n \le 5, \text{TXnEN (BSEL0<n>)} = 1]^{(1)}$ | R/W-0 | R-0 | R-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|--------|-------|-------|-------|--------|--------| | TXBIF | TXABT | TXLARB | TXERR | TXREQ | RTREN | TXPRI1 | TXPRI0 | | bit 7 | | | | | | | bit 0 | bit 7 **TXBIF:** Transmit Buffer Interrupt Flag bit<sup>(3)</sup> 1 = A message is successfully transmitted 0 = No message was transmitted bit 6 **TXABT:** Transmission Aborted Status bit<sup>(3)</sup> 1 = Message was aborted 0 = Message was not aborted bit 5 **TXLARB:** Transmission Lost Arbitration Status bit<sup>(3)</sup> 1 = Message lost arbitration while being sent 0 = Message did not lose arbitration while being sent bit 4 TXERR: Transmission Error Detected Status bit (3) 1 = A bus error occurred while the message was being sent 0 = A bus error did not occur while the message was being sent bit 3 **TXREQ:** Transmit Request Status bit<sup>(2,4)</sup> 1 = Requests sending a message; clears the TXABT, TXLARB and TXERR bits 0 = Automatically cleared when the message is successfully sent bit 2 RTREN: Automatic Remote Transmission Request Enable bit 1 = When a remote transmission request is received, TXREQ will be automatically set 0 = When a remote transmission request is received, TXREQ will be unaffected bit 1-0 **TXPRI1:TXPRI0:** Transmit Priority bits<sup>(5)</sup> 11 = Priority Level 3 (highest priority) 10 = Priority Level 2 01 = Priority Level 1 00 = Priority Level 0 (lowest priority) Note 1: These registers are available in Mode 1 and 2 only. 2: Clearing this bit in software while the bit is set will request a message abort. 3: This bit is automatically cleared when TXREQ is set. **4:** While TXREQ is set or transmission is in progress, transmit buffer registers remain read-only. **5:** These bits set the order in which the transmit buffer will be transferred. They do not alter the CAN message identifier. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-24: BnSiDH: TX/RX BUFFER n STANDARD IDENTIFIER REGISTERS, HIGH BYTE IN RECEIVE MODE $[0 \le n \le 5, TXnEN (BSEL0 < n >) = 0]^{(1)}$ | R-x |-------|------|------|------|------|------|------|-------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | | bit 7 | | | | | | | bit 0 | bit 7-0 **SID10:SID3:** Standard Identifier bits (if EXIDE (BnSIDL<3>) = 0) Extended Identifier bits EID28:EID21 (if EXIDE = 1). Note 1: These registers are available in Mode 1 and 2 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-25: BnSIDH: TX/RX BUFFER n STANDARD IDENTIFIER REGISTERS, HIGH BYTE IN TRANSMIT MODE $[0 \le n \le 5, TXnEN (BSEL0 < n >) = 1]^{(1)}$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | | bit 7 | | | | | | | bit 0 | bit 7-0 **SID10:SID3:** Standard Identifier bits (if EXIDE (BnSIDL<3>) = 0) Extended Identifier bits EID28:EID21 (if EXIDE = 1). Note 1: These registers are available in Mode 1 and 2 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-26: BnSIDL: TX/RX BUFFER n STANDARD IDENTIFIER REGISTERS, LOW BYTE IN RECEIVE MODE $[0 \le n \le 5, TXnEN (BSEL0 < n >) = 0]^{(1)}$ | R-x | R-x | R-x | R-x | R-x | U-0 | R-x | R-x | | |---------|------|------|-----|------|-----|-------|-------|--| | SID2 | SID1 | SID0 | SRR | EXID | _ | EID17 | EID16 | | | · · · · | | | | | | | | | bit 7 bit 7-5 **SID2:SID0:** Standard Identifier bits (if EXID = 0) Extended Identifier bits EID20:EID18 (if EXID = 1). bit 4 SRR: Substitute Remote Transmission Request bit (only when EXID = 1) 1 = Remote transmission request occurred0 = No remote transmission request occurred bit 3 **EXID:** Extended Identifier Enable bit 1 = Received message is an extended identifier frame (SID10:SID0 are EID28:EID18) 0 = Received message is a standard identifier frame bit 2 **Unimplemented:** Read as '0' bit 1-0 **EID17:EID16:** Extended Identifier bits Note 1: These registers are available in Mode 1 and 2 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-27: BnSIDL: TX/RX BUFFER n STANDARD IDENTIFIER REGISTERS, LOW BYTE IN TRANSMIT MODE $[0 \le n \le 5, TXnEN (BSEL0 < n >) = 1]^{(1)}$ | 1 11 7 | 12.5 | | | | | | | | |--------|------|-------|-------|-----|-------|-----|-------|-------| | SIE | )2 | SID1 | SID0 | _ | EXIDE | | EID17 | EID16 | | R/V | V-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x | bit 7 bit 0 bit 7-5 SID2:SID0: Standard Identifier bits (if EXIDE = 0) Extended Identifier bits EID20:EID18 (if EXIDE = 1). bit 4 **Unimplemented:** Read as '0' bit 3 **EXIDE:** Extended Identifier Enable bit 1 = Received message is an extended identifier frame (SID10:SID0 are EID28:EID18) 0 = Received message is a standard identifier frame bit 2 **Unimplemented:** Read as '0' bit 1-0 **EID17:EID16:** Extended Identifier bits Note 1: These registers are available in Mode 1 and 2 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared <math>x = Bit is unknown ## REGISTER 23-28: BnEIDH: TX/RX BUFFER n EXTENDED IDENTIFIER REGISTERS, HIGH BYTE IN RECEIVE MODE $[0 \le n \le 5, TXnEN (BSEL0 < n >) = 0]^{(1)}$ | R-x |-------|-------|-------|-------|-------|-------|------|-------| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | | bit 7 | | | | | | | bit 0 | bit 7-0 **EID15:EID8:** Extended Identifier bits Note 1: These registers are available in Mode 1 and 2 only. | Legend: | | | | | | | |-------------------|------------------|------------------------------------|--------------------|--|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | | # REGISTER 23-29: BnEIDH: TX/RX BUFFER n EXTENDED IDENTIFIER REGISTERS, HIGH BYTE IN TRANSMIT MODE $[0 \le n \le 5, TXnEN (BSEL0 < n>) = 1]$ (1) | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | | bit 7 | | | | | | | bit 0 | bit 7-0 **EID15:EID8:** Extended Identifier bits Note 1: These registers are available in Mode 1 and 2 only. | Legend: | | | | | | | | | | |-------------------|------------------|------------------------------------|--------------------|--|--|--|--|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | | | | | ## REGISTER 23-30: BnEIDL: TX/RX BUFFER n EXTENDED IDENTIFIER REGISTERS, LOW BYTE IN RECEIVE MODE $[0 \le n \le 5, TXnEN (BSEL< n>) = 0]^{(1)}$ | R-x |-------|------|------|------|------|------|------|-------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | | bit 7 | | | | | | | bit 0 | bit 7-0 **EID7:EID0:** Extended Identifier bits Note 1: These registers are available in Mode 1 and 2 only. | Legend: | | | | | | | |-------------------|------------------|-------------------------------------------|--|--|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | | | | | ## REGISTER 23-31: BnEIDL: TX/RX BUFFER n EXTENDED IDENTIFIER REGISTERS, LOW BYTE IN TRANSMIT MODE $[0 \le n \le 5, TXnEN (BSEL < n >) = 1]^{(1)}$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | | bit 7 | | | | | | | bit 0 | bit 0 bit 7-0 EID7:EID0: Extended Identifier bits Note 1: These registers are available in Mode 1 and 2 only. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ## REGISTER 23-32: BnDm: TX/RX BUFFER n DATA FIELD BYTE m REGISTERS IN RECEIVE MODE $[0 \le n \le 5, 0 \le m \le 7, TXnEN (BSEL< n>) = 0]^{(1)}$ | R-x | | |-------|-------|-------|-------|-------|-------|-------|-------|--|--| | BnDm7 | BnDm6 | BnDm5 | BnDm4 | BnDm3 | BnDm2 | BnDm1 | BnDm0 | | | | hit 7 | | | | | | | | | | bit 7-0 **BnDm7:BnDm0:** Receive Buffer n Data Field Byte m bits (where $0 \le n < 3$ and 0 < m < 8) Each receive buffer has an array of registers. For example, Receive Buffer 0 has 7 registers: B0D0 to B0D7. Note 1: These registers are available in Mode 1 and 2 only. | Legend: | | | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ## REGISTER 23-33: BnDm: TX/RX BUFFER n DATA FIELD BYTE m REGISTERS IN TRANSMIT MODE $[0 \le n \le 5, 0 \le m \le 7, TXnEN (BSEL< n>) = 1]^{(1)}$ | | R/W-x | |-------|-------|-------|-------|-------|-------|-------|-------|-------|--| | | BnDm7 | BnDm6 | BnDm5 | BnDm4 | BnDm3 | BnDm2 | BnDm1 | BnDm0 | | | bit 7 | | | | | | | | | | bit 7-0 **BnDm7:BnDm0:** Transmit Buffer n Data Field Byte m bits (where $0 \le n < 3$ and 0 < m < 8) Each transmit buffer has an array of registers. For example, Transmit Buffer 0 has 7 registers: TXB0D0 to TXB0D7. Note 1: These registers are available in Mode 1 and 2 only. | Legend: | | | | |-------------------|------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | | ## REGISTER 23-34: BnDLC: TX/RX BUFFER n DATA LENGTH CODE REGISTERS IN RECEIVE MODE $[0 \le n \le 5, TXnEN (BSEL < n >) = 0]^{(1)}$ | U-0 | R-x |-------|-------|-----|-----|------|------|------|-------| | _ | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | | bit 7 | | | | | | | bit 0 | bit 7 Unimplemented: Read as '0' bit 6 **RXRTR:** Receiver Remote Transmission Request bit > 1 = This is a remote transmission request 0 = This is not a remote transmission request bit 5 RB1: Reserved bit 1 Reserved by CAN Spec and read as '0'. bit 4 RB0: Reserved bit 0 Reserved by CAN Spec and read as '0'. bit 3-0 DLC3:DLC0: Data Length Code bits 1111 = Reserved 1110 = Reserved 1101 = Reserved 1100 = Reserved 1011 = Reserved 1010 = Reserved 1001 = Reserved 1000 = Data length = 8 bytes 0111 = Data length = 7 bytes 0110 = Data length = 6 bytes 0101 = Data length = 5 bytes 0100 = Data length = 4 bytes 0011 = Data length = 3 bytes 0010 = Data length = 2 bytes 0001 = Data length = 1 bytes 0000 = Data length = 0 bytes **Note 1:** These registers are available in Mode 1 and 2 only. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-35: BnDLC: TX/RX BUFFER n DATA LENGTH CODE REGISTERS IN TRANSMIT MODE $[0 \le n \le 5, \text{ TXnEN (BSEL<n>)} = 1]^{(1)}$ | U-0 | R/W-x | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | |-------|-------|-----|-----|-------|-------|-------|-------| | _ | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | | bit 7 | | | | | | | bit 0 | bit 7 Unimplemented: Read as '0' bit 6 TXRTR: Transmitter Remote Transmission Request bit 1 = Transmitted message will have RTR bit set 0 = Transmitted message will have RTR bit cleared bit 5-4 Unimplemented: Read as '0' bit 3-0 DLC3:DLC0: Data Length Code bits 1111-1001 = Reserved 1000 = Data length = 8 bytes 0111 = Data length = 7 bytes 0110 = Data length = 6 bytes 0101 = Data length = 5 bytes 0100 = Data length = 4 bytes 0011 = Data length = 3 bytes 0010 = Data length = 2 bytes 0001 = Data length = 1 bytes 0000 = Data length = 0 bytes Note 1: These registers are available in Mode 1 and 2 only. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-36: BSEL0: BUFFER SELECT REGISTER 0<sup>(1)</sup> | | | | I . | I . | | | | |--------|--------|--------|--------|--------|--------|-----|-----| | B5TXEN | B4TXEN | B3TXEN | B2TXEN | B1TXEN | B0TXEN | _ | _ | | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | bit 7 bit 0 bit 7-2 **B5TXEN:B0TXEN:** Buffer 5 to Buffer 0 Transmit Enable bits 1 = Buffer is configured in Transmit mode 0 = Buffer is configured in Receive mode bit 1-0 **Unimplemented:** Read as '0' Note 1: This register is available in Mode 1 and 2 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared <math>x = Bit is unknown # 23.2.3.2 Message Acceptance Filters and Masks This section describes the message acceptance filters and masks for the CAN receive buffers. # REGISTER 23-37: RXFnSIDH: RECEIVE ACCEPTANCE FILTER n STANDARD IDENTIFIER FILTER REGISTERS, HIGH BYTE $[0 \le n \le 15]^{(1)}$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | | bit 7 | | | | | | | bit 0 | bit 7-0 **SID10:SID3:** Standard Identifier Filter bits (if EXIDEN = 0) Extended Identifier Filter bits EID28:EID21 (if EXIDEN = 1). Note 1: Registers RXF6SIDH:RXF15SIDH are available in Mode 1 and 2 only. Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown # REGISTER 23-38: RXFnSIDL: RECEIVE ACCEPTANCE FILTER n STANDARD IDENTIFIER FILTER REGISTERS, LOW BYTE $[0 \le n \le 15]^{(1)}$ | | R/W-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x | | |-------|-------|-------|-------|-----|-----------------------|-----|-------|-------|--| | | SID2 | SID1 | SID0 | _ | EXIDEN <sup>(2)</sup> | _ | EID17 | EID16 | | | bit 7 | | | | | | | | | | bit 7-5 **SID2:SID0:** Standard Identifier Filter bits (if EXIDEN = 0) Extended Identifier Filter bits EID20:EID18 (if EXIDEN = 1). bit 4 Unimplemented: Read as '0' bit 3 **EXIDEN:** Extended Identifier Filter Enable bit<sup>(2)</sup> 1 = Filter will only accept extended ID messages0 = Filter will only accept standard ID messages bit 2 Unimplemented: Read as '0' bit 1-0 **EID17:EID16:** Extended Identifier Filter bits Note 1: Registers RXF6SIDL:RXF15SIDL are available in Mode 1 and 2 only. **2:** In Mode 0, this bit must be set/cleared as required, irrespective of corresponding mask register value. | Legend: | | | |-------------------|------------------|-------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | # REGISTER 23-39: RXFnEIDH: RECEIVE ACCEPTANCE FILTER n EXTENDED IDENTIFIER REGISTERS, HIGH BYTE $[0 \le n \le 15]^{(1)}$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | bit 7 bit 0 bit 7-0 **EID15:EID8:** Extended Identifier Filter bits Note 1: Registers RXF6EIDH:RXF15EIDH are available in Mode 1 and 2 only. Legend: $R = Readable \ bit \hspace{1cm} W = Writable \ bit \hspace{1cm} U = Unimplemented \ bit, \ read \ as \ `0'$ -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-40: RXFnEIDL: RECEIVE ACCEPTANCE FILTER n EXTENDED IDENTIFIER REGISTERS, LOW BYTE $[0 \le n \le 15]^{(1)}$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | | | | | | | | | | bit 7 bit 0 bit 7-0 **EID7:EID0:** Extended Identifier Filter bits Note 1: Registers RXF6EIDL:RXF15EIDL are available in Mode 1 and 2 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # REGISTER 23-41: RXMnSIDH: RECEIVE ACCEPTANCE MASK n STANDARD IDENTIFIER MASK REGISTERS, HIGH BYTE $[0 \le n \le 1]$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | bit 7 bit 0 bit 7-0 SID10:SID3: Standard Identifier Mask bits or Extended Identifier Mask bits EID28:EID21 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-42: RXMnSIDL: RECEIVE ACCEPTANCE MASK n STANDARD IDENTIFIER MASK **REGISTERS**, LOW BYTE $[0 \le n \le 1]$ | R/W-x | R/W-x | R/W-x | U-0 | R/W-0 | U-0 | R/W-x | R/W-x | |-------|-------|-------|-----|-----------------------|-----|-------|-------| | SID2 | SID1 | SID0 | _ | EXIDEN <sup>(1)</sup> | _ | EID17 | EID16 | | bit 7 | | | | | | | bit 0 | bit 0 bit 7-5 SID2:SID0: Standard Identifier Mask bits or Extended Identifier Mask bits EID20:EID18 bit 4 Unimplemented: Read as '0' bit 3 Mode 0: Unimplemented: Read as '0' Mode 1, 2: **EXIDEN:** Extended Identifier Filter Enable Mask bit<sup>(1)</sup> 1 = Messages selected by the EXIDEN bit in RXFnSIDL will be accepted 0 = Both standard and extended identifier messages will be accepted Note 1: This bit is available in Mode 1 and 2 only. bit 2 Unimplemented: Read as '0' bit 1-0 EID17:EID16: Extended Identifier Mask bits Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-43: RXMnEIDH: RECEIVE ACCEPTANCE MASK n EXTENDED IDENTIFIER MASK REGISTERS, HIGH BYTE $[0 \le n \le 1]$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | | bit 7 | | | | | | | bit 0 | bit 7-0 EID15:EID8: Extended Identifier Mask bits Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-44: RXMnEIDL: RECEIVE ACCEPTANCE MASK n EXTENDED IDENTIFIER MASK REGISTERS, LOW BYTE $[0 \le n \le 1]$ | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | | bit 7 | | | | | | | bit 0 | bit 7-0 EID7:EID0: Extended Identifier Mask bits Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' x = Bit is unknown-n = Value at POR '1' = Bit is set '0' = Bit is cleared ## REGISTER 23-45: RXFCONn: RECEIVE FILTER CONTROL REGISTER n $[0 \le n \le 1]^{(1)}$ **RXFCON0** | R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | |--------|--------|--------|--------|--------|--------|--------|--------| | RXF7EN | RXF6EN | RXF5EN | RXF4EN | RXF3EN | RXF2EN | RXF1EN | RXF0EN | RXFCON1 | R/W-0 | |---------|---------|---------|---------|---------|---------|--------|--------|--| | RXF15EN | RXF14EN | RXF13EN | RXF12EN | RXF11EN | RXF10EN | RXF9EN | RXF8EN | | | bit 7 | | | | | | | bit 0 | | bit 7-0 **RXFnEN:** Receive Filter n Enable bits 0 = Filter is disabled 1 = Filter is enabled **Note 1:** This register is available in Mode 1 and 2 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown **Note:** Registers 23-46 through 23-51are writable in Configuration mode only. ## REGISTER 23-46: SDFLC: STANDARD DATA BYTES FILTER LENGTH COUNT REGISTER<sup>(1)</sup> | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-------|-------|-------|-------| | _ | _ | _ | FLC4 | FLC3 | FLC2 | FLC1 | FLC0 | | bit 7 | • | • | • | • | | • | bit 0 | bit 7-5 **Unimplemented:** Read as '0' bit 4-0 FLC4:FLC0: Filter Length Count bits Mode 0: Not used; forced to '00000'. 00000-10010 = 0 18 bits are available for standard data byte filter. Actual number of bits used depends on DLC3:DLC0 bits (RXBnDLC<3:0> or BnDLC<3:0> if configured as RX buffer) of message being received. If DLC3:DLC0 = 0000 No bits will be compared with incoming data bits If DLC3:DLC0 = 0001 Up to 8 data bits of RXFnEID<7:0>, as determined by FLC2:FLC0, will be compared with the corresponding number of data bits of the incoming message If DLC3:DLC0 = 0010 Up to 16 data bits of RXFnEID<15:0>, as determined by FLC3:FLC0, will be compared with the corresponding number of data bits of the incoming message If DLC3:DLC0 = 0011 Up to 18 data bits of RXFnEID<17:0>, as determined by FLC4:FLC0, will be compared with the corresponding number of data bits of the incoming message Note 1: This register is available in Mode 1 and 2 only. ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown | | | | | | | | <i>(</i> 1) | | | |-----------------|----------------------------------------------------|------------------|------------------|------------------|------------------|------------------|--------------------|------------------|--| | REGISTER 23-47: | RXFBCON | n: RECEIVE | FILTER I | BUFFER C | ONTROL | REGISTE | R n <sup>(1)</sup> | | | | RXFBCON0 | R/W-0 | | KAI BOOKO | F1BP_3 | F1BP_2 | F1BP_1 | F1BP_0 | F0BP_3 | F0BP_2 | F0BP_1 | F0BP_0 | | | | | | | | | | | | | | RXFBCON1 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | | | IOAI BOOITI | F3BP_3 | F3BP_2 | F3BP_1 | F3BP_0 | F2BP_3 | F2BP_2 | F2BP_1 | F2BP_0 | | | | | | | | | | | | | | RXFBCON2 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | | | 100. 200112 | F5BP_3 | F5BP_2 | F5BP_1 | F5BP_0 | F4BP_3 | F4BP_2 | F4BP_1 | F4BP_0 | | | | | | | | | | | | | | RXFBCON3 | R/W-0 | | | F7BP_3 | F7BP_2 | F7BP_1 | F7BP_0 | F6BP_3 | F6BP_2 | F6BP_1 | F6BP_0 | | | | | | | | | | | | | | RXFBCON4 | R/W-0 | | | F9BP_3 | F9BP_2 | F9BP_1 | F9BP_0 | F8BP_3 | F8BP_2 | F8BP_1 | F8BP_0 | | | | | | | | | | | | | | RXFBCON5 | R/W-0 | | | F11BP_3 | F11BP_2 | F11BP_1 | F11BP_0 | F10BP_3 | F10BP_2 | F10BP_1 | F10BP_0 | | | | DAMO | DAM O | DAMO | D/M/O | DAMO | DAMO | D/M/O | DAMO | | | RXFBCON6 | R/W-0<br>F13BP_3 | R/W-0<br>F13BP 2 | R/W-0<br>F13BP_1 | R/W-0<br>F13BP_0 | R/W-0<br>F12BP_3 | R/W-0<br>F12BP 2 | R/W-0<br>F12BP_1 | R/W-0<br>F12BP_0 | | | | FI3DP_3 | FI3DP_Z | FI3DP_I | FI3BP_U | FIZDP_3 | FIZDP_Z | FIZDP_I | F12BP_U | | | | R/W-0 | | RXFBCON7 | F15BP_3 | F15BP_2 | F15BP_1 | F15BP_0 | F14BP_3 | F14BP_2 | F14BP_1 | F14BP_0 | | | | bit 7 | 1 1001 _2 | 1 10D1 _1 | 1 1001 _0 | 1 1401 _0 | 1 1401 _2 | 1 1401_1 | bit 0 | | | | Dit 1 | | | | | | | Dit 0 | | | bit 7-0 | FnBP 3:FnBP 0: Filter n Buffer Pointer Nibble bits | | | | | | | | | | | _ | r n is associa | | | | | | | | | | 0001 = Filte | r n is associa | ited with RX | | | | | | | | | | r n is associa | | | | | | | | | | 0011 = Filter n is associated with B1 | | | | | | | | | Note 1: This register is available in Mode 1 and 2 only. 0111 = Filter n is associated with B5 1111-1000 = Reserved Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-48: MSEL0: MASK SELECT REGISTER 0(1) | R/W-0 | R/W-1 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | |--------|--------|--------|--------|--------|--------|--------|--------|--|--| | FIL3_1 | FIL3_0 | FIL2_1 | FIL2_0 | FIL1_1 | FIL1_0 | FIL0_1 | FIL0_0 | | | | | · · | | | | | | | | | bit 7 bit 0 bit 7-6 FIL3\_1:FIL3\_0: Filter 3 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 5-4 FIL2\_1:FIL2\_0: Filter 2 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 3-2 FIL1\_1:FIL1\_0: Filter 1 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 1-0 FIL0\_1:FIL0\_0: Filter 0 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 Note 1: This register is available in Mode 1 and 2 only. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-49: MSEL1: MASK SELECT REGISTER 1(1) | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-1 | |--------|--------|--------|--------|--------|--------|--------|--------| | FIL7_1 | FIL7_0 | FIL6_1 | FIL6_0 | FIL5_1 | FIL5_0 | FIL4_1 | FIL4_0 | | bit 7 | | | | | | | bit 0 | bit 7-6 FIL7\_1:FIL7\_0: Filter 7 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 5-4 FIL6\_1:FIL6\_0: Filter 6 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 3-2 FIL5\_1:FIL5\_0: Filter 5 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 1-0 FIL4\_1:FIL4\_0: Filter 4 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 **Note 1:** This register is available in Mode 1 and 2 only. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### REGISTER 23-50: MSEL2: MASK SELECT REGISTER 2<sup>(1)</sup> | R/W-0 |---------|---------|---------|---------|--------|--------|--------|--------| | FIL11_1 | FIL11_0 | FIL10_1 | FIL10_0 | FIL9_1 | FIL9_0 | FIL8_1 | FIL8_0 | | bit 7 | | | | | | | bit 0 | bit 0 bit 7-6 FIL11\_1:FIL11\_0: Filter 11 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 FIL10\_1:FIL10\_0: Filter 10 Select bits 1 and 0 bit 5-4 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 3-2 FIL9\_1:FIL9\_0: Filter 9 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 1-0 FIL8\_1:FIL8\_0: Filter 8 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 Note 1: This register is available in Mode 1 and 2 only. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-51: MSEL3: MASK SELECT REGISTER 3<sup>(1)</sup> | R/W-0 | |---------|---------|---------|---------|---------|---------|---------|---------|--| | FIL15_1 | FIL15_0 | FIL14_1 | FIL14_0 | FIL13_1 | FIL13_0 | FIL12_1 | FIL12_0 | | | bit 7 | | | | | | | bit 0 | | bit 7-6 FIL15\_1:FIL15\_0: Filter 15 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 5-4 FIL14\_1:FIL14\_0: Filter 14 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 3-2 FIL13\_1:FIL13\_0: Filter 13 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 bit 1-0 FIL12\_1:FIL12\_0: Filter 12 Select bits 1 and 0 11 = No mask 10 = Filter 15 01 = Acceptance Mask 1 00 = Acceptance Mask 0 Note 1: This register is available in Mode 1 and 2 only. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### 23.2.4 CAN BAUD RATE REGISTERS This section describes the CAN Baud Rate registers. **Note:** These registers are writable in Configuration mode only. ### REGISTER 23-52: BRGCON1: BAUD RATE CONTROL REGISTER 1 | | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | |--|-------|-------|-------|-------|-------|-------|-------|-------| | | R/W-0 bit 7 bit 0 ## bit 7-6 **SJW1:SJW0:** Synchronized Jump Width bits 11 = Synchronization jump width time = $4 \times TQ$ 10 = Synchronization jump width time = $3 \times TQ$ 01 = Synchronization jump width time = $2 \times TQ$ 00 = Synchronization jump width time = $1 \times TQ$ ### bit 5-0 BRP5:BRP0: Baud Rate Prescaler bits 111111 = TQ = (2 x 64)/Fosc 111110 = TQ = (2 x 63)/Fosc : : 000001 = TQ = (2 x 2)/Fosc 000000 = TQ = (2 x 1)/Fosc ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-53: BRGCON2: BAUD RATE CONTROL REGISTER 2 | R/W-0 |----------|-------|---------|---------|---------|--------|--------|--------| | SEG2PHTS | SAM | SEG1PH2 | SEG1PH1 | SEG1PH0 | PRSEG2 | PRSEG1 | PRSEG0 | | bit 7 | | | | | | | bit 0 | bit 7 **SEG2PHTS:** Phase Segment 2 Time Select bit 1 = Freely programmable 0 = Maximum of PHEG1 or Information Processing Time (IPT), whichever is greater bit 6 SAM: Sample of the CAN bus Line bit 1 = Bus line is sampled three times prior to the sample point 0 = Bus line is sampled once at the sample point bit 5-3 **SEG1PH2:SEG1PH0:** Phase Segment 1 bits 111 = Phase Segment 1 time = 8 x TQ 110 = Phase Segment 1 time = 7 x TQ 101 = Phase Segment 1 time = 6 x TQ 100 = Phase Segment 1 time = 5 x TQ 011 = Phase Segment 1 time = 4 x TQ 010 = Phase Segment 1 time = 3 x TQ 001 = Phase Segment 1 time = 2 x TQ 000 = Phase Segment 1 time = 1 x TQ bit 2-0 PRSEG2:PRSEG0: Propagation Time Select bits 111 = Propagation time = 8 x TQ 110 = Propagation time = 7 x TQ 101 = Propagation time = 6 x TQ 100 = Propagation time = 5 x TQ 011 = Propagation time = 4 x TQ 010 = Propagation time = 3 x TQ 001 = Propagation time = 2 x TQ 000 = Propagation time = 1 x TQ #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-54: BRGCON3: BAUD RATE CONTROL REGISTER 3 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | |--------|--------|-----|-----|-----|------------------------|------------------------|------------------------| | WAKDIS | WAKFIL | _ | _ | _ | SEG2PH2 <sup>(1)</sup> | SEG2PH1 <sup>(1)</sup> | SEG2PH0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | bit 7 WAKDIS: Wake-up Disable bit 1 = Disable CAN bus activity wake-up feature 0 = Enable CAN bus activity wake-up feature bit 6 WAKFIL: Selects CAN bus Line Filter for Wake-up bit 1 =Use CAN bus line filter for wake-up 0 = CAN bus line filter is not used for wake-up bit 5-3 **Unimplemented:** Read as '0' bit 2-0 SEG2PH2:SEG2PH0: Phase Segment 2 Time Select bits<sup>(1)</sup> 111 = Phase Segment 2 time = $8 \times TQ$ 110 = Phase Segment 2 time = 7 x TQ 101 = Phase Segment 2 time = 6 x TQ 100 = Phase Segment 2 time = 5 x TQ 011 = Phase Segment 2 time = 4 x TQ 010 = Phase Segment 2 time = 3 x TQ 001 = Phase Segment 2 time = 2 x TQ 000 = Phase Segment 2 time = 1 x TQ Note 1: Ignored if SEG2PHTS bit (BRGCON2<7>) is '0'. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 23.2.5 CAN MODULE I/O CONTROL REGISTER This register controls the operation of the CAN module's I/O pins in relation to the rest of the microcontroller. ### **REGISTER 23-55: CIOCON: CAN I/O CONTROL REGISTER** | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | |-------|-----|-----------------------|--------|-----|-----|-----|-------| | _ | _ | ENDRHI <sup>(1)</sup> | CANCAP | 1 | 1 | 1 | _ | | bit 7 | | | | | | | bit 0 | bit 7-6 Unimplemented: Read as '0' bit 5 **ENDRHI:** Enable Drive High bit<sup>(1)</sup> 1 = CANTX pin will drive VDD when recessive 0 = CANTX pin will be tri-state when recessive Note 1: Always set this bit when using differential bus to avoid signal crosstalk in CANTX from other nearby pins. bit 4 **CANCAP:** CAN Message Receive Capture Enable bit 1 = Enable CAN capture, CAN message receive signal replaces input on RC2/CCP1 0 = Disable CAN capture, RC2/CCP1 input to CCP1 module bit 3-0 Unimplemented: Read as '0' > Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 23.2.6 CAN INTERRUPT REGISTERS The registers in this section are the same as described in **Section 9.0 "Interrupts"**. They are duplicated here for convenience. ### REGISTER 23-56: PIR3: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 3 | Mode 0 | R/W-0 |-----------|-------|-------|-------|--------|-----------------------|-----------------------|--------|----------| | Mode 0 | IRXIF | WAKIF | ERRIF | TXB2IF | TXB1IF <sup>(1)</sup> | TXB0IF <sup>(1)</sup> | RXB1IF | RXB0IF | | | DAMA | DAMA | DAMO | DAMO | D/W 0 | DAMO | DAMO | D/M/O | | Mode 1.2 | R/W-0 | Mode 1, 2 | IRXIF | WAKIF | ERRIF | TXBnIF | TXB1IF <sup>(1)</sup> | TXB0IF <sup>(1)</sup> | RXBnIF | FIFOWMIF | | | bit 7 | | | | | | | bit 0 | bit 7 IRXIF: CAN Invalid Received Message Interrupt Flag bit 1 = An invalid message has occurred on the CAN bus 0 = No invalid message on CAN bus bit 6 WAKIF: CAN bus Activity Wake-up Interrupt Flag bit 1 = Activity on CAN bus has occurred 0 = No activity on CAN bus bit 5 ERRIF: CAN bus Error Interrupt Flag bit 1 = An error has occurred in the CAN module (multiple sources) 0 = No CAN module errors bit 4 When CAN is in Mode 0: TXB2IF: CAN Transmit Buffer 2 Interrupt Flag bit 1 = Transmit Buffer 2 has completed transmission of a message and may be reloaded 0 = Transmit Buffer 2 has not completed transmission of a message When CAN is in Mode 1 or 2: TXBnIF: Any Transmit Buffer Interrupt Flag bit 1 = One or more transmit buffers have completed transmission of a message and may be reloaded 0 = No transmit buffer is ready for reload bit 3 **TXB1IF:** CAN Transmit Buffer 1 Interrupt Flag bit<sup>(1)</sup> 1 = Transmit Buffer 1 has completed transmission of a message and may be reloaded 0 = Transmit Buffer 1 has not completed transmission of a message bit 2 **TXB0IF:** CAN Transmit Buffer 0 Interrupt Flag bit<sup>(1)</sup> 1 = Transmit Buffer 0 has completed transmission of a message and may be reloaded 0 = Transmit Buffer 0 has not completed transmission of a message bit 1 When CAN is in Mode 0: **RXB1IF:** CAN Receive Buffer 1 Interrupt Flag bit 1 = Receive Buffer 1 has received a new message 0 = Receive Buffer 1 has not received a new message When CAN is in Mode 1 or 2: **RXBnIF:** Any Receive Buffer Interrupt Flag bit 1 = One or more receive buffers has received a new message 0 = No receive buffer has received a new message bit 0 When CAN is in Mode 0: **RXB0IF:** CAN Receive Buffer 0 Interrupt Flag bit 1 = Receive Buffer 0 has received a new message 0 = Receive Buffer 0 has not received a new message When CAN is in Mode 1: Unimplemented: Read as '0' When CAN is in Mode 2: FIFOWMIF: FIFO Watermark Interrupt Flag bit 1 = FIFO high watermark is reached 0 = FIFO high watermark is not reached Note 1: In CAN Mode 1 and 2, this bit is forced to '0'. | Ī | <u> </u> | ~ | _ | n | 4 | | |---|----------|---|---|----|---|--| | | ᆫᇉ | u | u | 11 | u | | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-57: PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER | Mode 0 | R/W-0 |--------|-------|-------|-------|--------|-----------------------|-----------------------|--------|--------| | wode o | IRXIE | WAKIE | ERRIE | TXB2IE | TXB1IE <sup>(1)</sup> | TXB0IE <sup>(1)</sup> | RXB1IE | RXB0IE | | Mode 1, 2 | R/W-0 |-----------|-------|-------|-------|--------|-----------------------|-----------------------|--------|----------| | | IRXIE | WAKIE | ERRIE | TXBnIE | TXB1IE <sup>(1)</sup> | TXB0IE <sup>(1)</sup> | RXBnIE | FIFOWMIE | bit 7 bit 7 IRXIE: CAN Invalid Received Message Interrupt Enable bit 1 = Enable invalid message received interrupt0 = Disable invalid message received interrupt bit 6 WAKIE: CAN bus Activity Wake-up Interrupt Enable bit 1 = Enable bus activity wake-up interrupt0 = Disable bus activity wake-up interrupt bit 5 ERRIE: CAN bus Error Interrupt Enable bit 1 = Enable CAN bus error interrupt 0 = Disable CAN bus error interrupt bit 4 When CAN is in Mode 0: TXB2IE: CAN Transmit Buffer 2 Interrupt Enable bit 1 = Enable Transmit Buffer 2 interrupt0 = Disable Transmit Buffer 2 interrupt When CAN is in Mode 1 or 2: TXBnIE: CAN Transmit Buffer Interrupts Enable bit 1 = Enable transmit buffer interrupt; individual interrupt is enabled by TXBIE and BIE0 0 = Disable all transmit buffer interrupts bit 3 **TXB1IE:** CAN Transmit Buffer 1 Interrupt Enable bit<sup>(1)</sup> 1 = Enable Transmit Buffer 1 interrupt0 = Disable Transmit Buffer 1 interrupt bit 2 **TXB0IE:** CAN Transmit Buffer 0 Interrupt Enable bit<sup>(1)</sup> 1 = Enable Transmit Buffer 0 interrupt 0 = Disable Transmit Buffer 0 interrupt bit 1 When CAN is in Mode 0: RXB1IE: CAN Receive Buffer 1 Interrupt Enable bit 1 = Enable Receive Buffer 1 interrupt0 = Disable Receive Buffer 1 interrupt When CAN is in Mode 1 or 2: **RXBnIE:** CAN Receive Buffer Interrupts Enable bit 1 = Enable receive buffer interrupt; individual interrupt is enabled by BIE0 0 = Disable all receive buffer interrupts bit 0 When CAN is in Mode 0: RXB0IE: CAN Receive Buffer 0 Interrupt Enable bit 1 = Enable Receive Buffer 0 interrupt 0 = Disable Receive Buffer 0 interrupt When CAN is in Mode 1: Unimplemented: Read as '0' When CAN is in Mode 2: FIFOWMIE: FIFO Watermark Interrupt Enable bit 1 = Enable FIFO watermark interrupt 0 = Disable FIFO watermark interrupt 2.0abis i ii o matermani interrupt Note 1: In CAN Mode 1 and 2, this bit is forced to '0'. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 23-58: IPR3: PERIPHERAL INTERRUPT PRIORITY REGISTER | Mode 0 | R/W-1 |--------|-------|-------|-------|--------|-----------------------|-----------------------|--------|--------| | Wode 0 | IRXIP | WAKIP | ERRIP | TXB2IP | TXB1IP <sup>(1)</sup> | TXB0IP <sup>(1)</sup> | RXB1IP | RXB0IP | | Mode 1, 2 | R/W-1 |-----------|-------|-------|-------|--------|-----------------------|-----------------------|--------|----------| | | IRXIP | WAKIP | ERRIP | TXBnIP | TXB1IP <sup>(1)</sup> | TXB0IP <sup>(1)</sup> | RXBnIP | FIFOWMIP | bit 7 bit 7 IRXIP: CAN Invalid Received Message Interrupt Priority bit 1 = High priority0 = Low priority bit 6 WAKIP: CAN bus Activity Wake-up Interrupt Priority bit 1 = High priority0 = Low priority bit 5 ERRIP: CAN bus Error Interrupt Priority bit 1 = High priority0 = Low priority bit 4 When CAN is in Mode 0: TXB2IP: CAN Transmit Buffer 2 Interrupt Priority bit 1 = High priority 0 = Low priority When CAN is in Mode 1 or 2: TXBnIP: CAN Transmit Buffer Interrupt Priority bit 1 = High priority0 = Low priority bit 3 **TXB1IP:** CAN Transmit Buffer 1 Interrupt Priority bit<sup>(1)</sup> 1 = High priority0 = Low priority bit 2 **TXB0IP:** CAN Transmit Buffer 0 Interrupt Priority bit<sup>(1)</sup> 1 = High priority0 = Low priority bit 1 When CAN is in Mode 0: RXB1IP: CAN Receive Buffer 1 Interrupt Priority bit 1 = High priority0 = Low priority When CAN is in Mode 1 or 2: **RXBnIP:** CAN Receive Buffer Interrupts Priority bit 1 = High priority0 = Low priority bit 0 When CAN is in Mode 0: **RXB0IP:** CAN Receive Buffer 0 Interrupt Priority bit 1 = High priority 0 = Low priority When CAN is in Mode 1: Unimplemented: Read as '0' When CAN is in Mode 2: FIFOWMIP: FIFO Watermark Interrupt Priority bit 1 = High priority0 = Low priority Note 1: In CAN Mode 1 and 2, this bit is forced to '0'. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown DS39637A-page 317 ## REGISTER 23-59: TXBIE: TRANSMIT BUFFERS INTERRUPT ENABLE REGISTER(1) | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | |-------|-----|-----|-----------------------|-----------------------|-----------------------|-----|-------| | _ | _ | _ | TXB2IE <sup>(2)</sup> | TXB1IE <sup>(2)</sup> | TXB0IE <sup>(2)</sup> | | _ | | bit 7 | | | | | | | bit 0 | bit 7-5 **Unimplemented:** Read as '0' bit 4-2 **TXB2IE:TXB0IE:** Transmit Buffer 2-0 Interrupt Enable bits<sup>(2)</sup> 1 = Transmit buffer interrupt is enabled0 = Transmit buffer interrupt is disabled bit 1-0 Unimplemented: Read as '0' Note 1: This register is available in Mode 1 and 2 only. 2: TXBIE in PIE3 register must be set to get an interrupt. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ## REGISTER 23-60: BIE0: BUFFER INTERRUPT ENABLE REGISTER 0<sup>(1)</sup> | R/W-0 |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-----------------------|-----------------------| | B5IE <sup>(2)</sup> | B4IE <sup>(2)</sup> | B3IE <sup>(2)</sup> | B2IE <sup>(2)</sup> | B1IE <sup>(2)</sup> | B0IE <sup>(2)</sup> | RXB1IE <sup>(2)</sup> | RXB0IE <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | bit 7-2 **B5IE:B0IE:** Programmable Transmit/Receive Buffer 5-0 Interrupt Enable bits<sup>(2)</sup> 1 = Interrupt is enabled 0 = Interrupt is disabled bit 1-0 RXB1IE:RXB0IE: Dedicated Receive Buffer 1-0 Interrupt Enable bits(2) 1 = Interrupt is enabled 0 = Interrupt is disabled Note 1: This register is available in Mode 1 and 2 only. 2: Either TXBIE or RXBIE in PIE3 register must be set to get an interrupt. ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown TABLE 23-1: CAN CONTROLLER REGISTER MAP | Address <sup>(1)</sup> | Name | Address | Name | Address | Name | Address | Name | |------------------------|-------------------------|---------|----------------------------|---------|----------------------------|---------|----------| | F7Fh | SPBRGH <sup>(3)</sup> | F5Fh | CANCON_RO0 | F3Fh | CANCON_RO2 | F1Fh | RXM1EIDL | | F7Eh | BAUDCON <sup>(3)</sup> | F5Eh | CANSTAT_RO0 | F3Eh | CANSTAT_RO2 | F1Eh | RXM1EIDH | | F7Dh | (4) | F5Dh | RXB1D7 | F3Dh | TXB1D7 | F1Dh | RXM1SIDL | | F7Ch | (4) | F5Ch | RXB1D6 | F3Ch | TXB1D6 | F1Ch | RXM1SIDH | | F7Bh | (4) | F5Bh | RXB1D5 | F3Bh | TXB1D5 | F1Bh | RXM0EIDL | | F7Ah | (4) | F5Ah | RXB1D4 | F3Ah | TXB1D4 | F1Ah | RXM0EIDH | | F79h | ECCP1DEL <sup>(3)</sup> | F59h | RXB1D3 | F39h | TXB1D3 | F19h | RXM0SIDL | | F78h | (4) | F58h | RXB1D2 | F38h | TXB1D2 | F18h | RXM0SIDH | | F77h | ECANCON | F57h | RXB1D1 | F37h | TXB1D1 | F17h | RXF5EIDL | | F76h | TXERRCNT | F56h | RXB1D0 | F36h | TXB1D0 | F16h | RXF5EIDH | | F75h | RXERRCNT | F55h | RXB1DLC | F35h | TXB1DLC | F15h | RXF5SIDL | | F74h | COMSTAT | F54h | RXB1EIDL | F34h | TXB1EIDL | F14h | RXF5SIDH | | F73h | CIOCON | F53h | RXB1EIDH | F33h | TXB1EIDH | F13h | RXF4EIDL | | F72h | BRGCON3 | F52h | RXB1SIDL | F32h | TXB1SIDL | F12h | RXF4EIDH | | F71h | BRGCON2 | F51h | RXB1SIDH | F31h | TXB1SIDH | F11h | RXF4SIDL | | F70h | BRGCON1 | F50h | RXB1CON | F30h | TXB1CON | F10h | RXF4SIDH | | F6Fh | CANCON | F4Fh | CANCON_RO1 <sup>(2)</sup> | F2Fh | CANCON_RO3 <sup>(2)</sup> | F0Fh | RXF3EIDL | | F6Eh | CANSTAT | F4Eh | CANSTAT_RO1 <sup>(2)</sup> | F2Eh | CANSTAT_RO3 <sup>(2)</sup> | F0Eh | RXF3EIDH | | F6Dh | RXB0D7 | F4Dh | TXB0D7 | F2Dh | TXB2D7 | F0Dh | RXF3SIDL | | F6Ch | RXB0D6 | F4Ch | TXB0D6 | F2Ch | TXB2D6 | F0Ch | RXF3SIDH | | F6Bh | RXB0D5 | F4Bh | TXB0D5 | F2Bh | TXB2D5 | F0Bh | RXF2EIDL | | F6Ah | RXB0D4 | F4Ah | TXB0D4 | F2Ah | TXB2D4 | F0Ah | RXF2EIDH | | F69h | RXB0D3 | F49h | TXB0D3 | F29h | TXB2D3 | F09h | RXF2SIDL | | F68h | RXB0D2 | F48h | TXB0D2 | F28h | TXB2D2 | F08h | RXF2SIDH | | F67h | RXB0D1 | F47h | TXB0D1 | F27h | TXB2D1 | F07h | RXF1EIDL | | F66h | RXB0D0 | F46h | TXB0D0 | F26h | TXB2D0 | F06h | RXF1EIDH | | F65h | RXB0DLC | F45h | TXB0DLC | F25h | TXB2DLC | F05h | RXF1SIDL | | F64h | RXB0EIDL | F44h | TXB0EIDL | F24h | TXB2EIDL | F04h | RXF1SIDH | | F63h | RXB0EIDH | F43h | TXB0EIDH | F23h | TXB2EIDH | F03h | RXF0EIDL | | F62h | RXB0SIDL | F42h | TXB0SIDL | F22h | TXB2SIDL | F02h | RXF0EIDH | | F61h | RXB0SIDH | F41h | TXB0SIDH | F21h | TXB2SIDH | F01h | RXF0SIDL | | F60h | RXB0CON | F40h | TXB0CON | F20h | TXB2CON | F00h | RXF0SIDH | Note 1: Shaded registers are available in Access Bank low area, while the rest are available in Bank 15. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 319 **<sup>2:</sup>** CANSTAT register is repeated in these locations to simplify application firmware. Unique names are given for each instance of the controller register due to the Microchip header file requirement. <sup>3:</sup> These registers are not CAN registers. <sup>4:</sup> Unimplemented registers are read as '0'. TABLE 23-1: CAN CONTROLLER REGISTER MAP (CONTINUED) | Address <sup>(1)</sup> | Name | Address | Name | Address | Name | Address | Name | |------------------------|------|---------|------|---------|------|---------|------| | EFFh | (4) | EDFh | (4) | EBFh | (4) | E9Fh | (4) | | EFEh | (4) | EDEh | (4) | EBEh | (4) | E9Eh | (4) | | EFDh | (4) | EDDh | (4) | EBDh | (4) | E9Dh | (4) | | EFCh | (4) | EDCh | (4) | EBCh | (4) | E9Ch | (4) | | EFBh | (4) | EDBh | (4) | EBBh | (4) | E9Bh | (4) | | EFAh | (4) | EDAh | (4) | EBAh | (4) | E9Ah | (4) | | EF9h | (4) | ED9h | (4) | EB9h | (4) | E99h | (4) | | EF8h | (4) | ED8h | (4) | EB8h | (4) | E98h | (4) | | EF7h | (4) | ED7h | (4) | EB7h | (4) | E97h | (4) | | EF6h | (4) | ED6h | (4) | EB6h | (4) | E96h | (4) | | EF5h | (4) | ED5h | (4) | EB5h | (4) | E95h | (4) | | EF4h | (4) | ED4h | (4) | EB4h | (4) | E94h | (4) | | EF3h | (4) | ED3h | (4) | EB3h | (4) | E93h | (4) | | EF2h | (4) | ED2h | (4) | EB2h | (4) | E92h | (4) | | EF1h | (4) | ED1h | (4) | EB1h | (4) | E91h | (4) | | EF0h | (4) | ED0h | (4) | EB0h | (4) | E90h | (4) | | EEFh | (4) | ECFh | (4) | EAFh | (4) | E8Fh | (4) | | EEEh | (4) | ECEh | (4) | EAEh | (4) | E8Eh | (4) | | EEDh | (4) | ECDh | (4) | EADh | (4) | E8Dh | (4) | | EECh | (4) | ECCh | (4) | EACh | (4) | E8Ch | (4) | | EEBh | (4) | ECBh | (4) | EABh | (4) | E8Bh | (4) | | EEAh | (4) | ECAh | (4) | EAAh | (4) | E8Ah | (4) | | EE9h | (4) | EC9h | (4) | EA9h | (4) | E89h | (4) | | EE8h | (4) | EC8h | (4) | EA8h | (4) | E88h | (4) | | EE7h | (4) | EC7h | (4) | EA7h | (4) | E87h | (4) | | EE6h | (4) | EC6h | (4) | EA6h | (4) | E86h | (4) | | EE5h | (4) | EC5h | (4) | EA5h | (4) | E85h | (4) | | EE4h | (4) | EC4h | (4) | EA4h | (4) | E84h | (4) | | EE3h | (4) | EC3h | (4) | EA3h | (4) | E83h | (4) | | EE2h | (4) | EC2h | (4) | EA2h | (4) | E82h | (4) | | EE1h | (4) | EC1h | (4) | EA1h | (4) | E81h | (4) | | EE0h | (4) | EC0h | (4) | EA0h | (4) | E80h | (4) | Note 1: Shaded registers are available in Access Bank low area, while the rest are available in Bank 15. **<sup>2:</sup>** CANSTAT register is repeated in these locations to simplify application firmware. Unique names are given for each instance of the controller register due to the Microchip header file requirement. **<sup>3:</sup>** These registers are not CAN registers. <sup>4:</sup> Unimplemented registers are read as '0'. TABLE 23-1: CAN CONTROLLER REGISTER MAP (CONTINUED) | Address <sup>(1)</sup> | Name | Address | Name | Address | Name | Address | Name | |------------------------|----------------------------|---------|----------------------------|---------|----------------------------|---------|------| | E7Fh | CANCON_RO4 <sup>(2)</sup> | E5Fh | CANCON_RO6 <sup>(2)</sup> | E3Fh | CANCON_RO8 <sup>(2)</sup> | E1Fh | (4) | | E7Eh | CANSTAT_RO4 <sup>(2)</sup> | E5Eh | CANSTAT_RO6 <sup>(2)</sup> | E3Eh | CANSTAT_RO8 <sup>(2)</sup> | E1Eh | (4) | | E7Dh | B5D7 | E5Dh | B3D7 | E3Dh | B1D7 | E1Dh | (4) | | E7Ch | B5D6 | E5Ch | B3D6 | E3Ch | B1D6 | E1Ch | (4) | | E7Bh | B5D5 | E5Bh | B3D5 | E3Bh | B1D5 | E1Bh | (4) | | E7Ah | B5D4 | E5Ah | B3D4 | E3Ah | B1D4 | E1Ah | (4) | | E79h | B5D3 | E59h | B3D3 | E39h | B1D3 | E19h | (4) | | E78h | B5D2 | E58h | B3D2 | E38h | B1D2 | E18h | (4) | | E77h | B5D1 | E57h | B3D1 | E37h | B1D1 | E17h | (4) | | E76h | B5D0 | E56h | B3D0 | E36h | B1D0 | E16h | (4) | | E75h | B5DLC | E55h | B3DLC | E35h | B1DLC | E15h | (4) | | E74h | B5EIDL | E54h | B3EIDL | E34h | B1EIDL | E14h | (4) | | E73h | B5EIDH | E53h | B3EIDH | E33h | B1EIDH | E13h | (4) | | E72h | B5SIDL | E52h | B3SIDL | E32h | B1SIDL | E12h | (4) | | E71h | B5SIDH | E51h | B3SIDH | E31h | B1SIDH | E11h | (4) | | E70h | B5CON | E50h | B3CON | E30h | B1CON | E10h | (4) | | E6Fh | CANCON_RO5 | E4Fh | CANCON_RO7 | E2Fh | CANCON_RO9 | E0Fh | (4) | | E6Eh | CANSTAT_RO5 | E4Eh | CANSTAT_RO7 | E2Eh | CANSTAT_RO9 | E0Eh | (4) | | E6Dh | B4D7 | E4Dh | B2D7 | E2Dh | B0D7 | E0Dh | (4) | | E6Ch | B4D6 | E4Ch | B2D6 | E2Ch | B0D6 | E0Ch | (4) | | E6Bh | B4D5 | E4Bh | B2D5 | E2Bh | B0D5 | E0Bh | (4) | | E6Ah | B4D4 | E4Ah | B2D4 | E2Ah | B0D4 | E0Ah | (4) | | E69h | B4D3 | E49h | B2D3 | E29h | B0D3 | E09h | (4) | | E68h | B4D2 | E48h | B2D2 | E28h | B0D2 | E08h | (4) | | E67h | B4D1 | E47h | B2D1 | E27h | B0D1 | E07h | (4) | | E66h | B4D0 | E46h | B2D0 | E26h | B0D0 | E06h | (4) | | E65h | B4DLC | E45h | B2DLC | E25h | B0DLC | E05h | (4) | | E64h | B4EIDL | E44h | B2EIDL | E24h | B0EIDL | E04h | (4) | | E63h | B4EIDH | E43h | B2EIDH | E23h | B0EIDH | E03h | (4) | | E62h | B4SIDL | E42h | B2SIDL | E22h | B0SIDL | E02h | (4) | | E61h | B4SIDH | E41h | B2SIDH | E21h | B0SIDH | E01h | (4) | | E60h | B4CON | E40h | B2CON | E20h | B0CON | E00h | (4) | Note 1: Shaded registers are available in Access Bank low area, while the rest are available in Bank 15. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 321 **<sup>2:</sup>** CANSTAT register is repeated in these locations to simplify application firmware. Unique names are given for each instance of the controller register due to the Microchip header file requirement. **<sup>3:</sup>** These registers are not CAN registers. <sup>4:</sup> Unimplemented registers are read as '0'. TABLE 23-1: CAN CONTROLLER REGISTER MAP (CONTINUED) | Address <sup>(1)</sup> | Name | Address | Name | Address | Name | Address | Name | |------------------------|----------|---------|---------|---------|------|---------|-----------| | DFFh | (4) | DDFh | (4) | DBFh | (4) | D9Fh | (4) | | DFEh | (4) | DDEh | (4) | DBEh | (4) | D9Eh | (4) | | DFDh | (4) | DDDh | (4) | DBDh | (4) | D9Dh | (4) | | DFCh | TXBIE | DDCh | (4) | DBCh | (4) | D9Ch | (4) | | DFBh | (4) | DDBh | (4) | DBBh | (4) | D9Bh | (4) | | DFAh | BIE0 | DDAh | (4) | DBAh | (4) | D9Ah | (4) | | DF9h | (4) | DD9h | (4) | DB9h | (4) | D99h | (4) | | DF8h | BSEL0 | DD8h | SDFLC | DB8h | (4) | D98h | (4) | | DF7h | (4) | DD7h | (4) | DB7h | (4) | D97h | (4) | | DF6h | (4) | DD6h | (4) | DB6h | (4) | D96h | (4) | | DF5h | (4) | DD5h | RXFCON1 | DB5h | (4) | D95h | (4) | | DF4h | (4) | DD4h | RXFCON0 | DB4h | (4) | D94h | (4) | | DF3h | MSEL3 | DD3h | (4) | DB3h | (4) | D93h | RXF15EIDL | | DF2h | MSEL2 | DD2h | (4) | DB2h | (4) | D92h | RXF15EIDH | | DF1h | MSEL1 | DD1h | (4) | DB1h | (4) | D91h | RXF15SIDL | | DF0h | MSEL0 | DD0h | (4) | DB0h | (4) | D90h | RXF15SIDH | | DEFh | (4) | DCFh | (4) | DAFh | (4) | D8Fh | (4) | | DEEh | (4) | DCEh | (4) | DAEh | (4) | D8Eh | (4) | | DEDh | (4) | DCDh | (4) | DADh | (4) | D8Dh | (4) | | DECh | (4) | DCCh | (4) | DACh | (4) | D8Ch | (4) | | DEBh | (4) | DCBh | (4) | DABh | (4) | D8Bh | RXF14EIDL | | DEAh | (4) | DCAh | (4) | DAAh | (4) | D8Ah | RXF14EIDH | | DE9h | (4) | DC9h | (4) | DA9h | (4) | D89h | RXF14SIDL | | DE8h | (4) | DC8h | (4) | DA8h | (4) | D88h | RXF14SIDH | | DE7h | RXFBCON7 | DC7h | (4) | DA7h | (4) | D87h | RXF13EIDL | | DE6h | RXFBCON6 | DC6h | (4) | DA6h | (4) | D86h | RXF13EIDH | | DE5h | RXFBCON5 | DC5h | (4) | DA5h | (4) | D85h | RXF13SIDL | | DE4h | RXFBCON4 | DC4h | (4) | DA4h | (4) | D84h | RXF13SIDH | | DE3h | RXFBCON3 | DC3h | (4) | DA3h | (4) | D83h | RXF12EIDL | | DE2h | RXFBCON2 | DC2h | (4) | DA2h | (4) | D82h | RXF12EIDH | | DE1h | RXFBCON1 | DC1h | (4) | DA1h | (4) | D81h | RXF12SIDL | | DE0h | RXFBCON0 | DC0h | (4) | DA0h | (4) | D80h | RXF12SIDH | Note 1: Shaded registers are available in Access Bank low area, while the rest are available in Bank 15. **<sup>2:</sup>** CANSTAT register is repeated in these locations to simplify application firmware. Unique names are given for each instance of the controller register due to the Microchip header file requirement. **<sup>3:</sup>** These registers are not CAN registers. <sup>4:</sup> Unimplemented registers are read as '0'. TABLE 23-1: CAN CONTROLLER REGISTER MAP (CONTINUED) | Address <sup>(1)</sup> | Name | | | | | |------------------------|-----------|--|--|--|--| | D7Fh | (4) | | | | | | D7Eh | (4) | | | | | | D7Dh | (4) | | | | | | D7Ch | (4) | | | | | | D7Bh | RXF11EIDL | | | | | | D7Ah | RXF11EIDH | | | | | | D79h | RXF11SIDL | | | | | | D78h | RXF11SIDH | | | | | | D77h | RXF10EIDL | | | | | | D76h | RXF10EIDH | | | | | | D75h | RXF10SIDL | | | | | | D74h | RXF10SIDH | | | | | | D73h | RXF9EIDL | | | | | | D72h | RXF9EIDH | | | | | | D71h | RXF9SIDL | | | | | | D70h | RXF9SIDH | | | | | | D6Fh | (4) | | | | | | D6Eh | (4) | | | | | | D6Dh | (4) | | | | | | D6Ch | (4) | | | | | | D6Bh | RXF8EIDL | | | | | | D6Ah | RXF8EIDH | | | | | | D69h | RXF8SIDL | | | | | | D68h | RXF8SIDH | | | | | | D67h | RXF7EIDL | | | | | | D66h | RXF7EIDH | | | | | | D65h | RXF7SIDL | | | | | | D64h | RXF7SIDH | | | | | | D63h | RXF6EIDL | | | | | | D62h | RXF6EIDH | | | | | | D61h | RXF6SIDL | | | | | | D60h | RXF6SIDH | | | | | - Note 1: Shaded registers are available in Access Bank low area while the rest are available in Bank 15. - **2:** CANSTAT register is repeated in these locations to simplify application firmware. Unique names are given for each instance of the controller register due to the Microchip header file requirement. - 3: These registers are not CAN registers. - 4: Unimplemented registers are read as '0'. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 323 #### 23.3 CAN Modes of Operation The PIC18F2480/2580/4480/4580 has six main modes of operation: - · Configuration mode - Disable mode - · Normal Operation mode - · Listen Only mode - · Loopback mode - · Error Recognition mode All modes, except Error Recognition, are requested by setting the REQOP bits (CANCON<7:5>). Error Recognition mode is requested through the RXM bits of the Receive Buffer register(s). Entry into a mode is Acknowledged by monitoring the OPMODE bits. When changing modes, the mode will not actually change until all pending message transmissions are complete. Because of this, the user must verify that the device has actually changed into the requested mode before further operations are executed. #### 23.3.1 CONFIGURATION MODE The CAN module has to be initialized before the activation. This is only possible if the module is in the Configuration mode. The Configuration mode is requested by setting the REQOP2 bit. Only when the status bit, OPMODE2, has a high level can the initialization be performed. Afterwards, the configuration registers, the acceptance mask registers and the acceptance filter registers can be written. The module is activated by setting the REQOP control bits to zero. The module will protect the user from accidentally violating the CAN protocol through programming errors. All registers which control the configuration of the module can not be modified while the module is online. The CAN module will not be allowed to enter the Configuration mode while a transmission or reception is taking place. The Configuration mode serves as a lock to protect the following registers: - · Configuration Registers - Functional Mode Selection Registers - · Bit Timing Registers - Identifier Acceptance Filter Registers - · Identifier Acceptance Mask Registers - · Filter and Mask Control Registers - · Mask Selection Registers In the Configuration mode, the module will not transmit or receive. The error counters are cleared and the interrupt flags remain unchanged. The programmer will have access to Configuration registers that are access restricted in other modes. #### 23.3.2 DISABLE MODE In Disable mode, the module will not transmit or receive. The module has the ability to set the WAKIF bit due to bus activity; however, any pending interrupts will remain and the error counters will retain their value. If the REQOP<2:0> bits are set to '001', the module will enter the module Disable mode. This mode is similar to disabling other peripheral modules by turning off the module enables. This causes the module internal clock to stop unless the module is active (i.e., receiving or transmitting a message). If the module is active, the module will wait for 11 recessive bits on the CAN bus, detect that condition as an Idle bus, then accept the module disable command. OPMODE<2:0> = 001 indicates whether the module successfully went into the module Disable mode. The WAKIF interrupt is the only module interrupt that is still active in the Disable mode. If the WAKDIS is cleared and WAKIE is set, the processor will receive an interrupt whenever the module detects recessive to dominant transition. On wake-up, the module will automatically be set to the previous mode of operation. For example, if the module was switched from Normal to Disable mode on bus activity wake-up, the module will automatically enter into Normal mode and the first message that caused the module to wake-up is lost. The module will not generate any error frame. Firmware logic must detect this condition and make sure that retransmission is requested. If the processor receives a wake-up interrupt while it is sleeping, more than one message may get lost. The actual number of messages lost would depend on the processor oscillator start-up time and incoming message bit rate. The I/O pins will revert to normal I/O function when the module is in the Disable mode. #### 23.3.3 NORMAL MODE This is the standard operating mode of the PIC18F2480/2580/4480/4580 devices. In this mode, the device actively monitors all bus messages and generates Acknowledge bits, error frames, etc. This is also the only mode in which the PIC18F2480/2580/4480/4580 devices will transmit messages over the CAN bus. #### 23.3.4 LISTEN ONLY MODE Listen Only mode provides a means for the PIC18F2480/2580/4480/4580 devices to receive all messages, including messages with errors. This mode can be used for bus monitor applications or for detecting the baud rate in 'hot plugging' situations. For autobaud detection, it is necessary that there are at least two other nodes which are communicating with each other. The baud rate can be detected empirically by testing different values until valid messages are received. The Listen Only mode is a silent mode, meaning no messages will be transmitted while in this state, including error flags or Acknowledge signals. The filters and masks can be used to allow only particular messages to be loaded into the receive registers or the filter masks can be set to all zeros to allow a message with any identifier to pass. The error counters are reset and deactivated in this state. The Listen Only mode is activated by setting the mode request bits in the CANCON register. #### 23.3.5 LOOPBACK MODE This mode will allow internal transmission of messages from the transmit buffers to the receive buffers without actually transmitting messages on the CAN bus. This mode can be used in system development and testing. In this mode, the ACK bit is ignored and the device will allow incoming messages from itself, just as if they were coming from another node. The Loopback mode is a silent mode, meaning no messages will be transmitted while in this state, including error flags or Acknowledge signals. The TXCAN pin will revert to port I/O while the device is in this mode. The filters and masks can be used to allow only particular messages to be loaded into the receive registers. The masks can be set to all zeros to provide a mode that accepts all messages. The Loopback mode is activated by setting the mode request bits in the CANCON register. #### 23.3.6 ERROR RECOGNITION MODE The module can be set to ignore all errors and receive any message. In functional Mode 0, the Error Recognition mode is activated by setting the RXM<1:0> bits in the RXBnCON registers to '11'. In this mode, the data which is in the message assembly buffer until the error time, is copied in the receive buffer and can be read via the CPU interface. #### 23.4 CAN Module Functional Modes In addition to CAN modes of operation, the ECAN module offers a total of 3 functional modes. Each of these modes are identified as Mode 0, Mode 1 and Mode 2. #### 23.4.1 MODE 0 – LEGACY MODE Mode 0 is designed to be fully compatible with CAN modules used in PIC18CXX8 and PIC18FXX8 devices. This is the default mode of operation on all Reset conditions. As a result, module code written for the PIC18XX8 CAN module may be used on the ECAN module without any code changes. The following is the list of resources available in Mode 0: - Three transmit buffers: TXB0, TXB1 and TXB2 - Two receive buffers: RXB0 and RXB1 - Two acceptance masks, one for each receive buffer: RXM0, RXM1 - Six acceptance filters, 2 for RXB0 and 4 for RXB1: RXF0, RXF1, RXF2, RXF3, RXF4, RXF5 # 23.4.2 MODE 1 – ENHANCED LEGACY MODE Mode 1 is similar to Mode 0, with the exception that more resources are available in Mode 1. There are 16 acceptance filters and two acceptance mask registers. Acceptance Filter 15 can be used as either an acceptance filter or an acceptance mask register. In addition to three transmit and two receive buffers, there are six more message buffers. One or more of these additional buffers can be programmed as transmit or receive buffers. These additional buffers can also be programmed to automatically handle RTR messages. Fourteen of sixteen acceptance filter registers can be dynamically associated to any receive buffer and acceptance mask register. One can use this capability to associate more than one filter to any one buffer. When a receive buffer is programmed to use standard identifier messages, part of the full acceptance filter register can be used as a data byte filter. The length of the data byte filter is programmable from 0 to 18 bits. This functionality simplifies implementation of high-level protocols, such as the DeviceNet<sup>TM</sup> protocol. The following is the list of resources available in Mode 1: - Three transmit buffers: TXB0, TXB1 and TXB2 - Two receive buffers: RXB0 and RXB1 - Six buffers programmable as TX or RX: B0-B5 - Automatic RTR handling on B0-B5 - Sixteen dynamically assigned acceptance filters: RXF0-RXF15 - Two dedicated acceptance mask registers; RXF15 programmable as third mask: RXM0-RXM1, RXF15 - Programmable data filter on standard identifier messages: SDFLC #### 23.4.3 MODE 2 – ENHANCED FIFO MODE In Mode 2, two or more receive buffers are used to form the receive FIFO (first in, first out) buffer. There is no one-to-one relationship between the receive buffer and acceptance filter registers. Any filter that is enabled and linked to any FIFO receive buffer can generate acceptance and cause FIFO to be updated. FIFO length is user programmable, from 2-8 buffers deep. FIFO length is determined by the very first programmable buffer that is configured as a transmit buffer. For example, if Buffer 2 (B2) is programmed as a transmit buffer, FIFO consists of RXB0, RXB1, B0 and B1 – creating a FIFO length of 4. If all programmable buffers are configured as receive buffers, FIFO will have the maximum length of 8. The following is the list of resources available in Mode 2: - Three transmit buffers: TXB0, TXB1 and TXB2 - · Two receive buffers: RXB0 and RXB1 - Six buffers programmable as TX or RX; receive buffers form FIFO: B0-B5 - Automatic RTR handling on B0-B5 - Sixteen acceptance filters: RXF0-RXF15 - Two dedicated acceptance mask registers; RXF15 programmable as third mask: RXM0-RXM1, RXF15 - Programmable data filter on standard identifier messages: SDFLC, useful for DeviceNet protocol #### 23.5 CAN Message Buffers #### 23.5.1 DEDICATED TRANSMIT BUFFERS The PIC18F2480/2580/4480/4580 devices implement three dedicated transmit buffers – TXB0, TXB1 and TXB2. Each of these buffers occupies 14 bytes of SRAM and are mapped into the SFR memory map. These are the only transmit buffers available in Mode 0. Mode 1 and 2 may access these and other additional buffers. Each transmit buffer contains one control register (TXBnCON), four identifier registers (TXBnSIDL, TXBnSIDH, TXBnEIDL, TXBnEIDH), one data length count register (TXBnDLC) and eight data byte registers (TXBnDm). #### 23.5.2 DEDICATED RECEIVE BUFFERS The PIC18F2480/2580/4480/4580 devices implement two dedicated receive buffers – RXB0 and RXB1. Each of these buffers occupies 14 bytes of SRAM and are mapped into SFR memory map. These are the only receive buffers available in Mode 0. Mode 1 and 2 may access these and other additional buffers. Each receive buffer contains one control register (RXBnCON), four identifier registers (RXBnSIDL, RXBnSIDH, RXBnEIDL, RXBnEIDH), one data length count register (RXBnDLC) and eight data byte registers (RXBnDm). There is also a separate Message Assembly Buffer (MAB) which acts as an additional receive buffer. MAB is always committed to receiving the next message from the bus and is not directly accessible to user firmware. The MAB assembles all incoming messages one by one. A message is transferred to appropriate receive buffers only if the corresponding acceptance filter criteria is met. #### 23.5.3 PROGRAMMABLE TRANSMIT/ RECEIVE BUFFERS The ECAN module implements six new buffers: B0-B5. These buffers are individually programmable as either transmit or receive buffers. These buffers are available only in Mode 1 and 2. As with dedicated transmit and receive buffers, each of these programmable buffers occupies 14 bytes of SRAM and are mapped into SFR memory map. Each buffer contains one control register (BnCON), four identifier registers (BnSIDL, BnSIDH, BnEIDL, BnEIDH), one data length count register (BnDLC) and eight data byte registers (BnDm). Each of these registers contains two sets of control bits. Depending on whether the buffer is configured as transmit or receive, one would use the corresponding control bit set. By default, all buffers are configured as receive buffers. Each buffer can be individually configured as a transmit or receive buffer by setting the corresponding TXENn bit in the BSEL0 register. When configured as transmit buffers, user firmware may access transmit buffers in any order similar to accessing dedicated transmit buffers. In receive configuration with Mode 1 enabled, user firmware may also access receive buffers in any order required. But in Mode 2, all receive buffers are combined to form a single FIFO. Actual FIFO length is programmable by user firmware. Access to FIFO must be done through the FIFO Pointer bits (FP<4:0>) in the CANCON register. It must be noted that there is no hardware protection against out of order FIFO reads. # 23.5.4 PROGRAMMABLE AUTO-RTR BUFFERS In Mode 1 and 2, any of six programmable transmit/ receive buffers may be programmed to automatically respond to predefined RTR messages without user firmware intervention. Automatic RTR handling is enabled by setting the TXnEN bit in the BSEL0 register and the RTREN bit in the BnCON register. After this setup, when an RTR request is received, the TXREQ bit is automatically set and the current buffer content is automatically queued for transmission as a RTR response. As with all transmit buffers, once the TXREQ bit is set, buffer registers become read-only and any writes to them will be ignored. The following outlines the steps required to automatically handle RTR messages: - Set buffer to Transmit mode by setting TXnEN bit to '1' in BSEL0 register. - At least one acceptance filter must be associated with this buffer and preloaded with expected RTR identifier. - 3. Bit RTREN in BnCON register must be set to '1'. - 4. Buffer must be preloaded with the data to be sent as a RTR response. Normally, user firmware will keep buffer data registers up to date. If firmware attempts to update the buffer while an automatic RTR response is in the process of transmission, all writes to buffers are ignored. #### 23.6 CAN Message Transmission #### 23.6.1 INITIATING TRANSMISSION For the MCU to have write access to the message buffer, the TXREQ bit must be clear, indicating that the message buffer is clear of any pending message to be transmitted. At a minimum, the SIDH, SIDL and DLC registers must be loaded. If data bytes are present in the message, the data registers must also be loaded. If the message is to use extended identifiers, the EIDH:EIDL registers must also be loaded and the EXIDE bit set. To initiate message transmission, the TXREQ bit must be set for each buffer to be transmitted. When TXREQ is set, the TXABT, TXLARB and TXERR bits will be cleared. To successfully complete the transmission, there must be at least one node with matching baud rate on the network. Setting the TXREQ bit does not initiate a message transmission; it merely flags a message buffer as ready for transmission. Transmission will start when the device detects that the bus is available. The device will then begin transmission of the highest priority message that is ready. When the transmission has completed successfully, the TXREQ bit will be cleared, the TXBnIF bit will be set and an interrupt will be generated if the TXBnIE bit is set. If the message transmission fails, the TXREQ will remain set, indicating that the message is still pending for transmission and one of the following condition flags will be set. If the message started to transmit but encountered an error condition, the TXERR and the IRXIF bits will be set and an interrupt will be generated. If the message lost arbitration, the TXLARB bit will be set. #### 23.6.2 ABORTING TRANSMISSION The MCU can request to abort a message by clearing the TXREQ bit associated with the corresponding message buffer (TXBnCON<3> or BnCON<3>). Setting the ABAT bit (CANCON<4>) will request an abort of all pending messages. If the message has not yet started transmission, or if the message started but is interrupted by loss of arbitration or an error, the abort will be processed. The abort is indicated when the module sets the TXABT bit for the corresponding buffer (TXBnCON<6> or BnCON<6>). If the message has started to transmit, it will attempt to transmit the current message fully. If the current message is transmitted fully and is not lost to arbitration or an error, the TXABT bit will not be set because the message was transmitted successfully. Likewise, if a message is being transmitted during an abort request and the message is lost to arbitration or an error, the message will not be retransmitted and the TXABT bit will be set, indicating that the message was successfully aborted. Once an abort is requested by setting the ABAT or TXABT bits, it cannot be cleared to cancel the abort request. Only CAN module hardware or a POR condition can clear it. #### 23.6.3 TRANSMIT PRIORITY Transmit priority is a prioritization within the PIC18F2480/2580/4480/4580 devices of the pending transmittable messages. This is independent from and not related to any prioritization implicit in the message arbitration scheme built into the CAN protocol. Prior to sending the SOF, the priority of all buffers that are queued for transmission is compared. The transmit buffer with the highest priority will be sent first. If two buffers have the same priority setting, the buffer with the highest buffer number will be sent first. There are four levels of transmit priority. If TXP bits for a particular message buffer are set to '11', that buffer has the highest possible priority. If TXP bits for a particular message buffer are set to '00', that buffer has the lowest possible priority. FIGURE 23-2: TRANSMIT BUFFERS #### 23.7 Message Reception #### 23.7.1 RECEIVING A MESSAGE Of all receive buffers, the MAB is always committed to receiving the next message from the bus. The MCU can access one buffer while the other buffer is available for message reception or holding a previously received message. Note: The entire contents of the MAB are moved into the receive buffer once a message is accepted. This means that regardless of the type of identifier (standard or extended) and the number of data bytes received, the entire receive buffer is overwritten with the MAB contents. Therefore, the contents of all registers in the buffer must be assumed to have been modified when any message is received. When a message is moved into either of the receive buffers, the associated RXFUL bit is set. This bit must be cleared by the MCU when it has completed processing the message in the buffer in order to allow a new message to be received into the buffer. This bit provides a positive lockout to ensure that the firmware has finished with the message before the module attempts to load a new message into the receive buffer. If the receive interrupt is enabled, an interrupt will be generated to indicate that a valid message has been received. Once a message is loaded into any matching buffer, user firmware may determine exactly what filter caused this reception by checking the filter hit bits in the RXBnCON or BnCON registers. In Mode 0, FILHIT<3:0> of RXBnCON serve as filter hit bits. In Mode 1 and 2. FILHIT<4:0> of BnCON serves as filter hit bits. The same registers also indicate whether the current message is an RTR frame or not. A received message is considered a standard identifier message if the EXID bit in the RXBnSIDL or the BnSIDL register is cleared. Conversely, a set EXID bit indicates an extended identifier message. If the received message is a standard identifier message, user firmware needs to read the SIDL and SIDH registers. In the case of an extended identifier message, firmware should read the SIDL, SIDH, EIDL and EIDH registers. If the RXBnDLC or BnDLC register contain non-zero data count, user firmware should also read the corresponding number of data bytes by accessing the RXBnDm or the BnDm registers. When a received message is an RTR and if the current buffer is not configured for automatic RTR handling, user firmware must take appropriate action and respond manually. Each receive buffer contains RXM bits to set special Receive modes. In Mode 0, RXM<1:0> bits in RXBnCON define a total of four Receive modes. In Mode 1 and 2, RXM1 bit, in combination with the EXID mask and filter bit, define the same four receive modes. Normally, these bits are set to '00' to enable reception of all valid messages as determined by the appropriate acceptance filters. In this case, the determination of whether or not to receive standard or extended messages is determined by the EXIDE bit in the acceptance filter register. In Mode 0, if the RXM bits are set to '01' or '10', the receiver will accept only messages with standard or extended identifiers, respectively. If an acceptance filter has the EXIDE bit set such that it does not correspond with the RXM mode, that acceptance filter is rendered useless. In Mode 1 and 2, setting EXID in the SIDL Mask register will ensure that only standard or extended identifiers are received. These two modes of RXM bits can be used in systems where it is known that only standard or extended messages will be on the bus. If the RXM bits are set to '11' (RXM1 = 1 in Mode 1 and 2), the buffer will receive all messages regardless of the values of the acceptance filters. Also, if a message has an error before the end of frame, that portion of the message assembled in the MAB before the error frame will be loaded into the buffer. This mode may serve as a valuable debugging tool for a given CAN network. It should not be used in an actual system environment as the actual system will always have some bus errors and all nodes on the bus are expected to ignore them. In Mode 1 and 2, when a programmable buffer is configured as a transmit buffer and one or more acceptance filters are associated with it, all incoming messages matching this acceptance filter criteria will be discarded. To avoid this scenario, user firmware must make sure that there are no acceptance filters associated with a buffer configured as a transmit buffer. #### 23.7.2 RECEIVE PRIORITY When in Mode 0, RXB0 is the higher priority buffer and has two message acceptance filters associated with it. RXB1 is the lower priority buffer and has four acceptance filters associated with it. The lower number of acceptance filters makes the match on RXB0 more restrictive and implies a higher priority for that buffer. Additionally, the RXB0CON register can be configured such that if RXB0 contains a valid message and another valid message is received, an overflow error will not occur and the new message will be moved into RXB1 regardless of the acceptance criteria of RXB1. There are also two programmable acceptance filter masks available, one for each receive buffer (see Section 23.5 "CAN Message Buffers"). In Mode 1 and 2, there are a total of 16 acceptance filters available and each can be dynamically assigned to any of the receive buffers. A buffer with a lower number has higher priority. Given this, if an incoming message matches with two or more receive buffer acceptance criteria, the buffer with the lower number will be loaded with that message. #### 23.7.3 ENHANCED FIFO MODE When configured for Mode 2, two of the dedicated receive buffers in combination with one or more programmable transmit/receive buffers, are used to create a maximum of an 8 buffer deep FIFO buffer. In this mode, there is no direct correlation between filters and receive buffer registers. Any filter that has been enabled can generate an acceptance. When a message has been accepted, it is stored in the next available receive buffer register and an internal write pointer is incremented. The FIFO can be a maximum of 8 buffers deep. The entire FIFO must consist of contiguous receive buffers. The FIFO head begins at RXB0 buffer and its tail spans toward B5. The maximum length of the FIFO is limited by the presence or absence of the first transmit buffer starting from B0. If a buffer is configured as a transmit buffer, the FIFO length is reduced accordingly. For instance, if B3 is configured as a transmit buffer, the actual FIFO will consist of RXB0, RXB1, B0, B1 and B2, a total of 5 buffers. If B0 is configured as a transmit buffer, the FIFO length will be 2. If none of the programmable buffers are configured as a transmit buffer, the FIFO will be 8 buffers deep. A system that requires more transmit buffers should try to locate transmit buffers at the very end of B0-B5 buffers to maximize available FIFO length. When a message is received in FIFO mode, the interrupt flag code bits (EICODE<4:0>) in the CANSTAT register will have a value of '10000', indicating the FIFO has received a message. FIFO Pointer bits, FP<3:0> in the CANCON register, point to the buffer that contains data not yet read. The FIFO pointer bits, in this sense, serve as the FIFO read pointer. The user should use FP bits and read corresponding buffer data. When receive data is no longer needed, the RXFUL bit in the current buffer must be cleared, causing FP<3:0> to be updated by the module. To determine whether FIFO is empty or not, the user may use FP<3:0> bits to access the RXFUL bit in the current buffer. If RXFUL is cleared, the FIFO is considered to be empty. If it is set, the FIFO may contain one or more messages. In Mode 2, the module also provides a bit called FIFO High Water Mark (FIFOWM) in the ECANCON register. This bit can be used to cause an interrupt whenever the FIFO contains only one or four empty buffers. The FIFO high water mark interrupt can serve as an early warning to a full FIFO condition. #### 23.7.4 TIME-STAMPING The CAN module can be programmed to generate a time-stamp for every message that is received. When enabled, the module generates a capture signal for CCP1, which in turn captures the value of either Timer1 or Timer3. This value can be used as the message time-stamp. To use the time-stamp capability, the CANCAP bit (CIOCAN<4>) must be set. This replaces the capture input for CCP1 with the signal generated from the CAN module. In addition, CCP1CON<3:0> must be set to '0011' to enable the CCP special event trigger for CAN events. # 23.8 Message Acceptance Filters and Masks The message acceptance filters and masks are used to determine if a message in the Message Assembly Buffer should be loaded into any of the receive buffers. Once a valid message has been received into the MAB, the identifier fields of the message are compared to the filter values. If there is a match, that message will be loaded into the appropriate receive buffer. The filter masks are used to determine which bits in the identifier are examined with the filters. A truth table is shown below in Table 23-2 that indicates how each bit in the identifier is compared to the masks and filters to determine if a message should be loaded into a receive buffer. The mask essentially determines which bits to apply the acceptance filters to. If any mask bit is set to a zero, then that bit will automatically be accepted regardless of the filter bit. TABLE 23-2: FILTER/MASK TRUTH TABLE | Mask<br>bit n | Filter<br>bit n | Identifier | | |---------------|-----------------|------------|--------| | 0 | х | х | Accept | | 1 | 0 | 0 | Accept | | 1 | 0 | 1 | Reject | | 1 | 1 | 0 | Reject | | 1 | 1 | 1 | Accept | **Legend:** x = don't care In Mode 0, acceptance filters RXF0 and RXF1 and filter mask RXM0 are associated with RXB0. Filters RXF2, RXF3, RXF4 and RXF5 and mask RXM1 are associated with RXB1. In Mode 1 and 2, there are an additional 10 acceptance filters, RXF6-RXF15, creating a total of 16 available filters. RXF15 can be used either as an acceptance filter or acceptance mask register. Each of these acceptance filters can be individually enabled or disabled by setting or clearing the RXFENn bit in the RXFCONn register. Any of these 16 acceptance filters can be dynamically associated with any of the receive buffers. Actual association is made by setting appropriate bits in the RXFBCONn register. Each RXFBCONn register contains a nibble for each filter. This nibble can be used to associate a specific filter to any of available receive buffers. User firmware may associate more than one filter to any one specific receive buffer. In addition to dynamic filter to buffer association, in Mode 1 and 2, each filter can also be dynamically associated to available acceptance mask registers. The FILn\_m bits in the MSELn register can be used to link a specific acceptance filter to an acceptance mask register. As with filter to buffer association, one can also associate more than one mask to a specific acceptance filter. When a filter matches and a message is loaded into the receive buffer, the filter number that enabled the message reception is loaded into the FILHIT bit(s). In Mode 0 for RXB1, the RXB1CON register contains the FILHIT<2:0> bits. They are coded as follows: - 101 = Acceptance Filter 5 (RXF5) - 100 = Acceptance Filter 4 (RXF4) - 011 = Acceptance Filter 3 (RXF3) - 010 = Acceptance Filter 2 (RXF2) - 001 = Acceptance Filter 1 (RXF1) - 000 = Acceptance Filter 0 (RXF0) Note: '000' and '001' can only occur if the RXB0DBEN bit is set in the RXB0CON register, allowing RXB0 messages to rollover into RXB1. The coding of the RXB0DBEN bit enables these three bits to be used similarly to the FILHIT bits and to distinguish a hit on filter RXF0 and RXF1, in either RXB0 or after a rollover into RXB1. - 111 = Acceptance Filter 1 (RXF1) - 110 = Acceptance Filter 0 (RXF0) - 001 = Acceptance Filter 1 (RXF1) - 000 = Acceptance Filter 0 (RXF0) If the RXB0DBEN bit is clear, there are six codes corresponding to the six filters. If the RXB0DBEN bit is set, there are six codes corresponding to the six filters, plus two additional codes corresponding to RXF0 and RXF1 filters, that rollover into RXB1. In Mode 1 and 2, each buffer control register contains 5 bits of filter hit bits (FILHIT<4:0>). A binary value of '0' indicates a hit from RXF0 and 15 indicates RXF15. If more than one acceptance filter matches, the FILHIT bits will encode the binary value of the lowest numbered filter that matched. In other words, if filter RXF2 and filter RXF4 match, FILHIT will be loaded with the value for RXF2. This essentially prioritizes the acceptance filters with a lower number filter having higher priority. Messages are compared to filters in ascending order of filter number. The mask and filter registers can only be modified when the PIC18F2480/2580/4480/4580 devices are in Configuration mode. #### FIGURE 23-3: MESSAGE ACCEPTANCE MASK AND FILTER OPERATION #### 23.9 Baud Rate Setting All nodes on a given CAN bus must have the same nominal bit rate. The CAN protocol uses Non-Return-to-Zero (NRZ) coding which does not encode a clock within the data stream. Therefore, the receive clock must be recovered by the receiving nodes and synchronized to the transmitter's clock. As oscillators and transmission time may vary from node to node, the receiver must have some type of Phase Lock Loop (PLL) synchronized to data transmission edges to synchronize and maintain the receiver clock. Since the data is NRZ coded, it is necessary to include bit stuffing to ensure that an edge occurs at least every six bit times to maintain the Digital Phase Lock Loop (DPLL) synchronization. The bit timing of the PIC18F2480/2580/4480/4580 is implemented using a DPLL that is configured to synchronize to the incoming data and provides the nominal timing for the transmitted data. The DPLL breaks each bit time into multiple segments made up of minimal periods of time called the *Time Quanta* (TQ). Bus timing functions executed within the bit time frame, such as synchronization to the local oscillator, network transmission delay compensation and sample point positioning, are defined by the programmable bit timing logic of the DPLL. All devices on the CAN bus must use the same bit rate. However, all devices are not required to have the same master oscillator clock frequency. For the different clock frequencies of the individual devices, the bit rate has to be adjusted by appropriately setting the baud rate prescaler and number of time quanta in each segment. The Nominal Bit Rate is the number of bits transmitted per second, assuming an ideal transmitter with an ideal oscillator, in the absence of resynchronization. The nominal bit rate is defined to be a maximum of 1 Mb/s. The Nominal Bit Time is defined as: #### **EQUATION 23-1:** TBIT = 1/Nominal Bit Rate The Nominal Bit Time can be thought of as being divided into separate, non-overlapping time segments. These segments (Figure 23-4) include: - Synchronization Segment (Sync\_Seg) - Propagation Time Segment (Prop\_Seg) - Phase Buffer Segment 1 (Phase\_Seg1) - Phase Buffer Segment 2 (Phase\_Seg2) The time segments (and thus the Nominal Bit Time) are in turn made up of integer units of time called Time Quanta or TQ (see Figure 23-4). By definition, the Nominal Bit Time is programmable from a minimum of 8 TQ to a maximum of 25 TQ. Also by definition, the minimum Nominal Bit Time is 1 $\mu$ s, corresponding to a maximum 1 Mb/s rate. The actual duration is given by the following relationship. #### **EQUATION 23-2:** The Time Quantum is a fixed unit derived from the oscillator period. It is also defined by the programmable baud rate prescaler, with integer values from 1 to 64, in addition to a fixed divide-by-two for clock generation. Mathematically, this is: #### **EQUATION 23-3:** $$TQ (\mu s) = (2 * (BRP+1))/FOSC (MHz)$$ or $TQ (\mu s) = (2 * (BRP+1)) * TOSC (\mu s)$ where Fosc is the clock frequency, Tosc is the corresponding oscillator period and BRP is an integer (0 through 63) represented by the binary values of BRGCON1<5:0>. The equation above refers to the effective clock frequency used by the microcontroller. If, for example, a 10 MHz crystal in HS mode is used, then the Fosc = 10 MHz and Tosc = 100 ns. If the same 10 MHz crystal is used in HS-PLL mode, then the effective frequency is Fosc = 40 MHz and Tosc = 25 ns. # 23.9.1 EXTERNAL CLOCK, INTERNAL CLOCK AND MEASURABLE JITTER IN HS-PLL BASED OSCILLATORS The microcontroller clock frequency generated from a PLL circuit is subject to a jitter, also defined as Phase Jitter or Phase Skew. For its PIC18 Enhanced microcontrollers, Microchip specifies phase jitter ( $P_{\rm jitter}$ ) as being 2% (Gaussian distribution, within 3 standard deviations, see parameter F13 in Table 27-7) and Total Jitter ( $T_{\rm iitter}$ ) as being 2\* $P_{\rm iitter}$ . The CAN protocol uses a bit-stuffing technique that inserts a bit of a given polarity following five bits with the opposite polarity. This gives a total of 10 bits transmitted without re-synchronization (compensation for jitter or phase error). Given the random nature of the jitter error added, it can be shown that the total error caused by the jitter tends to cancel itself over time. For a period of 10 bits, it is necessary to add only two jitter intervals to correct for jitter-induced error: one interval in the beginning of the 10-bit period and another at the end. The overall effect is shown in Figure 23-5. FIGURE 23-5: EFFECTS OF PHASE JITTER ON THE MICROCONTROLLER CLOCK AND CAN BIT TIME Once these considerations are taken into account, it is possible to show that the relation between the jitter and the total frequency error can be defined as: $$\Delta f = \frac{T_{\text{jitter}}}{10 \times \text{NBT}} = \frac{2 \times P_{\text{jitter}}}{10 \times \text{NBT}}$$ where jitter is expressed in terms of time and NBT is the Nominal Bit Time. For example, assume a CAN bit rate of 125 Kb/s, which gives an NBT of 8 $\mu$ s. For a 16 MHz clock generated from a 4x PLL, the jitter at this clock frequency is: $$2\% \times \frac{1}{16 \text{ MHz}} = \frac{0.02}{16 \times 10^6} = 1.25 \text{ ns}$$ and resultant frequency error is: $$\frac{2 \times (1.25 \times 10^{-9})}{10 \times (8 \times 10^{-6})} = 3.125 \times 10^{-5} = 0.0031\%$$ © 2004 Microchip Technology Inc. Preliminary DS39637A-page 333 Table 23-3 shows the relation between the clock generated by the PLL and the frequency error from jitter (measured jitter-induced error of 2%, Gaussian distribution, within 3 standard deviations), as a percentage of the nominal clock frequency. This is clearly smaller than the expected drift of a crystal oscillator, typically specified at 100 ppm or 0.01%. If we add jitter to oscillator drift, we have a total frequency drift of 0.0132%. The total oscillator frequency errors for common clock frequencies and bit rates, including both drift and jitter, are shown in Table 23-4. TABLE 23-3: FREQUENCY ERROR FROM JITTER AT VARIOUS PLL-GENERATED CLOCK SPEEDS | PLL | P <sub>jitter</sub> | 7 <sub>jitter</sub> | Frequency Error at Various Nominal Bit Times (Bit Rates) | | | | | | |--------|---------------------|---------------------|----------------------------------------------------------|--------------------|--------------------|------------------|--|--| | Output | | | 8 μs<br>(125 Kb/s) | 4 μs<br>(250 Kb/s) | 2 μs<br>(500 Kb/s) | 1 μs<br>(1 Mb/s) | | | | 40 MHz | 0.5 ns | 1 ns | 0.00125% | 0.00250% | 0.005% | 0.01% | | | | 24 MHz | 0.83 ns | 1.67 ns | 0.00209% | 0.00418% | 0.008% | 0.017% | | | | 16 MHz | 1.25 ns | 2.5 ns | 0.00313% | 0.00625% | 0.013% | 0.025% | | | TABLE 23-4: TOTAL FREQUENCY ERROR AT VARIOUS PLL-GENERATED CLOCK SPEEDS (100 PPM OSCILLATOR DRIFT, INCLUDING ERROR FROM JITTER) | | Frequency Error at Various Nominal Bit Times (Bit Rates) | | | | | | | | |--------------------|----------------------------------------------------------|--------------------|--------------------|------------------|--|--|--|--| | Nominal PLL Output | 8 μs<br>(125 Kb/s) | 4 μs<br>(250 Kb/s) | 2 μs<br>(500 Kb/s) | 1 μs<br>(1 Mb/s) | | | | | | 40 MHz | 0.01125% | 0.01250% | 0.015% | 0.02% | | | | | | 24 MHz | 0.01209% | 0.01418% | 0.018% | 0.027% | | | | | | 16 MHz | 0.01313% | 0.01625% | 0.023% | 0.035% | | | | | #### 23.9.2 TIME QUANTA As already mentioned, the Time Quanta is a fixed unit derived from the oscillator period and baud rate prescaler. Its relationship to TBIT and the Nominal Bit Rate is shown in Example 23-6. # EXAMPLE 23-6: CALCULATING TQ, NOMINAL BIT RATE AND NOMINAL BIT TIME $T_{Q}(\mu s) = (2 * (BRP+1))/FOSC (MHz)$ TBIT $(\mu s) = TQ (\mu s) * number of TQ per bit interval$ Nominal Bit Rate (bits/s) = 1/TBIT This frequency (Fosc) refers to the effective frequency used. If, for example, a 10 MHz external signal is used along with a PLL, then the effective frequency will be $4\times10$ MHz which equals 40 MHz. #### CASE 1: For Fosc = 16 MHz, BRP<5:0> = 00h and Nominal Bit Time = 8 To: $T_Q = (2 * 1)/16 = 0.125 \,\mu s \,(125 \,ns)$ TBIT = $8 * 0.125 = 1 \,\mu s \,(10^{-6} s)$ Nominal Bit Rate = $1/10^{-6} = 10^6$ bits/s (1 Mb/s) #### CASE 2: For Fosc = 20 MHz, BRP<5:0> = 01h and Nominal Bit Time = 8 Tq: $T_Q = (2 * 2)/20 = 0.2 \,\mu s \,(200 \,ns)$ TBIT = $8 * 0.2 = 1.6 \,\mu s \,(1.6 * 10^{-6} s)$ Nominal Bit Rate = $1/1.6 * 10^{-6}$ s = 625,000 bits/s (625 Kb/s) #### CASE 3: For FOSC = 25 MHz, BRP<5:0> = 3Fh and Nominal Bit Time = 25 TQ: $TQ = (2 * 64)/25 = 5.12 \,\mu s$ TBIT = $25 * 5.12 = 128 \,\mu s \,(1.28 * 10^{-4} s)$ Nominal Bit Rate = $1/1.28 * 10^{-4} = 7813$ bits/s (7.8 Kb/s) The frequencies of the oscillators in the different nodes must be coordinated in order to provide a system wide specified nominal bit time. This means that all oscillators must have a Tosc that is an integral divisor of TQ. It should also be noted that although the number of TQ is programmable from 4 to 25, the usable minimum is 8 TQ. There is no assurance that a bit time of less than 8 TQ in length will operate correctly. #### 23.9.3 SYNCHRONIZATION SEGMENT This part of the bit time is used to synchronize the various CAN nodes on the bus. The edge of the input signal is expected to occur during the sync segment. The duration is 1 TQ. #### 23.9.4 PROPAGATION SEGMENT This part of the bit time is used to compensate for physical delay times within the network. These delay times consist of the signal propagation time on the bus line and the internal delay time of the nodes. The length of the Propagation Segment can be programmed from 1 TQ to 8 TQ by setting the PRSEG2:PRSEG0 bits. #### 23.9.5 PHASE BUFFER SEGMENTS The phase buffer segments are used to optimally locate the sampling point of the received bit within the nominal bit time. The sampling point occurs between Phase Segment 1 and Phase Segment 2. These segments can be lengthened or shortened by the resynchronization process. The end of Phase Segment 1 determines the sampling point within a bit time. Phase Segment 1 is programmable from 1 To to 8 To in duration. Phase Segment 2 provides delay before the next transmitted data transition and is also programmable from 1 TQ to 8 TQ in duration. However, due to IPT requirements, the actual minimum length of Phase Segment 2 is 2 TQ, or it may be defined to be equal to the greater of Phase Segment 1 or the Information Processing Time (IPT). The sampling point should be as late as possible or approximately 80% of the bit time. #### 23.9.6 SAMPLE POINT The sample point is the point of time at which the bus level is read and the value of the received bit is determined. The sampling point occurs at the end of Phase Segment 1. If the bit timing is slow and contains many To, it is possible to specify multiple sampling of the bus line at the sample point. The value of the received bit is determined to be the value of the majority decision of three values. The three samples are taken at the sample point and twice before, with a time of To/2 between each sample. #### 23.9.7 INFORMATION PROCESSING TIME The Information Processing Time (IPT) is the time segment starting at the sample point that is reserved for calculation of the subsequent bit level. The CAN specification defines this time to be less than or equal to $2\,\mathrm{TQ}$ . The PIC18F2480/2580/4480/4580 devices define this time to be $2\,\mathrm{TQ}$ . Thus, Phase Segment 2 must be at least $2\,\mathrm{TQ}$ long. #### 23.10 Synchronization To compensate for phase shifts between the oscillator frequencies of each of the nodes on the bus, each CAN controller must be able to synchronize to the relevant signal edge of the incoming signal. When an edge in the transmitted data is detected, the logic will compare the location of the edge to the expected time (Sync\_Seg). The circuit will then adjust the values of Phase Segment 1 and Phase Segment 2 as necessary. There are two mechanisms used for synchronization. #### 23.10.1 HARD SYNCHRONIZATION Hard synchronization is only done when there is a recessive to dominant edge during a bus Idle condition, indicating the start of a message. After hard synchronization, the bit time counters are restarted with Sync\_Seg. Hard synchronization forces the edge, which has occurred to lie within the synchronization segment of the restarted bit time. Due to the rules of synchronization, if a hard synchronization occurs, there will not be a resynchronization within that bit time. #### 23.10.2 RESYNCHRONIZATION As a result of resynchronization, Phase Segment 1 may be lengthened or Phase Segment 2 may be shortened. The amount of lengthening or shortening of the phase buffer segments has an upper bound given by the Synchronization Jump Width (SJW). The value of the SJW will be added to Phase Segment 1 (see Figure 23-6) or subtracted from Phase Segment 2 (see Figure 23-7). The SJW is programmable between 1 TQ and 4 TQ. Clocking information will only be derived from recessive to dominant transitions. The property, that only a fixed maximum number of successive bits have the same value, ensures resynchronization to the bit stream during a frame. The phase error of an edge is given by the position of the edge relative to Sync\_Seg, measured in TQ. The phase error is defined in magnitude of TQ as follows: - e = 0 if the edge lies within Sync\_Seg. - e > 0 if the edge lies before the sample point. - e < 0 if the edge lies after the sample point of the previous bit. If the magnitude of the phase error is less than, or equal to, the programmed value of the Synchronization Jump Width, the effect of a resynchronization is the same as that of a hard synchronization. If the magnitude of the phase error is larger than the Synchronization Jump Width and if the phase error is positive, then Phase Segment 1 is lengthened by an amount equal to the Synchronization Jump Width. If the magnitude of the phase error is larger than the resynchronization jump width and if the phase error is negative, then Phase Segment 2 is shortened by an amount equal to the Synchronization Jump Width. #### 23.10.3 SYNCHRONIZATION RULES - Only one synchronization within one bit time is allowed. - An edge will be used for synchronization only if the value detected at the previous sample point (previously read bus value) differs from the bus value immediately after the edge. - All other recessive to dominant edges fulfilling rules 1 and 2 will be used for resynchronization, with the exception that a node transmitting a dominant bit will not perform a resynchronization as a result of a recessive to dominant edge with a positive phase error. #### FIGURE 23-6: LENGTHENING A BIT PERIOD (ADDING SJW TO PHASE SEGMENT 1) #### FIGURE 23-7: SHORTENING A BIT PERIOD (SUBTRACTING SJW FROM PHASE SEGMENT 2) #### 23.11 Programming Time Segments Some requirements for programming of the time segments: - Prop Seg + Phase Seg 1 ≥ Phase Seg 2 - Phase\_Seg 2 ≥ Sync Jump Width. For example, assume that a 125 kHz CAN baud rate is desired, using 20 MHz for Fosc. With a Tosc of 50 ns, a baud rate prescaler value of 04h gives a TQ of 500 ns. To obtain a Nominal Bit Rate of 125 kHz, the Nominal Bit Time must be 8 $\mu s$ or 16 TQ. Using 1 TQ for the Sync\_Seg, 2 TQ for the Prop\_Seg and 7 TQ for Phase Segment 1 would place the sample point at 10 TQ after the transition. This leaves 6 TQ for Phase Segment 2. By the rules above, the Sync Jump Width could be the maximum of 4 Tq. However, normally a large SJW is only necessary when the clock generation of the different nodes is inaccurate or unstable, such as using ceramic resonators. Typically, an SJW of 1 is enough. #### 23.12 Oscillator Tolerance As a rule of thumb, the bit timing requirements allow ceramic resonators to be used in applications with transmission rates of up to 125 Kbit/sec. For the full bus speed range of the CAN protocol, a quartz oscillator is required. A maximum node-to-node oscillator variation of 1.7% is allowed. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 337 # 23.13 Bit Timing Configuration Registers The Baud Rate Control registers (BRGCON1, BRGCON2, BRGCON3) control the bit timing for the CAN bus interface. These registers can only be modified when the PIC18F2480/2580/4480/4580 devices are in Configuration mode. #### 23.13.1 BRGCON1 The BRP bits control the baud rate prescaler. The SJW<1:0> bits select the synchronization jump width in terms of multiples of Tq. #### 23.13.2 BRGCON2 The PRSEG bits set the length of the propagation segment in terms of Tq. The SEG1PH bits set the length of Phase Segment 1 in Tq. The SAM bit controls how many times the RXCAN pin is sampled. Setting this bit to a '1' causes the bus to be sampled three times: twice at TQ/2 before the sample point and once at the normal sample point (which is at the end of Phase Segment 1). The value of the bus is determined to be the value read during at least two of the samples. If the SAM bit is set to a '0', then the RXCAN pin is sampled only once at the sample point. The SEG2PHTS bit controls how the length of Phase Segment 2 is determined. If this bit is set to a '1', then the length of Phase Segment 2 is determined by the SEG2PH bits of BRGCON3. If the SEG2PHTS bit is set to a '0', then the length of Phase Segment 2 is the greater of Phase Segment 1 and the information processing time (which is fixed at 2 TQ for the PIC18F2480/2580/4480/4580). #### 23.13.3 BRGCON3 The PHSEG2<2:0> bits set the length (in TQ) of Phase Segment 2 if the SEG2PHTS bit is set to a '1'. If the SEG2PHTS bit is set to a '0', then the PHSEG2<2:0> bits have no effect. #### 23.14 Error Detection The CAN protocol provides sophisticated error detection mechanisms. The following errors can be detected. #### 23.14.1 CRC ERROR With the Cyclic Redundancy Check (CRC), the transmitter calculates special check bits for the bit sequence, from the start of a frame until the end of the data field. This CRC sequence is transmitted in the CRC field. The receiving node also calculates the CRC sequence using the same formula and performs a comparison to the received sequence. If a mismatch is detected, a CRC error has occurred and an error frame is generated. The message is repeated. #### 23.14.2 ACKNOWLEDGE ERROR In the Acknowledge field of a message, the transmitter checks if the Acknowledge slot (which was sent out as a recessive bit) contains a dominant bit. If not, no other node has received the frame correctly. An Acknowledge error has occurred, an error frame is generated and the message will have to be repeated. #### 23.14.3 FORM ERROR If a node detects a dominant bit in one of the four segments, including end-of-frame, interframe space, Acknowledge delimiter or CRC delimiter, then a form error has occurred and an error frame is generated. The message is repeated. #### 23.14.4 BIT ERROR A bit error occurs if a transmitter sends a dominant bit and detects a recessive bit, or if it sends a recessive bit and detects a dominant bit, when monitoring the actual bus level and comparing it to the just transmitted bit. In the case where the transmitter sends a recessive bit and a dominant bit is detected during the arbitration field and the Acknowledge slot, no bit error is generated because normal arbitration is occurring. #### 23.14.5 STUFF BIT ERROR If, between the start-of-frame and the CRC delimiter, six consecutive bits with the same polarity are detected, the bit stuffing rule has been violated. A stuff bit error occurs and an error frame is generated. The message is repeated. #### 23.14.6 ERROR STATES Detected errors are made public to all other nodes via error frames. The transmission of the erroneous message is aborted and the frame is repeated as soon as possible. Furthermore, each CAN node is in one of the three error states; "error-active", "error-passive" or "bus-off", according to the value of the internal error counters. The error-active state is the usual state where the bus node can transmit messages and activate error frames (made of dominant bits) without any restrictions. In the error-passive state, messages and passive error frames (made of recessive bits) may be transmitted. The bus-off state makes it temporarily impossible for the station to participate in the bus communication. During this state, messages can neither be received nor transmitted. # 23.14.7 ERROR MODES AND ERROR COUNTERS The PIC18F2480/2580/4480/4580 devices contain two error counters: the Receive Error Counter (RXERRCNT) and the Transmit Error Counter (TXERRCNT). The values of both counters can be read by the MCU. These counters are incremented or decremented in accordance with the CAN bus specification. The PIC18F2480/2580/4480/4580 devices are erroractive if both error counters are below the error-passive limit of 128. They are error-passive if at least one of the error counters equals or exceeds 128. They go to busoff if the transmit error counter equals or exceeds the bus-off limit of 256. The devices remain in this state until the bus-off recovery sequence is received. The bus-off recovery sequence consists of 128 occurrences of 11 consecutive recessive bits (see Figure 23-8). Note that the CAN module, after going bus-off, will recover back to error-active without any intervention by the MCU if the bus remains Idle for 128 x 11 bit times. If this is not desired, the error Interrupt Service Routine should address this. The current Error mode of the CAN module can be read by the MCU via the COMSTAT register. Additionally, there is an Error State Warning flag bit, EWARN, which is set if at least one of the error counters equals or exceeds the error warning limit of 96. EWARN is reset if both error counters are less than the error warning limit. FIGURE 23-8: ERROR MODES STATE DIAGRAM #### 23.15 CAN Interrupts The module has several sources of interrupts. Each of these interrupts can be individually enabled or disabled. The PIR3 register contains interrupt flags. The PIE3 register contains the enables for the 8 main interrupts. A special set of read-only bits in the CANSTAT register, the ICODE bits, can be used in combination with a jump table for efficient handling of interrupts. All interrupts have one source, with the exception of the error interrupt and buffer interrupts in Mode 1 and 2. Any of the error interrupt sources can set the error interrupt flag. The source of the error interrupt can be determined by reading the Communication Status register, COMSTAT. In Mode 1 and 2, there are two interrupt enable/disable and flag bits – one for all transmit buffers and the other for all receive buffers. The interrupts can be broken up into two categories: receive and transmit interrupts. The receive related interrupts are: - Receive Interrupts - Wake-up Interrupt - Receiver Overrun Interrupt - · Receiver Warning Interrupt - Receiver Error-Passive Interrupt The transmit related interrupts are: - · Transmit Interrupts - · Transmitter Warning Interrupt - Transmitter Error-Passive Interrupt - Bus-Off Interrupt #### 23.15.1 INTERRUPT CODE BITS To simplify the interrupt handling process in user firmware, the ECAN module encodes a special set of bits. In Mode 0, these bits are ICODE<3:1> in the CANSTAT register. In Mode 1 and 2, these bits are EICODE<4:0> in the CANSTAT register. Interrupts are internally prioritized such that the higher priority interrupts are assigned lower values. Once the highest priority interrupt condition has been cleared, the code for the next highest priority interrupt that is pending (if any) will be reflected by the ICODE bits (see Table 23-5). Note that only those interrupt sources that have their associated interrupt enable bit set will be reflected in the ICODE bits. In Mode 2, when a receive message interrupt occurs, the EICODE bits will always consist of '10000'. User firmware may use FIFO pointer bits to actually access the next available buffer. #### 23.15.2 TRANSMIT INTERRUPT When the transmit interrupt is enabled, an interrupt will be generated when the associated transmit buffer becomes empty and is ready to be loaded with a new message. In Mode 0, there are separate interrupt enable/disable and flag bits for each of the three dedicated transmit buffers. The TXBnIF bit will be set to indicate the source of the interrupt. The interrupt is cleared by the MCU, resetting the TXBnIF bit to a '0'. In Mode 1 and 2, all transmit buffers share one interrupt enable/ disable bit and one flag bit. In Mode 1 and 2, TXBIE in PIE3 and TXBIF in PIR3 indicate when a transmit buffer has completed transmission of its message. TXBnIF, TXBnIE and TXBnIP in PIR3, PIE3 and IPR3, respectively, are not used in Mode 1 and 2. Individual transmit buffer interrupts can be enabled or disabled by setting or clearing TXBIE and B0IE register bits. When a shared interrupt occurs, user firmware must poll the TXREQ bit of all transmit buffers to detect the source of interrupt. #### 23.15.3 RECEIVE INTERRUPT When the receive interrupt is enabled, an interrupt will be generated when a message has been successfully received and loaded into the associated receive buffer. This interrupt is activated immediately after receiving the End-Of-Frame (EOF) field. In Mode 0, the RXBnIF bit is set to indicate the source of the interrupt. The interrupt is cleared by the MCU, resetting the RXBnIF bit to a '0'. In Mode 1 and 2, all receive buffers share RXBIE, RXBIF and RXBIP in PIE3, PIR3 and IPR3, respectively. Bits RXBnIE, RXBnIF and RXBnIP are not used. Individual receive buffer interrupts can be controlled by the TXBIE and BIE0 registers. In Mode 1, when a shared receive interrupt occurs, user firmware must poll the RXFUL bit of each receive buffer to detect the source of interrupt. In Mode 2, a receive interrupt indicates that the new message is loaded into FIFO. FIFO can be read by using FIFO Pointer bits, FP. TABLE 23-5: VALUES FOR ICODE<2:0> | ICODE<br><2:0> | Interrupt | Boolean Expression | |----------------|----------------------|-----------------------------| | 000 | None | ERR•WAK•TX0•TX1•TX2•RX0•RX1 | | 001 | Error | ERR | | 010 TXB2 | | ERR•TX0•TX1•TX2 | | 011 | TXB1 | ERR•TX0•TX1 | | 100 | TXB0 | ERR•TX0 | | 101 | RXB1 | ERR•TX0•TX1•TX2•RX0•RX1 | | 110 | RXB0 | ERR•TX0•TX1•TX2•RX0 | | 111 | Wake on<br>Interrupt | ERR•TX0•TX1•TX2•RX0•RX1•WAK | #### Legend: #### 23.15.4 MESSAGE ERROR INTERRUPT When an error occurs during transmission or reception of a message, the message error flag, IRXIF, will be set and if the IRXIE bit is set, an interrupt will be generated. This is intended to be used to facilitate baud rate determination when used in conjunction with Listen Only mode. # 23.15.5 BUS ACTIVITY WAKE-UP INTERRUPT When the PIC18F2480/2580/4480/4580 devices are in Sleep mode and the bus activity wake-up interrupt is enabled, an interrupt will be generated and the WAKIF bit will be set when activity is detected on the CAN bus. This interrupt causes the PIC18F2480/2580/4480/4580 devices to exit Sleep mode. The interrupt is reset by the MCU, clearing the WAKIF bit. #### 23.15.6 ERROR INTERRUPT When the error interrupt is enabled, an interrupt is generated if an overflow condition occurs or if the error state of the transmitter or receiver has changed. The error flags in COMSTAT will indicate one of the following conditions. #### 23.15.6.1 Receiver Overflow An overflow condition occurs when the MAB has assembled a valid received message (the message meets the criteria of the acceptance filters) and the receive buffer associated with the filter is not available for loading of a new message. The associated RXBnOVFL bit in the COMSTAT register will be set to indicate the overflow condition. This bit must be cleared by the MCU. #### 23.15.6.2 Receiver Warning The receive error counter has reached the MCU warning limit of 96. #### 23.15.6.3 Transmitter Warning The transmit error counter has reached the MCU warning limit of 96. #### 23.15.6.4 Receiver Bus Passive The receive error counter has exceeded the errorpassive limit of 127 and the device has gone to error-passive state. #### 23.15.6.5 Transmitter Bus Passive The transmit error counter has exceeded the errorpassive limit of 127 and the device has gone to error-passive state. #### 23.15.6.6 Bus-Off The transmit error counter has exceeded 255 and the device has gone to bus-off state. #### 23.15.6.7 Interrupt Acknowledge Interrupts are directly associated with one or more status flags in the PIR register. Interrupts are pending as long as one of the flags is set. Once an interrupt flag is set by the device, the flag can not be reset by the microcontroller until the interrupt condition is removed. NOTES: # 24.0 SPECIAL FEATURES OF THE CPU PIC18F2480/2580/4480/4580 devices include several features intended to maximize reliability and minimize cost through elimination of external components. These are: - · Oscillator Selection - Resets: - Power-on Reset (POR) - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) - Interrupts - Watchdog Timer (WDT) - · Fail-Safe Clock Monitor - Two-Speed Start-up - Code Protection - ID Locations - In-Circuit Serial Programming The oscillator can be configured for the application depending on frequency, power, accuracy and cost. All of the options are discussed in detail in **Section 2.0** "Oscillator Configurations". A complete discussion of device Resets and interrupts is available in previous sections of this data sheet. In addition to their Power-up and Oscillator Start-up Timers provided for Resets, PIC18F2480/2580/4480/4580 devices have a Watchdog Timer, which is either permanently enabled via the configuration bits or software controlled (if configured as disabled). The inclusion of an internal RC oscillator also provides the additional benefits of a Fail-Safe Clock Monitor (FSCM) and Two-Speed Start-up. FSCM provides for background monitoring of the peripheral clock and automatic switchover in the event of its failure. Two-Speed Start-up enables code to be executed almost immediately on start-up, while the primary clock source completes its start-up delays. All of these features are enabled and configured by setting the appropriate configuration register bits. #### 24.1 Configuration Bits The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped starting at program memory location 300000h. The user will note that address 300000h is beyond the user program memory space. In fact, it belongs to the configuration memory space (300000h-3FFFFFh), which can only be accessed using table reads and table writes. Programming the configuration registers is done in a manner similar to programming the Flash memory. The WR bit in the EECON1 register starts a self-timed write to the configuration register. In normal operation mode, a TBLWT instruction with the TBLPTR pointing to the configuration register sets up the address and the data for the configuration register write. Setting the WR bit starts a long write to the configuration register. The configuration registers are written a byte at a time. To write or erase a configuration cell, a TBLWT instruction can write a '1' or a '0' into the cell. For additional details on Flash programming, refer to Section 6.5 "Writing to Flash Program Memory". TABLE 24-1: CONFIGURATION BITS AND DEVICE IDs | File | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default/<br>Unprogrammed<br>Value | |---------|----------|-------|-------|-------|--------|--------|---------|--------|--------|-----------------------------------| | 300001h | CONFIG1H | IESO | FCMEN | _ | _ | FOSC3 | FOSC2 | FOSC1 | FOSC0 | 00 0111 | | 300002h | CONFIG2L | _ | 1 | _ | BORV1 | BORV0 | BOREN1 | BOREN0 | PWRTEN | 1 1111 | | 300003h | CONFIG2H | _ | _ | _ | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 | WDTEN | 1 1111 | | 300005h | CONFIG3H | MCLRE | | - | | - | LPT1OSC | PBADEN | - | 101- | | 300006h | CONFIG4L | DEBUG | XINST | _ | BBSIZ | _ | LVP | _ | STVREN | 10-0 -1-1 | | 300008h | CONFIG5L | _ | _ | _ | _ | CP3 | CP2 | CP1 | CP0 | 1111 | | 300009h | CONFIG5H | CPD | СРВ | _ | _ | _ | _ | _ | _ | 11 | | 30000Ah | CONFIG6L | | _ | | | WRT3 | WRT2 | WRT1 | WRT0 | 1111 | | 30000Bh | CONFIG6H | WRTD | WRTB | WRTC | _ | _ | _ | _ | _ | 111 | | 30000Ch | CONFIG7L | _ | _ | _ | _ | EBTR3 | EBTR2 | EBTR1 | EBTR0 | 1111 | | 30000Dh | CONFIG7H | _ | EBTRB | _ | _ | _ | _ | | _ | -1 | | 3FFFFEh | DEVID1 | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | xxxx xxxx(1) | | 3FFFFFh | DEVID2 | DEV10 | DEV9 | DEV8 | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | 0000 1100 | **Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition. Shaded cells are unimplemented, read as '0'. Note 1: See Register 24-14 for DEVID1 values. DEVID registers are read-only and cannot be programmed by the user. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 343 #### REGISTER 24-1: CONFIG1H: CONFIGURATION REGISTER 1 HIGH (BYTE ADDRESS 300001h) | R/P-0 | R/P-0 | U-0 | U-0 | R/P-0 | R/P-1 | R/P-1 | R/P-1 | |-------|-------|-----|-----|-------|-------|-------|-------| | IESO | FCMEN | _ | _ | FOSC3 | FOSC2 | FOSC1 | FOSC0 | | bit 7 | | | | | | | bit 0 | bit 7 IESO: Internal/External Oscillator Switchover bit 1 = Oscillator Switchover mode enabled 0 = Oscillator Switchover mode disabled bit 6 FCMEN: Fail-Safe Clock Monitor Enable bit 1 = Fail-Safe Clock Monitor enabled 0 = Fail-Safe Clock Monitor disabled bit 5-4 Unimplemented: Read as '0' bit 3-0 FOSC3:FOSC0: Oscillator Selection bits 11xx = External RC oscillator, CLKO function on RA6 101x = External RC oscillator, CLKO function on RA6 1001 = Internal oscillator block, CLKO function on RA6, port function on RA7 1000 = Internal oscillator block, port function on RA6 and RA7 0111 = External RC oscillator, port function on RA6 0110 = HS oscillator, PLL enabled (Clock Frequency = 4 x FOSC1) 0101 = EC oscillator, port function on RA6 0100 = EC oscillator, CLKO function on RA6 0011 = External RC oscillator, CLKO function on RA6 0010 = HS oscillator 0001 = XT oscillator 0000 = LP oscillator #### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed u = Unchanged from programmed state #### REGISTER 24-2: CONFIG2L: CONFIGURATION REGISTER 2 LOW (BYTE ADDRESS 300002h) | U-0 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-----|-------|-------|-----------------------|-----------------------|-----------------------| | _ | _ | _ | BORV1 | BORV0 | BOREN1 <sup>(1)</sup> | BOREN0 <sup>(1)</sup> | PWRTEN <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | bit 7 bit 7-5 Unimplemented: Read as '0' bit 4-3 BORV1:BORV0: Brown-out Reset Voltage bits 11 = VBOR set to 2.1V 10 = VBOR set to 2.8V 01 = VBOR set to 4.3V 00 = VBOR set to 4.6V bit 2-1 BOREN1:BOREN0 Brown-out Reset Enable bits<sup>(1)</sup> 11 = Brown-out Reset enabled in hardware only (SBOREN is disabled) 10 = Brown-out Reset enabled in hardware only and disabled in Sleep mode (SBOREN is disabled) 01 = Brown-out Reset enabled and controlled by software (SBOREN is enabled) 00 = Brown-out Reset disabled in hardware and software bit 0 **PWRTEN:** Power-up Timer Enable bit<sup>(1)</sup> 1 = PWRT disabled 0 = PWRT enabled Note 1: The Power-up Timer is decoupled from Brown-out Reset, allowing these features to be independently controlled. #### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed u = Unchanged from programmed state #### REGISTER 24-3: CONFIG2H: CONFIGURATION REGISTER 2 HIGH (BYTE ADDRESS 300003h) | U-0 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-----|--------|--------|--------|--------|-------| | _ | _ | _ | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 | WDTEN | | bit 7 | | | | | | | hit 0 | #### bit 7-5 Unimplemented: Read as '0' #### bit 4-1 WDTPS3:WDTPS0: Watchdog Timer Postscale Select bits 1111 = 1:32,7681110 = 1:16,384 1101 = 1:8,1921100 = 1:4,0961011 = 1:2,0481010 = 1:1,0241001 = 1:5121000 = 1:256 0111 = 1:128 0110 = 1:640101 = 1:320100 = 1:160011 = 1:80010 = 1:40001 = 1:20000 = 1:1 #### bit 0 WDTEN: Watchdog Timer Enable bit 1 = WDT enabled 0 = WDT disabled (control is placed on the SWDTEN bit) #### Legend: $R = Readable \ bit$ $P = Programmable \ bit$ $U = Unimplemented \ bit, read as '0'$ $-n = Value \ when \ device \ is \ unprogrammed$ $u = Unchanged \ from \ programmed \ state$ #### **REGISTER 24-4:** CONFIG3H: CONFIGURATION REGISTER 3 HIGH (BYTE ADDRESS 300005h) | R/P-1 | U-0 | U-0 | U-0 | U-0 | R/P-0 | R/P-1 | R/P-1 | |-------|-----|-----|-----|-----|---------|--------|-------| | MCLRE | _ | _ | _ | _ | LPT1OSC | PBADEN | _ | | bit 7 | | | | | | | bit 0 | bit 0 - bit 7 MCLRE: MCLR Pin Enable bit - $1 = \overline{MCLR}$ pin enabled; RE3 input pin disabled 0 = RE3 input pin enabled; MCLR disabled - Unimplemented: Read as '0' bit 6-3 - bit 2 LPT10SC: Low-Power Timer 1 Oscillator Enable bit - 1 = Timer1 configured for low-power operation - 0 = Timer1 configured for higher power operation - bit 1 PBADEN: PORTB A/D Enable bit (Affects ADCON1 Reset state. ADCON1 controls PORTB<4:0> pin configuration.) - 1 = PORTB<4:0> pins are configured as analog input channels on Reset - 0 = PORTB<4:0> pins are configured as digital I/O on Reset - bit 0 Unimplemented: Read as '0' #### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' u = Unchanged from programmed state -n = Value when device is unprogrammed #### REGISTER 24-5: CONFIG4L: CONFIGURATION REGISTER 4 LOW (BYTE ADDRESS 300006h) | R/P-1 | R/P-0 | R/P-0 | R/P-0 | U-0 | R/P-1 | U-0 | R/P-1 | | | |-------|-------|-------|-------|-----|-------|-----|--------|--|--| | DEBUG | XINST | _ | BBSIZ | _ | LVP | _ | STVREN | | | | hit 7 | | | | | | | | | | - bit 7 **DEBUG:** Background Debugger Enable bit - 1 = Background debugger disabled, RB6 and RB7 configured as general purpose I/O pins - 0 = Background debugger enabled, RB6 and RB7 are dedicated to In-Circuit Debug - bit 6 XINST: Extended Instruction Set Enable bit - 1 = Instruction set extension and Indexed Addressing mode enabled - 0 = Instruction set extension and Indexed Addressing mode disabled (Legacy mode) - bit 5 Unimplemented: Read as '0' - BBSIZ: Boot Block Size Select Bit 0 bit 4 - 1 = 2K words (4 Kbytes) boot block - 0 = 1K words (2 Kbytes) boot block - Unimplemented: Read as '0' bit 3 - bit 2 LVP: Single-Supply ICSP Enable bit - 1 = Single-Supply ICSP enabled - 0 = Single-Supply ICSP disabled - bit 1 Unimplemented: Read as '0' - bit 0 STVREN: Stack Full/Underflow Reset Enable bit - 1 = Stack full/underflow will cause Reset - 0 = Stack full/underflow will not cause Reset #### Legend: R = Readable bit C = Clearable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed u = Unchanged from programmed state #### REGISTER 24-6: CONFIG5L: CONFIGURATION REGISTER 5 LOW (BYTE ADDRESS 300008h) | U-0 | U-0 | U-0 | U-0 | R/C-1 | R/C-1 | R/C-1 | R/C-1 | |-------|-----|-----|-----|--------------------|--------------------|-------|-------| | _ | _ | _ | _ | CP3 <sup>(1)</sup> | CP2 <sup>(1)</sup> | CP1 | CP0 | | bit 7 | | | | | | | bit 0 | bit 7-4 Unimplemented: Read as '0' bit 3 **CP3:** Code Protection bit<sup>(1)</sup> 1 = Block 3 (006000-007FFFh) not code-protected 0 = Block 3 (006000-007FFFh) code-protected bit 2 CP2: Code Protection bit<sup>(1)</sup> 1 = Block 2 (004000-005FFFh) not code-protected 0 = Block 2 (004000-005FFFh) code-protected bit 1 CP1: Code Protection bit 1 = Block 1 (002000-003FFFh) not code-protected 0 = Block 1 (002000-003FFFh) code-protected bit 0 CP0: Code Protection bit 1 = Block 0 (000800-001FFFh) not code-protected 0 = Block 0 (000800-001FFFh) code-protected Note 1: Unimplemented in PIC18FX480 devices; maintain this bit set. #### Legend: R = Readable bit C = Clearable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed u = Unchanged from programmed state #### REGISTER 24-7: CONFIG5H: CONFIGURATION REGISTER 5 HIGH (BYTE ADDRESS 300009h) | R/C-1 | R/C-1 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|-----|-----|-----|-----|-----|-------| | CPD | CPB | _ | _ | _ | | | _ | | bit 7 | | | | | | | bit 0 | bit 7 CPD: Data EEPROM Code Protection bit 1 = Data EEPROM not code-protected 0 = Data EEPROM code-protected bit 6 CPB: Boot Block Code Protection bit 1 = Boot block (000000-0007FFh) not code-protected 0 = Boot block (000000-0007FFh) code-protected bit 5-0 Unimplemented: Read as '0' #### Legend: R = Readable bit C = Clearable bit U = Unimplemented bit, read as '0' u = Unchanged from programmed state #### REGISTER 24-8: CONFIG6L: CONFIGURATION REGISTER 6 LOW (BYTE ADDRESS 30000Ah) | U-0 | U-0 | U-0 | U-0 | R/C-1 | R/C-1 | R/C-1 | R/C-1 | |-------|-----|-----|-----|---------------------|---------------------|-------|-------| | _ | _ | _ | _ | WRT3 <sup>(1)</sup> | WRT2 <sup>(1)</sup> | WRT1 | WRT0 | | bit 7 | • | | | • | • | | bit 0 | bit 7-4 Unimplemented: Read as '0' bit 3 WRT3: Write Protection bit<sup>(1)</sup> 1 = Block 3 (006000-007FFFh) not write-protected 0 = Block 3 (006000-007FFFh) write-protected bit 2 WRT2: Write Protection bit<sup>(1)</sup> 1 = Block 2 (004000-005FFFh) not write-protected 0 = Block 2 (004000-005FFFh) write-protected bit 1 WRT1: Write Protection bit 1 = Block 1 (002000-003FFFh) not write-protected 0 = Block 1 (002000-003FFFh) write-protected bit 0 WRT0: Write Protection bit 1 = Block 0 (000800-001FFFh) not write-protected 0 = Block 0 (000800-001FFFh) write-protected Note 1: Unimplemented in PIC18FX480 devices; maintain this bit set. #### Legend: $R = Readable \ bit$ $C = Clearable \ bit$ $U = Unimplemented \ bit, read as '0'$ $-n = Value \ when \ device is \ unprogrammed$ $<math>u = Unchanged \ from \ programmed \ state$ #### REGISTER 24-9: CONFIG6H: CONFIGURATION REGISTER 6 HIGH (BYTE ADDRESS 30000Bh) | R/C-1 | R/C-1 | R-1 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|---------------------|-----|-----|-----|-----|-------| | WRTD | WRTB | WRTC <sup>(1)</sup> | _ | _ | _ | _ | _ | | bit 7 | - | | | | | | bit 0 | bit 7 WRTD: Data EEPROM Write Protection bit 1 = Data EEPROM not write-protected 0 = Data EEPROM write-protected bit 6 WRTB: Boot Block Write Protection bit 1 = Boot block (000000-0007FFh) not write-protected 0 = Boot block (000000-0007FFh) write-protected bit 5 WRTC: Configuration Register Write Protection bit (1) 1 = Configuration registers (300000-3000FFh) not write-protected 0 = Configuration registers (300000-3000FFh) write-protected **Note 1:** This bit is read-only in normal execution mode; it can be written only in Program mode. bit 4-0 Unimplemented: Read as '0' #### Legend: $R = Readable \ bit$ $C = Clearable \ bit$ $U = Unimplemented \ bit, read as '0'$ $-n = Value \ when \ device \ is \ unprogrammed$ $u = Unchanged \ from \ programmed$ state #### REGISTER 24-10: CONFIG7L: CONFIGURATION REGISTER 7 LOW (BYTE ADDRESS 30000Ch) | U-0 | U-0 | U-0 | U-0 | R/C-1 | R/C-1 | R/C-1 | R/C-1 | |-------|-----|-----|-----|----------------------|----------------------|-------|-------| | _ | _ | _ | _ | EBTR3 <sup>(1)</sup> | EBTR2 <sup>(1)</sup> | EBTR1 | EBTR0 | | bit 7 | | | | | | | bit 0 | bit 7-4 Unimplemented: Read as '0' bit 3 **EBTR3**: Table Read Protection bit<sup>(1)</sup> 1 =Block 3 (006000-007FFFh) not protected from table reads executed in other blocks 0 =Block 3 (006000-007FFFh) protected from table reads executed in other blocks bit 2 **EBTR2**: Table Read Protection bit<sup>(1)</sup> 1 = Block 2 (004000-005FFFh) not protected from table reads executed in other blocks 0 = Block 2 (004000-005FFFh) protected from table reads executed in other blocks bit 1 EBTR1: Table Read Protection bit 1 =Block 1 (002000-003FFFh) not protected from table reads executed in other blocks 0 =Block 1 (002000-003FFFh) protected from table reads executed in other blocks bit 0 **EBTR0:** Table Read Protection bit 1 = Block 0 (000800-001FFFh) not protected from table reads executed in other blocks 0 = Block 0 (000800-001FFFh) protected from table reads executed in other blocks Note 1: Unimplemented in PIC18FX480 devices; maintain this bit set. Legend: $R = Readable \ bit$ $C = Clearable \ bit$ $U = Unimplemented \ bit, read as '0'$ -n = Value when device is unprogrammed $u = Unchanged \ from \ programmed \ state$ #### REGISTER 24-11: CONFIG7H: CONFIGURATION REGISTER 7 HIGH (BYTE ADDRESS 30000Dh) | U-0 | R/C-1 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|-----|-----|-----|-----|-----|-------| | _ | EBTRB | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | bit 7 Unimplemented: Read as '0' bit 6 EBTRB: Boot Block Table Read Protection bit 1 = Boot block (000000-0007FFh) not protected from table reads executed in other blocks 0 = Boot block (000000-0007FFh) protected from table reads executed in other blocks bit 5-0 Unimplemented: Read as '0' Legend: R = Readable bit C = Clearable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed u = Unchanged from programmed state #### REGISTER 24-12: DEVICE ID REGISTER 1 FOR PIC18F2480/2580/4480/4580 DEVICES | R | R | R | R | R | R | R | R | |-------|------|------|------|------|------|------|-------| | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | | bit 7 | | | | | | | bit 0 | bit 7-5 **DEV2:DEV0:** Device ID bits 111 = PIC18F2480 110 = PIC18F2580 101 = PIC18F4480 100 = PIC18F4580 bit 4-0 REV4:REV0: Revision ID bits These bits are used to indicate the device revision. #### Legend: R = Read-only bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed <math>u = Unchanged from programmed state #### REGISTER 24-13: DEVICE ID REGISTER 2 FOR PIC18F2480/2580/4480/4580 DEVICES | R | R | R | R | R | R | R | R | |-------|------|------|------|------|------|------|-------| | DEV10 | DEV9 | DEV8 | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | | bit 7 | | | | | | | bit 0 | #### bit 7-0 **DEV10:DEV3:** Device ID bits These bits are used with the DEV2:DEV0 bits in the Device ID Register 1 to identify the part number. 0001 1010 = PIC18F2480/2580/4480/4580 devices **Note:** These values for DEV10:DEV3 may be shared with other devices. The specific device is always identified by using the entire DEV10:DEV0 bit sequence. #### Legend: R = Read-only bit P = Programmable bit U = Unimplemented bit, read as '0'-n = Value when device is unprogrammed <math>u = Unchanged from programmed state #### 24.2 Watchdog Timer (WDT) For PIC18F2480/2580/4480/4580 devices, the WDT is driven by the INTRC source. When the WDT is enabled, the clock source is also enabled. The nominal WDT period is 4 ms and has the same stability as the INTRC oscillator. The 4 ms period of the WDT is multiplied by a 16-bit postscaler. Any output of the WDT postscaler is selected by a multiplexer, controlled by bits in Configuration Register 2H. Available periods range from 4 ms to 131.072 seconds (2.18 minutes). The WDT and postscaler are cleared when any of the following events occur: a SLEEP or CLRWDT instruction is executed, the IRCF bits (OSCCON<6:4>) are changed or a clock failure has occurred. - Note 1: The CLRWDT and SLEEP instructions clear the WDT and postscaler counts when executed. - 2: Changing the setting of the IRCF bits (OSCCON<6:4>) clears the WDT and postscaler counts. - **3:** When a CLRWDT instruction is executed, the postscaler count will be cleared. #### 24.2.1 CONTROL REGISTER Register 24-14 shows the WDTCON register. This is a readable and writable register which contains a control bit that allows software to override the WDT enable configuration bit, but only if the configuration bit has disabled the WDT. FIGURE 24-1: WDT BLOCK DIAGRAM #### REGISTER 24-14: WDTCON: WATCHDOG TIMER CONTROL REGISTER | U-0 R/W-0 | |-------|-----|-----|-----|-----|-----|-----|-----------------------| | _ | _ | _ | _ | _ | _ | _ | SWDTEN <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | bit 7-1 Unimplemented: Read as '0' bit 0 **SWDTEN:** Software Controlled Watchdog Timer Enable bit<sup>(1)</sup> 1 = Watchdog Timer is on0 = Watchdog Timer is off Note 1: This bit has no effect if the configuration bit, WDTEN, is enabled. Legend: $R = Readable \ bit$ $W = Writable \ bit$ $U = Unimplemented \ bit, \ read \ as '0'$ $-n = Value \ at \ POR$ #### TABLE 24-2: SUMMARY OF WATCHDOG TIMER REGISTERS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on page | |--------|-------|--------|-------|-------|-------|-------|-------|--------|----------------------------| | RCON | IPEN | SBOREN | _ | RI | TO | PD | POR | BOR | 48 | | WDTCON | _ | _ | _ | _ | _ | _ | _ | SWDTEN | 50 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Watchdog Timer. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 353 #### 24.3 Two-Speed Start-up The Two-Speed Start-up feature helps to minimize the latency period from oscillator start-up to code execution by allowing the microcontroller to use the INTRC oscillator as a clock source until the primary clock source is available. It is enabled by setting the IESO configuration bit. Two-Speed Start-up should be enabled only if the primary oscillator mode is LP, XT, HS or HSPLL (Crystal-based modes). Other sources do not require an OST start-up delay; for these, Two-Speed Start-up should be disabled. When enabled, Resets and wake-ups from Sleep mode cause the device to configure itself to run from the internal oscillator block as the clock source, following the time-out of the Power-up Timer after a Power-on Reset is enabled. This allows almost immediate code execution while the primary oscillator starts and the OST is running. Once the OST times out, the device automatically switches to PRI\_RUN mode. Because the OSCCON register is cleared on Reset events, the INTOSC (or postscaler) clock source is not initially available after a Reset event; the INTRC clock is used directly at its base frequency. To use a higher clock speed on wake-up, the INTOSC or postscaler clock sources can be selected to provide a higher clock speed by setting bits, IRCF2:IRCF0, immediately after Reset. For wake-ups from Sleep, the INTOSC or postscaler clock sources can be selected by setting the IRCF2:IRCF0 bits prior to entering Sleep mode. In all other power managed modes, Two-Speed Start-up is not used. The device will be clocked by the currently selected clock source until the primary clock source becomes available. The setting of the IESO bit is ignored. # 24.3.1 SPECIAL CONSIDERATIONS FOR USING TWO-SPEED START-UP While using the INTRC oscillator in Two-Speed Start-up, the device still obeys the normal command sequences for entering power managed modes, including serial SLEEP instructions (refer to Section 3.1.4 "Multiple Sleep Commands"). In practice, this means that user code can change the SCS1:SCS0 bit settings or issue SLEEP instructions before the OST times out. This would allow an application to briefly wake-up, perform routine "housekeeping" tasks and return to Sleep before the device starts to operate from the primary oscillator. User code can also check if the primary clock source is currently providing the device clocking by checking the status of the OSTS bit (OSCCON<3>). If the bit is set, the primary oscillator is providing the clock. Otherwise, the internal oscillator block is providing the clock during wake-up from Reset or Sleep mode. **Preliminary** #### 24.4 Fail-Safe Clock Monitor The Fail-Safe Clock Monitor (FSCM) allows the microcontroller to continue operation in the event of an external oscillator failure by automatically switching the device clock to the internal oscillator block. The FSCM function is enabled by setting the FCMEN configuration bit. When FSCM is enabled, the INTRC oscillator runs at all times to monitor clocks to peripherals and provide a backup clock in the event of a clock failure. Clock monitoring (shown in Figure 24-3) is accomplished by creating a sample clock signal, which is the INTRC output divided by 64. This allows ample time between FSCM sample clocks for a peripheral clock edge to occur. The peripheral device clock and the sample clock are presented as inputs to the Clock Monitor latch (CM). The CM is set on the falling edge of the device clock source, but cleared on the rising edge of the sample clock. FIGURE 24-3: FSCM BLOCK DIAGRAM Clock failure is tested for on the falling edge of the sample clock. If a sample clock falling edge occurs while CM is still set, a clock failure has been detected (Figure 24-4). This causes the following: - the FSCM generates an oscillator fail interrupt by setting bit OSCFIF (PIR2<7>); - the device clock source is switched to the internal oscillator block (OSCCON is not updated to show the current clock source – this is the fail-safe condition); and - the WDT is reset. During switchover, the postscaler frequency from the internal oscillator block may not be sufficiently stable for timing sensitive applications. In these cases, it may be desirable to select another clock configuration and enter an alternate power managed mode. This can be done to attempt a partial recovery or execute a controlled shutdown. See Section 3.1.4 "Multiple Sleep Commands" and Section 24.3.1 "Special Considerations for Using Two-Speed Start-up" for more details. To use a higher clock speed on wake-up, the INTOSC or postscaler clock sources can be selected to provide a higher clock speed by setting bits, IRCF2:IRCF0, immediately after Reset. For wake-ups from Sleep, the INTOSC or postscaler clock sources can be selected by setting the IRCF2:IRCF0 bits prior to entering Sleep mode. The FSCM will detect failures of the primary or secondary clock sources only. If the internal oscillator block fails, no failure would be detected, nor would any action be possible. #### 24.4.1 FSCM AND THE WATCHDOG TIMER Both the FSCM and the WDT are clocked by the INTRC oscillator. Since the WDT operates with a separate divider and counter, disabling the WDT has no effect on the operation of the INTRC oscillator when the FSCM is enabled. As already noted, the clock source is switched to the INTOSC clock when a clock failure is detected. Depending on the frequency selected by the IRCF2:IRCF0 bits, this may mean a substantial change in the speed of code execution. If the WDT is enabled with a small prescale value, a decrease in clock speed allows a WDT time-out to occur and a subsequent device Reset. For this reason, fail-safe clock events also reset the WDT and postscaler, allowing it to start timing from when execution speed was changed and decreasing the likelihood of an erroneous time-out. #### 24.4.2 EXITING FAIL-SAFE OPERATION The fail-safe condition is terminated by either a device Reset or by entering a power managed mode. On Reset, the controller starts the primary clock source specified in Configuration Register 1H (with any required start-up delays that are required for the oscillator mode, such as OST or PLL timer). The INTOSC multiplexer provides the device clock until the primary clock source becomes ready (similar to a Two-Speed Start-up). The clock source is then switched to the primary clock (indicated by the OSTS bit in the OSCCON register becoming set). The Fail-Safe Clock Monitor then resumes monitoring the peripheral clock. The primary clock source may never become ready during start-up. In this case, operation is clocked by the INTOSC multiplexer. The OSCCON register will remain in its Reset state until a power managed mode is entered. # 24.4.3 FSCM INTERRUPTS IN POWER MANAGED MODES By entering a power managed mode, the clock multiplexer selects the clock source selected by the OSCCON register. Fail-Safe Monitoring of the power managed clock source resumes in the power managed mode. If an oscillator failure occurs during power managed operation, the subsequent events depend on whether or not the oscillator failure interrupt is enabled. If enabled (OSCFIF = 1), code execution will be clocked by the INTOSC multiplexer. An automatic transition back to the failed clock source will not occur. If the interrupt is disabled, subsequent interrupts while in Idle mode will cause the CPU to begin executing instructions while being clocked by the INTOSC source. #### 24.4.4 POR OR WAKE-UP FROM SLEEP The FSCM is designed to detect oscillator failure at any point after the device has exited Power-on Reset (POR) or low-power Sleep mode. When the primary device clock is EC, RC or INTRC modes, monitoring can begin immediately following these events. For oscillator modes involving a crystal or resonator (HS, HSPLL, LP or XT), the situation is somewhat different. Since the oscillator may require a start-up time considerably longer than the FCSM sample clock time, a false clock failure may be detected. To prevent this, the internal oscillator block is automatically configured as the device clock and functions until the primary clock is stable (the OST and PLL timers have timed out). This is identical to Two-Speed Start-up mode. Once the primary clock is stable, the INTRC returns to its role as the FSCM source. Note: The same logic that prevents false oscillator failure interrupts on POR, or wake from Sleep, will also prevent the detection of the oscillator's failure to start at all following these events. This can be avoided by monitoring the OSTS bit and using a timing routine to determine if the oscillator is taking too long to start. Even so, no oscillator failure interrupt will be flagged. As noted in **Section 24.3.1 "Special Considerations for Using Two-Speed Start-up"**, it is also possible to select another clock configuration and enter an alternate power managed mode while waiting for the primary clock to become stable. When the new power managed mode is selected, the primary clock is disabled. # 24.5 Program Verification and Code Protection The overall structure of the code protection on the PIC18 Flash devices differs significantly from other PICmicro<sup>®</sup> devices. The user program memory is divided into five blocks. One of these is a boot block of 2 Kbytes. The remainder of the memory is divided into four blocks on binary boundaries. Each of the five blocks has three code protection bits associated with them. They are: - Code-Protect bit (CPn) - Write-Protect bit (WRTn) - External Block Table Read bit (EBTRn) Figure 24-5 shows the program memory organization for 16 and 32-Kbyte devices and the specific code protection bit associated with each block. The actual locations of the bits are summarized in Table 24-3. FIGURE 24-5: CODE-PROTECTED PROGRAM MEMORY FOR PIC18F2480/2580/4480/4580 | Address<br>Range | | | IZE/DEVICE | | | |------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------------------| | runge | | bytes<br>580/4580) | | bytes<br>480/4480) | Block Code Protection<br>Controlled by: | | BBSIZ | 0 | 1 | 0 | 1 | | | 000000h | Boot Block | | Boot Block | | | | 0007FFh | 1 KW | Boot Block | 1 KW | Boot Block | CPB, WRTB, EBRTB | | 000800h | | 2 KW | | 2 KW | (Boot Block) | | 000FFFh | Block 0 | | Block 0 | | | | 001000h | 3 KW | Block 0 | 3 KW | Block 0 | CP0, WRT0, EBRT0 | | 001FFFh | | 2 KW | | 2 KW | (Block 0) | | 002000h | | | | | | | | Block 1<br>4 KW | Block 1<br>4 KW | Block 1<br>4 KW | Block 1<br>4 KW | CP!, WRT1, EBRT1<br>(Block 1) | | 003FFFh | | | | | | | 004000h | | | | | | | | Block 2<br>4 KW | Block 2<br>4 KW | | | CP2, WRT2, EBRT2<br>(Block 2) | | 005FFFh | | | | | | | 006000h | | | | | | | | Block 3<br>4 KW | Block 3<br>4 KW | | | CP3, WRT3, EBTR3<br>(Block 3) | | 007FFFh | | | | | | | 008000h | Unimplemented<br>Read '0's | Unimplemented<br>Read '0's | Unimplemented<br>Read '0's | Unimplemented<br>Read '0's | (Unimplemented Memory Space | | 1FFFFFh | | | | | | TABLE 24-3: SUMMARY OF CODE PROTECTION REGISTERS | File Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|----------|-------|-------|-------|-------|--------|-------|-------|-------| | 300008h | CONFIG5L | _ | _ | _ | _ | CP3* | CP2 | CP1 | CP0 | | 300009h | CONFIG5H | CPD | СРВ | _ | _ | _ | _ | | _ | | 30000Ah | CONFIG6L | _ | _ | _ | _ | WRT3* | WRT2 | WRT1 | WRT0 | | 30000Bh | CONFIG6H | WRTD | WRTB | WRTC | _ | _ | _ | | _ | | 30000Ch | CONFIG7L | _ | _ | _ | _ | EBTR3* | EBTR2 | EBTR1 | EBTR0 | | 30000Dh | CONFIG7H | _ | EBTRB | | - | _ | | | _ | Note: Legend: Shaded cells are unimplemented. # 24.5.1 PROGRAM MEMORY CODE PROTECTION The program memory may be read to or written from any location using the table read and table write instructions. The device ID may be read with table reads. The configuration registers may be read and written with the table read and table write instructions. In normal execution mode, the CPn bits have no direct effect. CPn bits inhibit external reads and writes. A block of user memory may be protected from table writes if the WRTn configuration bit is '0'. The EBTRn bits control table reads. For a block of user memory with the EBTRn bit set to '0', a table read instruction that executes from within that block is allowed to read. A table read instruction that executes from a location outside of that block is not allowed to read and will result in reading '0's. Figures 24-6 through 24-8 illustrate table write and table read protection. Code protection bits may only be written to a '0' from a '1' state. It is not possible to write a '1' to a bit in the '0' state. Code protection bits are only set to '1' by a full chip erase or block erase function. The full chip erase and block erase functions can only be initiated via ICSP or an external programmer. FIGURE 24-6: TABLE WRITE (WRTn) DISALLOWED <sup>\*</sup> Unimplemented in PIC18FX480 devices; maintain this bit set. **FIGURE 24-7:** EXTERNAL BLOCK TABLE READ (EBTRn) DISALLOWED **FIGURE 24-8: EXTERNAL BLOCK TABLE READ (EBTRn) ALLOWED** **Preliminary** © 2004 Microchip Technology Inc. DS39637A-page 359 ## 24.5.2 DATA EEPROM CODE PROTECTION The entire data EEPROM is protected from external reads and writes by two bits: CPD and WRTD. CPD inhibits external reads and writes of data EEPROM. WRTD inhibits internal and external writes to data EEPROM. The CPU can continue to read and write data EEPROM regardless of the protection bit settings. ## 24.5.3 CONFIGURATION REGISTER PROTECTION The configuration registers can be write-protected. The WRTC bit controls protection of the configuration registers. In normal execution mode, the WRTC bit is readable only. WRTC can only be written via ICSP or an external programmer. #### 24.6 ID Locations Eight memory locations (200000h-200007h) are designated as ID locations, where the user can store checksum or other code identification numbers. These locations are both readable and writable during normal execution through the TBLRD and TBLWT instructions or during program/verify. The ID locations can be read when the device is code-protected. #### 24.7 In-Circuit Serial Programming PIC18F2480/2580/4480/4580 microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. #### 24.8 In-Circuit Debugger When the DEBUG configuration bit is programmed to a 'o', the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB® IDE. When the microcontroller has this feature enabled, some resources are not available for general use. Table 24-4 shows which resources are required by the background debugger. TABLE 24-4: DEBUGGER RESOURCES | I/O pins: | RB6, RB7 | |-----------------|-----------| | Stack: | 2 levels | | Program Memory: | 512 bytes | | Data Memory: | 10 bytes | To use the In-Circuit Debugger function of the microcontroller, the design must implement In-Circuit Serial Programming connections to MCLR/VPP/RE3, VDD, Vss, RB7 and RB6. This will interface to the In-Circuit debugger module available from Microchip or one of the third party development tool companies. #### 24.9 Single-Supply ICSP Programming The LVP configuration bit enables Single-Supply ICSP Programming (formerly known as Low-Voltage ICSP Programming or LVP). When Single-Supply Programming is enabled, the microcontroller can be programmed without requiring high voltage being applied to the MCLR/VPP/RE3 pin, but the RB5/KBI1/PGM pin is then dedicated to controlling Program mode entry and is not available as a general purpose I/O pin. While programming using <u>Single-Supply Programming</u>, VDD is applied to the <u>MCLR/VPP/RE3</u> pin as in normal execution mode. To enter Programming mode, VDD is applied to the PGM pin. - Note 1: High-voltage programming is always available, regardless of the state of the LVP bit, by applying VIHH to the MCLR pin. - 2: While in Low-Voltage ICSP Programming mode, the RB5 pin can no longer be used as a general purpose I/O pin and should be held low during normal operation. - 3: When using Low-Voltage ICSP Programming (LVP) and the pull-ups on PORTB are enabled, bit 5 in the TRISB register must be cleared to disable the pull-up on RB5 and ensure the proper operation of the device. - **4:** If the device Master Clear is disabled, verify that either of the following is done to ensure proper entry into ICSP mode: - a) disable Low-Voltage Programming (CONFIG4I<2> = 0); or - b) make certain that RB5/PGM is held low during entry into ICSP. If Single-Supply ICSP Programming mode will not be used, the LVP bit can be cleared. RB5/KBI1/PGM then becomes available as the digital I/O pin, RB5. The LVP bit may be set or cleared only when using standard high-voltage programming (VIHH applied to the MCLR/VPP/RE3 pin). Once LVP has been disabled, only the standard high-voltage programming is available and must be used to program the device. Memory that is not code-protected can be erased using either a block erase, or erased row by row, then written at any specified VDD. If code-protected memory is to be erased, a block erase is required. If a block erase is to be performed when using Low-Voltage Programming, the device must be supplied with VDD of 4.5V to 5.5V. #### 25.0 INSTRUCTION SET SUMMARY PIC18F2480/2580/4480/4580 devices incorporate the standard set of 75 PIC18 core instructions, as well as an extended set of 8 new instructions for the optimization of code that is recursive or that utilizes a software stack. The extended set is discussed later in this section. #### 25.1 Standard Instruction Set The standard PIC18 instruction set adds many enhancements to the previous PICmicro® instruction sets, while maintaining an easy migration from these PICmicro instruction sets. Most instructions are a single program memory word (16 bits), but there are four instructions that require two program memory locations. Each single-word instruction is a 16-bit word divided into an opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction. The instruction set is highly orthogonal and is grouped into four basic categories: - Byte-oriented operations - · Bit-oriented operations - Literal operations - · Control operations The PIC18 instruction set summary in Table 25-2 lists byte-oriented, bit-oriented, literal and control operations. Table 25-1 shows the opcode field descriptions. Most byte-oriented instructions have three operands: - 1. The file register (specified by 'f') - 2. The destination of the result (specified by 'd') - 3. The accessed memory (specified by 'a') The file register designator 'f' specifies which file register is to be used by the instruction. The destination designator 'd' specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the WREG register. If 'd' is one, the result is placed in the file register specified in the instruction. All bit-oriented instructions have three operands: - 1. The file register (specified by 'f') - 2. The bit in the file register (specified by 'b') - 3. The accessed memory (specified by 'a') The bit field designator 'b' selects the number of the bit affected by the operation, while the file register designator 'f' represents the number of the file in which the bit is located. The **literal** instructions may use some of the following operands: - A literal value to be loaded into a file register (specified by 'k') - The desired FSR register to load the literal value into (specified by 'f') - No operand required (specified by '—') The **control** instructions may use some of the following operands: - A program memory address (specified by 'n') - The mode of the CALL or RETURN instructions (specified by 's') - The mode of the table read and table write instructions (specified by 'm') - No operand required (specified by '—') All instructions are a single word, except for four double-word instructions. These instructions were made double-word to contain the required information in 32 bits. In the second word, the 4 MSbs are '1's. If this second word is executed as an instruction (by itself), it will execute as a NOP. All single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles with the additional instruction cycle(s) executed as a NOP. The double-word instructions execute in two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 $\mu$ s. If a conditional test is true, or the program counter is changed as a result of an instruction, the instruction execution time is 2 $\mu$ s. Two-word branch instructions (if true) would take 3 $\mu$ s. Figure 25-1 shows the general formats that the instructions can have. All examples use the convention 'nnh' to represent a hexadecimal number. The Instruction Set Summary, shown in Table 25-2, lists the standard instructions recognized by the Microchip MPASM<sup>TM</sup> Assembler. **Section 25.1.1 "Standard Instruction Set"** provides a description of each instruction. #### TABLE 25-1: OPCODE FIELD DESCRIPTIONS | | PCODE FIELD DESCRIPTIONS | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Field | Description | | a | RAM access bit | | | a = 0: RAM location in Access RAM (BSR register is ignored) a = 1: RAM bank is specified by BSR register | | bbb | Bit address within an 8-bit file register (0 to 7). | | BSR | Bank Select Register. Used to select the current RAM bank. | | | ALU status bits: Carry, Digit Carry, Zero, Overflow, Negative. | | C, DC, Z, OV, N | Destination select bit | | a | d = 0: store result in WREG | | | d = 1: store result in file register f | | dest | Destination: either the WREG register or the specified register file location. | | f | 8-bit Register file address (00h to FFh), or 2-bit FSR designator (0h to 3h). | | fs | 12-bit Register file address (000h to FFFh). This is the source address. | | f <sub>d</sub> | 12-bit Register file address (000h to FFFh). This is the destination address. | | GIE | Global Interrupt Enable bit. | | k | Literal field, constant data or label (may be either an 8-bit, 12-bit or a 20-bit value) | | label | Label name | | mm | The mode of the TBLPTR register for the table read and table write instructions. | | | Only used with table read and table write instructions: | | * | No change to register (such as TBLPTR with table reads and writes) | | *+ | Post-Increment register (such as TBLPTR with table reads and writes) | | * - | Post-Decrement register (such as TBLPTR with table reads and writes) | | +* | Pre-Increment register (such as TBLPTR with table reads and writes) | | n | The relative address (2's complement number) for relative branch instructions or the direct address for | | - DG | Call/Branch and Return instructions | | PC | Program Counter. | | PCL | Program Counter Link Bute | | PCH PCH | Program Counter High Byte. | | PCLATH | Program Counter High Byte Latch. | | PCLATU<br>PD | Program Counter Upper Byte Latch. Power-down bit. | | PRODH | Product of Multiply High Byte. | | | Product of Multiply Low Byte. | | PRODL | Fast Call/Return mode select bit | | מ | s = 0: do not update into/from shadow registers | | | s = 1: certain registers loaded into/from shadow registers (Fast mode) | | TBLPTR | 21-bit Table Pointer (points to a Program Memory location). | | TABLAT | 8-bit Table Latch. | | TO | Time-out bit. | | TOS | Top-of-Stack. | | u | Unused or unchanged. | | WDT | Watchdog Timer. | | WREG | Working register (accumulator). | | х | Don't care ('0' or '1'). The assembler will generate code with $x = 0$ . It is the recommended form of use for compatibility with all Microchip software tools. | | Z <sub>S</sub> | 7-bit offset value for indirect addressing of register files (source). | | z <sub>d</sub> | 7-bit offset value for indirect addressing of register files (destination). | | { } | Optional argument. | | [text] | Indicates an indexed address. | | (text) | The contents of text. | | [expr] <n></n> | Specifies bit n of the register indicated by the pointer expr. | | $\rightarrow$ | Assigned to. | | < > | Register bit field. | | € | In the set of. | | italics | User defined term (font is Courier). | #### FIGURE 25-1: GENERAL FORMAT FOR INSTRUCTIONS | -IGURE 25-1: | GENERAL FORMAT FOR INSTRUCTIONS | | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | | Byte-oriented file register operations | Example Instruction | | | 15 10 9 8 7 0 | | | l | OPCODE d a f (FILE #) | ADDWF MYREG, W, B | | | <ul> <li>d = 0 for result destination to be WREG register</li> <li>d = 1 for result destination to be file register (f)</li> <li>a = 0 to force Access Bank</li> <li>a = 1 for BSR to select bank</li> <li>f = 8-bit file register address</li> </ul> | | | | Byte to Byte move operations (2-word) | | | | 15 12 11 0 | | | | OPCODE f (Source FILE #) | MOVFF MYREG1, MYREG2 | | | 15 12 11 0 | · | | | f (Destination FILE #) | | | | f = 12-bit file register address | | | | Bit-oriented file register operations | | | | 15 1211 987 0 | | | | OPCODE b (BIT #) a f (FILE #) | BSF MYREG, bit, B | | | b = 3-bit position of bit in file register (f) a = 0 to force Access Bank a = 1 for BSR to select bank f = 8-bit file register address | | | | Literal operations | | | | 15 8 7 0 | | | | OPCODE k (literal) | MOVLW 7Fh | | | k = 8-bit immediate value | | | | | | | | Control operations | | | | CALL, GOTO and Branch operations | | | | 15 8 7 0 | | | | OPCODE n<7:0> (literal) | GOTO Label | | | 15 12 11 0 | | | | 1111 n<19:8> (literal) | | | | n = 20-bit immediate value | | | | 15 8 7 0 | | | | OPCODE S n<7:0> (literal) | CALL MYFUNC | | | 15 12 11 0 | | | | 1111 n<19:8> (literal) | | | | S = Fast bit | | | | 15 11 10 0 | | | | OPCODE n<10:0> (literal) | BRA MYFUNC | | | 0. 005E 11×10.0> (motal) | | | | 15 8 7 0 | | | | OPCODE n<7:0> (literal) | BC MYFUNC | | | - | | | | | | TABLE 25-2: PIC18FXXXX INSTRUCTION SET | Mnemonic, | | Description | Cycles | 16-E | Bit Instr | uction V | Vord | Status | Notes | |-----------|---------------|------------------------------------------|------------|------|-----------|----------|------|-----------------|------------| | Opera | nds | Description | Cycles | MSb | | | LSb | Affected | Notes | | BYTE-ORII | ENTED ( | OPERATIONS | | | | | | | | | ADDWF | f, d, a | Add WREG and f | 1 | 0010 | 01da | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | ADDWFC | f, d, a | Add WREG and Carry bit to f | 1 | 0010 | 00da | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | ANDWF | f, d, a | AND WREG with f | 1 | 0001 | 01da | ffff | ffff | Z, N | 1,2 | | CLRF | f, a | Clear f | 1 | 0110 | 101a | ffff | ffff | Z | 2 | | COMF | f, d, a | Complement f | 1 | 0001 | 11da | ffff | ffff | Z, N | 1, 2 | | CPFSEQ | f, a | Compare f with WREG, skip = | 1 (2 or 3) | 0110 | 001a | ffff | ffff | None | 4 | | CPFSGT | f, a | Compare f with WREG, skip > | 1 (2 or 3) | 0110 | 010a | ffff | ffff | None | 4 | | CPFSLT | f, a | Compare f with WREG, skip < | 1 (2 or 3) | 0110 | 000a | ffff | ffff | None | 1, 2 | | DECF | f, d, a | Decrement f | 1 | 0000 | 01da | ffff | ffff | C, DC, Z, OV, N | 1, 2, 3, 4 | | DECFSZ | f, d, a | Decrement f, Skip if 0 | 1 (2 or 3) | 0010 | 11da | ffff | ffff | None | 1, 2, 3, 4 | | DCFSNZ | f, d, a | Decrement f, Skip if Not 0 | 1 (2 or 3) | 0100 | 11da | ffff | ffff | None | 1, 2 | | INCF | f, d, a | Increment f | 1 | 0010 | 10da | ffff | ffff | C, DC, Z, OV, N | 1, 2, 3, 4 | | INCFSZ | f, d, a | Increment f, Skip if 0 | 1 (2 or 3) | 0011 | 11da | ffff | ffff | None | 4 | | INFSNZ | f, d, a | Increment f, Skip if Not 0 | 1 (2 or 3) | 0100 | 10da | ffff | ffff | None | 1, 2 | | IORWF | f, d, a | Inclusive OR WREG with f | 1 | 0001 | 00da | ffff | ffff | Z, N | 1, 2 | | MOVF | f, d, a | Move f | 1 | 0101 | 00da | ffff | ffff | Z, N | 1 | | MOVFF | $f_s$ , $f_d$ | Move f <sub>s</sub> (source) to 1st word | 2 | 1100 | ffff | ffff | ffff | None | | | | | f <sub>d</sub> (destination) 2nd word | | 1111 | ffff | ffff | ffff | | | | MOVWF | f, a | Move WREG to f | 1 | 0110 | 111a | ffff | ffff | None | | | MULWF | f, a | Multiply WREG with f | 1 | 0000 | 001a | ffff | ffff | None | 1, 2 | | NEGF | f, a | Negate f | 1 | 0110 | 110a | ffff | ffff | C, DC, Z, OV, N | | | RLCF | f, d, a | Rotate Left f through Carry | 1 | 0011 | 01da | ffff | ffff | C, Z, N | 1, 2 | | RLNCF | f, d, a | Rotate Left f (No Carry) | 1 | 0100 | 01da | ffff | ffff | Z, N | | | RRCF | f, d, a | Rotate Right f through Carry | 1 | 0011 | 00da | ffff | ffff | C, Z, N | | | RRNCF | f, d, a | Rotate Right f (No Carry) | 1 | 0100 | 00da | ffff | ffff | Z, N | | | SETF | f, a | Set f | 1 | 0110 | 100a | ffff | ffff | None | 1, 2 | | SUBFWB | f, d, a | Subtract f from WREG with borrow | 1 | 0101 | 01da | ffff | ffff | C, DC, Z, OV, N | | | SUBWF | f, d, a | Subtract WREG from f | 1 | 0101 | 11da | ffff | ffff | C, DC, Z, OV, N | 1. 2 | | SUBWFB | f, d, a | Subtract WREG from f with | 1 | 0101 | 10da | ffff | | C, DC, Z, OV, N | ' | | | | borrow | | | | | | | | | SWAPF | f, d, a | Swap nibbles in f | 1 | | 10da | ffff | ffff | None | 4 | | TSTFSZ | f, a | Test f, skip if 0 | 1 (2 or 3) | 0110 | 011a | ffff | ffff | None | 1, 2 | | XORWF | f, d, a | Exclusive OR WREG with f | 1 | 0001 | 10da | ffff | ffff | Z, N | | Note 1: When a Port register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. 5: If the table write starts the write cycle to internal memory, the write will continue until terminated. <sup>2:</sup> If this instruction is executed on the TMR0 register (and where applicable, 'd' = 1), the prescaler will be cleared if assigned. <sup>3:</sup> If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. **<sup>4:</sup>** Some instructions are two-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. TABLE 25-2: PIC18FXXXX INSTRUCTION SET (CONTINUED) | Mnemonic, | | Decembries | Cycles | 16-Bit Instruction Word | | | Status | Neter | | |-----------|---------|--------------------------------|------------|-------------------------|------|------|--------|-----------|-------| | Opera | | Description Cycl | | MSb | | | LSb | Affected | Notes | | BIT-ORIEN | ITED OP | ERATIONS | | | | | | | | | BCF | f, b, a | Bit Clear f | 1 | 1001 | bbba | ffff | ffff | None | 1, 2 | | BSF | f, b, a | Bit Set f | 1 | 1000 | bbba | ffff | ffff | None | 1, 2 | | BTFSC | f, b, a | Bit Test f, Skip if Clear | 1 (2 or 3) | 1011 | bbba | ffff | ffff | None | 3, 4 | | BTFSS | f, b, a | Bit Test f, Skip if Set | 1 (2 or 3) | 1010 | bbba | ffff | ffff | None | 3, 4 | | BTG | f, d, a | Bit Toggle f | 1 | 0111 | bbba | ffff | ffff | None | 1, 2 | | CONTROL | OPERA | TIONS | | | | | | | | | ВС | n | Branch if Carry | 1 (2) | 1110 | 0010 | nnnn | nnnn | None | | | BN | n | Branch if Negative | 1 (2) | 1110 | 0110 | nnnn | nnnn | None | | | BNC | n | Branch if Not Carry | 1 (2) | 1110 | 0011 | nnnn | nnnn | None | | | BNN | n | Branch if Not Negative | 1 (2) | 1110 | 0111 | nnnn | nnnn | None | | | BNOV | n | Branch if Not Overflow | 1 (2) | 1110 | 0101 | nnnn | nnnn | None | | | BNZ | n | Branch if Not Zero | 1 (2) | 1110 | 0001 | nnnn | nnnn | None | | | BOV | n | Branch if Overflow | 1 (2) | 1110 | 0100 | nnnn | nnnn | None | | | BRA | n | Branch Unconditionally | 2 | 1101 | 0nnn | nnnn | nnnn | None | | | BZ | n | Branch if Zero | 1 (2) | 1110 | 0000 | nnnn | nnnn | None | | | CALL | n, s | Call subroutine1st word | 2 | 1110 | 110s | kkkk | kkkk | None | | | | | 2nd word | | 1111 | kkkk | kkkk | kkkk | | | | CLRWDT | _ | Clear Watchdog Timer | 1 | 0000 | 0000 | 0000 | 0100 | TO, PD | | | DAW | _ | Decimal Adjust WREG | 1 | 0000 | 0000 | 0000 | 0111 | С | | | GOTO | n | Go to address 1st word | 2 | 1110 | 1111 | kkkk | kkkk | None | | | | | 2nd word | | 1111 | kkkk | kkkk | kkkk | | | | NOP | _ | No Operation | 1 | 0000 | 0000 | 0000 | 0000 | None | | | NOP | _ | No Operation | 1 | 1111 | xxxx | xxxx | xxxx | None | 4 | | POP | _ | Pop top of return stack (TOS) | 1 | 0000 | 0000 | 0000 | 0110 | None | | | PUSH | _ | Push top of return stack (TOS) | 1 | 0000 | 0000 | 0000 | 0101 | None | | | RCALL | n | Relative Call | 2 | 1101 | 1nnn | nnnn | nnnn | None | | | RESET | | Software device Reset | 1 | 0000 | 0000 | 1111 | 1111 | All | | | RETFIE | S | Return from interrupt enable | 2 | 0000 | 0000 | 0001 | 000s | GIE/GIEH, | | | | | | | | | | | PEIE/GIEL | | | RETLW | k | Return with literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | None | | | RETURN | S | Return from Subroutine | 2 | 0000 | 0000 | 0001 | 001s | None_ | | | SLEEP | _ | Go into Standby mode | 1 | 0000 | 0000 | 0000 | 0011 | TO, PD | | Note 1: When a Port register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. - 2: If this instruction is executed on the TMR0 register (and where applicable, 'd' = 1), the prescaler will be cleared if assigned. - **3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. - 4: Some instructions are two-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. - 5: If the table write starts the write cycle to internal memory, the write will continue until terminated. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 365 TABLE 25-2: PIC18FXXXX INSTRUCTION SET (CONTINUED) | Mnemonic, | | Decerinties | Cycles | Cycles 16-Bit Instruction Word | | | Word | Status | Notes | |-----------|------------------------|---------------------------------|--------|--------------------------------|------|------|------|-----------------|-------| | Oper | ands | Description Cyc | | MSb | | | LSb | Affected | Notes | | LITERAL | OPERATI | IONS | | | | | | | | | ADDLW | k | Add literal and WREG | 1 | 0000 | 1111 | kkkk | kkkk | C, DC, Z, OV, N | | | ANDLW | k | AND literal with WREG | 1 | 0000 | 1011 | kkkk | kkkk | Z, N | | | IORLW | k | Inclusive OR literal with WREG | 1 | 0000 | 1001 | kkkk | kkkk | Z, N | | | LFSR | f, k | Move literal (12-bit) 2nd word | 2 | 1110 | 1110 | 00ff | kkkk | None | | | | | to FSR(f) 1st word | | 1111 | 0000 | kkkk | kkkk | | | | MOVLB | k | Move literal to BSR<3:0> | 1 | 0000 | 0001 | 0000 | kkkk | None | | | MOVLW | k | Move literal to WREG | 1 | 0000 | 1110 | kkkk | kkkk | None | | | MULLW | k | Multiply literal with WREG | 1 | 0000 | 1101 | kkkk | kkkk | None | | | RETLW | k | Return with literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | None | | | SUBLW | k | Subtract WREG from literal | 1 | 0000 | 1000 | kkkk | kkkk | C, DC, Z, OV, N | | | XORLW | k | Exclusive OR literal with WREG | 1 | 0000 | 1010 | kkkk | kkkk | Z, N | | | DATA ME | $MORY \leftrightarrow$ | PROGRAM MEMORY OPERATION | ONS | | | | | | | | TBLRD* | | Table Read | 2 | 0000 | 0000 | 0000 | 1000 | None | | | TBLRD*+ | | Table Read with post-increment | | 0000 | 0000 | 0000 | 1001 | None | | | TBLRD*- | | Table Read with post-decrement | | 0000 | 0000 | 0000 | 1010 | None | | | TBLRD+* | | Table Read with pre-increment | | 0000 | 0000 | 0000 | 1011 | None | | | TBLWT* | | Table Write | 2 | 0000 | 0000 | 0000 | 1100 | None | 5 | | TBLWT*+ | | Table Write with post-increment | | 0000 | 0000 | 0000 | 1101 | None | 5 | | TBLWT*- | | Table Write with post-decrement | | 0000 | 0000 | 0000 | 1110 | None | 5 | | TBLWT+* | | Table Write with pre-increment | | 0000 | 0000 | 0000 | 1111 | None | 5 | - Note 1: When a Port register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. - 2: If this instruction is executed on the TMR0 register (and where applicable, 'd' = 1), the prescaler will be cleared if assigned. - 3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. - **4:** Some instructions are two-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. - 5: If the table write starts the write cycle to internal memory, the write will continue until terminated. #### 25.1.1 STANDARD INSTRUCTION SET | ADD | LW | ADD Literal to W | | | | | | | | |-----------------------------------------------------------------------------------------|----------------|-----------------------|-------------------|--|-----------|--|--|--|--| | Synta | ax: | ADDLW | k | | | | | | | | Oper | ands: | $0 \le k \le 255$ | $0 \le k \le 255$ | | | | | | | | Oper | ation: | (W) + k $\rightarrow$ | W | | | | | | | | Statu | s Affected: | N, OV, C, [ | OC, Z | | | | | | | | Enco | ding: | 0000 1111 kkkk kkkk | | | | | | | | | Description: The contents of W are added to 8-bit literal 'k' and the result is p in W. | | | | | | | | | | | Word | ls: | 1 | | | | | | | | | Cycle | es: | 1 | | | | | | | | | QC | ycle Activity: | | | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | | | Decode | Read<br>literal 'k' | Proces<br>Data | | rite to W | | | | | Example: ADDLW 15h Before Instruction W = 10hAfter Instruction W = 25h | ADDWF | ADD W to | o f | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|-------------------|--|--|--| | Syntax: | ADDWF | f {,d {,a}} | } | | | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | $d \in [0,1]$ | | | | | | | Operation: | $(W) + (f) \rightarrow$ | dest | | | | | | | Status Affected: | N, OV, C, E | OC, Z | | | | | | | Encoding: | 0010 | 01da | ffff | ffff | | | | | Description: | result is storesult is storesult is storesult is stored (default). If 'a' is '0', the store is stored in the store is stored in lindexed mode where section 25 | Add W to register 'f'. If 'd' is 'o', the result is stored in W. If 'd' is '1', the result is stored back in register 'f' | | | | | | | Words: | 1 | | | | | | | | Cycles: | 1 | 1 | | | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | Decode | Read<br>register 'f' | Proces<br>Data | | rite to stination | | | | Example: ADDWF REG, 0, 0 Before Instruction W = 17h REG = 0C2h After Instruction W = 0D9h REG = 0C2h **Note:** All PIC18 instructions may take an optional label argument preceding the instruction mnemonic for use in symbolic addressing. If a label is used, the instruction format then becomes: {label} instruction argument(s). © 2004 Microchip Technology Inc. Preliminary DS39637A-page 367 | ADD | WFC | ADD W a | ADD W and Carry bit to f | | | | | | | |-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|--|--|--|--| | Synta | ax: | ADDWFC | ADDWFC f {,d {,a}} | | | | | | | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | | | | Oper | ation: | (W) + (f) + | $(C) \rightarrow dest$ | İ | | | | | | | Statu | s Affected: | N,OV, C, D | C, Z | | | | | | | | Enco | ding: | 0010 | 00da | ffff | ffff | | | | | | Desc | ription: | location 'f'. placed in W placed in d location 'f'. If 'a' is '0', t If 'a' is '1', t GPR bank If 'a' is '0' a | Add W, the Carry flag and data memory location 'f'. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed in data memory location 'f'. If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction | | | | | | | | | | set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | | | | Word | ls: | 1 | 1 | | | | | | | | Cycle | es: | 1 | | | | | | | | | QC | ycle Activity: | | | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | | | Decode | Read register 'f' | Process<br>Data | | /rite to stination | | | | | | ANDLW | AND Lite | ral with | W | | | |--------------------|-----------------------------|---------------|------|----|----------| | Syntax: | ANDLW | k | | | | | Operands: | 0 ≤ k ≤ 255 | 5 | | | | | Operation: | (W) .AND. | $k\toW$ | | | | | Status Affected: | N, Z | | | | | | Encoding: | 0000 | 1011 | kkk! | k | kkkk | | Description: | The conter<br>8-bit literal | | | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | | | | | | | Q1 | Q2 | Q3 | 1 | | Q4 | | Decode | Read literal<br>'k' | Proce<br>Data | | Wr | ite to W | | Example: | ANDLW | 05Fh | | | | | Before Instruction | = A3h | | | | | | W | = 03h | | | | | $\begin{array}{cccc} \text{Carry bit} & = & 1 \\ \text{REG} & = & 02h \\ \text{W} & = & 4Dh \end{array}$ After Instruction Carry bit = 0 REG = 02h W = 50h | AND | )WF | AND W w | ith f | | | | | | | |-------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|-------------------|--|--|--| | Synta | ax: | ANDWF | ANDWF f {,d {,a}} | | | | | | | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | | | | Oper | ation: | (W) .AND. | $(f) \rightarrow des$ | st | | | | | | | Statu | s Affected: | N, Z | | | | | | | | | Enco | ding: | 0001 | 01da | fff | f | ffff | | | | | Desc | ription: | register 'f'. in W. If 'd' is in register 'If 'a' is '0', t If 'a' is '1', t GPR bank If 'a' is '0' a set is enablin Indexed mode wher Section 25 | The contents of W are AND'ed with register 'f'. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f' (default). If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed | | | | | | | | Word | ls: | 1 | | | | | | | | | Cycle | es: | 1 | | | | | | | | | Q C | ycle Activity: | | | | | | | | | | | Q1 | Q2 | Q3 | | | Q4 | | | | | | Decode | Read register 'f' | Proce<br>Data | | | rite to stination | | | | REG, 0, 0 ANDWF 17h C2h 02h C2h Example: Before Instruction W = REG = After Instruction W = REG = | вс | BC Branch if Carry | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------|---------------|-----|-----------------------------------|--|--| | Syntax: BC n | | | | | | | | | Oper | ands: | -128 ≤ n ≤ 1 | 127 | | | | | | Oper | ation: | if Carry bit is '1' (PC) + 2 + 2n $\rightarrow$ PC | | | | | | | Statu | s Affected: | None | | | | | | | Enco | ding: | 1110 | 0010 | nnn | n nnnn | | | | Desc | ription: | will branch. | | | he program | | | | The 2's complement number '2n' is added to the PC. Since the PC will h incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then two-cycle instruction. | | | | | PC will have<br>ext<br>ss will be | | | | Word | ls: | 1 | | | | | | | Cycle | es: | 1(2) | 1(2) | | | | | | QC | ycle Activity: | | | | | | | | If Ju | mp: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | Decode | Read literal 'n' | Proce<br>Data | | Write to PC | | | | | No | No | No | | No | | | | | operation | operation | operati | ion | operation | | | | If No | o Jump: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | Decode | Read literal | Proce | | No | | | | | | ʻn' | Data | ì | operation | | | | Exan | nple: | HERE | BC ! | 5 | | | | | Example: | HERE | BC | 5 | |-----------------------------------------|------|---------------|-------------| | Before Instruction PC After Instruction | = | address | (HERE) | | If Carry<br>PC | = | 1;<br>address | (HERE + 12) | | If Carry<br>PC | = | 0;<br>address | (HERE + 2) | | BCF | Bit Clear | f | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|------|--| | Syntax: | BCF f, b | {,a} | | | | | Operands: | $0 \le f \le 255$<br>$0 \le b \le 7$<br>$a \in [0,1]$ | | | | | | Operation: | $0 \to f {<} b {>}$ | | | | | | Status Affected: | None | | | | | | Encoding: | 1001 | bbba | ffff | ffff | | | Description: | Bit 'b' in reg | gister 'f' i | s cleared. | | | | | If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). | | | | | | | If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | Words: Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: BCF FLAG REG, 7, 0 Before Instruction $FLAG_REG = C7h$ After Instruction $FLAG_REG = 47h$ | BN | Branch if Negative | |-----------|--------------------| | Syntax: | BN n | | Operands: | -128 ≤ n ≤ 127 | Operation: if Negative bit is '1' $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1110 0110 nnnn nnnn Description: If the Negative bit is '1', then the program will branch. The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. Words: Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | ʻn' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE Jump Before Instruction PC address (HERE) After Instruction If Negative PC address (Jump) If Negative PC address (HERE + 2) | BNC | Branch if Not Carry | | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | BNC n | | | | | | Operands: | -128 ≤ n ≤ 127 | | | | | | Operation: | if Carry bit is '0' $(PC) + 2 + 2n \rightarrow PC$ | | | | | | Status Affected: | None | | | | | | Encoding: | 1110 0011 nnnn nnnn | | | | | | Description: | If the Carry bit is '0', then the program will branch. | | | | | | | The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. | | | | | | Words: | 1 | | | | | | Cycles: | 1(2) | | | | | | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | | Example: | HERE | BNC | Jump | | |-----------------------------------------|------------------|--------------------------------|-------------------|------| | Before Instruction PC After Instruction | = | address | (HERE) | | | If Carry<br>PC<br>If Carry<br>PC | =<br>=<br>=<br>= | 0;<br>address<br>1;<br>address | (Jump)<br>(HERE + | - 2) | | BNN | I | Branch if | Branch if Not Negative | | | | | | |-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----|-------------|---|--|--| | Synta | ax: | BNN n | BNN n | | | | | | | Oper | ands: | -128 ≤ n ≤ | $-128 \le n \le 127$ | | | | | | | Oper | ation: | if Negative<br>(PC) + 2 + | | | | | | | | Statu | s Affected: | None | | | | | | | | Enco | ding: | 1110 | 0111 | nnr | in nnnr | 1 | | | | Desc | eription: | • | If the Negative bit is '0', then the program will branch. | | | | | | | | | The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. | | | | | | | | Word | ls: | 1 | | | | | | | | Cycle | es: | 1(2) | | | | | | | | QC | ycle Activity: | | | | | | | | | If Ju | mp: | | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | | Decode | Read literal | Proces | ss | Write to Po | 0 | | | | | Decode | Read literal | Process | Write to PC | |-------|-----------|--------------|-----------|-------------| | | | 'n' | Data | | | | No | No | No | No | | | operation | operation | operation | operation | | If No | Jump: | | | | | | 01 | Ω2 | Ο3 | Ο4 | | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | BNN Jump | Before Instruction PC | = | address | (HERE) | |-----------------------|---|---------|------------| | After Instruction | | | (112112) | | If Negative | = | 0; | | | PC | = | address | (Jump) | | If Negative | = | 1; | | | PC | = | address | (HERE + 2) | HERE Example: | BNOV Branch if Not Overflow | | | | | | | | |-----------------------------|-------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------|--------------------------------|---------------------|--| | Synta | ax: | BNOV n | BNOV n | | | | | | Oper | ands: | -128 ≤ n ≤ 127 | | | | | | | Oper | ation: | | if Overflow bit is '0' $(PC) + 2 + 2n \rightarrow PC$ | | | | | | Statu | s Affected: | None | | | | | | | Enco | ding: | 1110 | 0101 | nnr | nn | nnnn | | | Description: | | If the Overf program wi The 2's cor added to th incremente instruction, PC + 2 + 2 two-cycle ir | II branch nplemen e PC. Sir d to fetch the new n. This in | t numl<br>nce the<br>n the r<br>addre | ber "<br>e PC<br>next<br>ess w | 2n' is<br>will have | | | Word | ls: | 1 | | | | | | | Cycles: | | 1(2) | | | | | | | Q Cycle Activity: | | | | | | | | | If Jump: | | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | Decode | Read literal | Proce | | Wri | te to PC | | | | Φ. | <b>%</b> - | Q,U | α. | | |-------------|-----------|--------------|-----------|-------------|--| | | Decode | Read literal | Process | Write to PC | | | | | 'n' | Data | | | | | No | No | No | No | | | | operation | operation | operation | operation | | | If No Jump: | | | | | | | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | | Example: | HERE | BNOV | Jump | |--------------------|------------|---------|------------| | Before Instruction | on | | | | PC | = | address | (HERE) | | After Instruction | 1 | | | | If Overflow | <i>'</i> = | 0; | | | PC | = | address | (Jump) | | If Overflow | / = | 1; | | | PC | = | address | (HERE + 2) | | BNZ | Branch if Not Zero | | | | | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--| | Syntax: | BNZ n | | | | | | Operands: | -128 ≤ n ≤ 127 | | | | | | Operation: | if Zero bit is '0' $(PC) + 2 + 2n \rightarrow PC$ | | | | | | Status Affected: | None | | | | | | Encoding: | 1110 | 0001 | nnnn | nnnn | | | Description: | If the Zero bit is '0', then the program will branch. | | | | | | | The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. | | | | | | Words: | 1 | | | | | | Cycles: | 1(2) | | | | | | Q Cycle Activity:<br>If Jump: | | | | | | | Ω1 | Ω2 | O.3 | } | Ω4 | | | | Q1 | Q2 | Q3 | Q4 | |-------|-----------|--------------|-----------|-------------| | | Decode | Read literal | Process | Write to PC | | | | ʻn' | Data | | | | No | No | No | No | | | operation | operation | operation | operation | | If No | Jump: | | | _ | | | Q1 | Q2 | Q3 | Q4 | | | QT | Q2 | Q3 | Q4 | |---|--------|--------------|-----------------|-----------------| | | Decode | Read literal | Process<br>Data | No<br>operation | | , | | | 24.4 | oporano | BNZ Jump | Before Instruction PC After Instruction | = | address | (HERE) | | |-----------------------------------------|-------------|---------------------|-----------|---| | If Zero<br>PC<br>If Zero | =<br>=<br>= | 0;<br>address<br>1; | | | | PC: | = | address | (HERE + 2 | ١ | HERE Example: Syntax: BRA n Operands: $-1024 \leq n \leq 1023$ Operation: $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1101 nnnn nnnn Description: Add the 2's complement number '2n' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is a two-cycle instruction. 0nnn Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | Example: HERE BRA Jump Before Instruction address (HERE) After Instruction PC address (Jump) | BSF | Bit Set f | Bit Set f | | | |------------------|-------------------------------------------------------|--------------|------------|----------| | Syntax: | BSF f, b | {,a} | | | | Operands: | $0 \le f \le 255$<br>$0 \le b \le 7$<br>$a \in [0,1]$ | 5 | | | | Operation: | $1 \rightarrow f {<} b {>}$ | | | | | Status Affected: | None | | | | | Encoding: | 1000 | bbba | ffff | ffff | | Description: | Bit 'b' in re | gister 'f' i | s set. | | | | If 'a' is '∩' | the Acces | ss Bank is | selected | If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $f \le 95$ (5Fh). See Section 25.2.3 "Byte-Oriented and **Bit-Oriented Instructions in Indexed** Literal Offset Mode" for details. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: FLAG\_REG, 7, 1 BSF Before Instruction FLAG\_REG 0Ah After Instruction FLAG\_REG = 8Ah | BTFSC | Bit Test Fi | le, Skip if Cl | ear | BTF | SS | Bit Test Fi | le, Skip if Se | t | |-----------------|---------------------------------------------------------|-------------------------------------|--------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | Syntax: | BTFSC f, b | {,a} | | Synta | ix: | BTFSS f, b | {,a} | | | Operands: | $0 \le f \le 255$<br>$0 \le b \le 7$<br>$a \in [0,1]$ | | | Opera | ands: | $0 \le f \le 255$<br>$0 \le b < 7$<br>$a \in [0,1]$ | | | | Operation: | skip if (f <b>)</b> | = 0 | | Opera | ation: | skip if (f <b>)</b> | = 1 | | | Status Affected | : None | | | Statu | s Affected: | None | | | | Encoding: | 1011 | bbba ff | ff ffff | Enco | ding: | 1010 | bbba ff: | ff ffff | | Description: | | | Desc | ription: | instruction is<br>the next instruction and a NOP is<br>this a two-cy<br>If 'a' is '0', the<br>'a' is '1', the<br>GPR bank (of<br>If 'a' is '0' an<br>set is enable<br>in Indexed L<br>mode whene<br>See Section<br>Bit-Oriented | d the extended<br>d, this instructi<br>iteral Offset Ad<br>ever f ≤ 95 (5Fh<br>a 25.2.3 "Byte-<br>d Instructions | 'b' is '1', then during the in is discarded tead, making it is selected. If it is select the id instruction ton operates iddressing in). Oriented and in Indexed | | | | | et Mode" for d | letails. | | | | et Mode" for d | etails. | | Words: | 1 | | | Word | | 1 | | | | Cycles: | | ycles if skip an<br>a 2-word instru | | Cycle | es: | • | cles if skip and<br>2-word instruc | | | Q Cycle Activit | iy: | | | Q Cy | cle Activity: | | | | | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | Decode | e Read register 'f' | Process<br>Data | No operation | | Decode | Read register 'f' | Process<br>Data | No operation | | If skip: | | | | If ski | p: | | | | | Q1 | Q2 | Q3 | Q4 | ı | Q1 | Q2 | Q3 | Q4 | | No | No | No | No | | No | No | No | No | | operation | on operation owed by 2-word ins | operation | operation | lf cki | operation | operation by 2-word ins | operation | operation | | Q1 | Q2 | Q3 | Q4 | II SKI | Q1 | Q2 | Q3 | Q4 | | No | No No | No No | No No | | No | No No | No No | No No | | operation | | operation | operation | | operation | operation | operation | operation | | No | No | No | No | | No | No | No | No | | operation | on operation | operation | operation | | operation | operation | operation | operation | | Example: | HERE B'<br>FALSE :<br>TRUE : | TFSC FLAC | G, 1, 0 | <u>Exam</u> | nple: | HERE BTFALSE : | rfss flag | , 1, 0 | | If FL/ | = add<br>uction<br>AG<1> = 0;<br>PC = add<br>AG<1> = 1; | lress (HERE) | ) | | Before Instruction PC After Instruction If FLAG< PC If FLAG< PC PC | = add<br>on<br>1> = 0;<br>= add<br>1> = 1; | ress (HERE) ress (FALSE) ress (TRUE) | | | BTG | i | Bit Toggle f | | | | | |-------|----------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------|-------------------------------------------|-----------------------------------------------| | Synta | ax: | BTG f, b {, | BTG f, b {,a} | | | | | Oper | ands: | $0 \le f \le 255$<br>$0 \le b < 7$<br>$a \in [0,1]$ | 0 ≤ b < 7 | | | | | Oper | ation: | $(\overline{f}) \to f<$ | :b> | | | | | Statu | s Affected: | None | | | | | | Enco | oding: | 0111 | bbba | ff | ff | ffff | | Desc | cription: | Bit 'b' in data memory location 'f' is inverted. | | | 'f' is | | | | | If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). | | | | | | | | If 'a' is '0' a<br>set is enab<br>in Indexed<br>mode wher<br>Section 25<br>Bit-Oriente<br>Literal Offs | led, this ir<br>Literal Off<br>never f ≤ 9<br>5.2.3 "Byt<br>ed Instruc | nstructiset A<br>55 (5F<br>e-Ori | ction<br>ddre<br>h). S<br>iente<br>s in l | operates<br>essing<br>See<br>d and<br>Indexed | | Word | ds: | 1 | | | | | | Cycle | es: | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | | Q4 | | | Decode | Read register 'f' | Proces<br>Data | | | Vrite<br>jister 'f' | Example: BTG PORTC, 4, 0 Before Instruction: PORTC = 0111 0101 [75h] After Instruction: PORTC = 0110 0101 [65h] **BOV Branch if Overflow** BOV n Syntax: Operands: $-128 \le n \le 127$ Operation: if Overflow bit is '1' $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1110 0100 nnnn nnnn Description: If the Overflow bit is '1', then the program will branch. > The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a > > two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE Jump BOV Before Instruction PC address (HERE) After Instruction If Overflow address (Jump) If Overflow address (HERE + 2) PC + 2 + 2n. This instruction is then a | BZ | Branch if Zero | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Syntax: | BZ n | | | | Operands: | -128 ≤ n ≤ 127 | | | | Operation: | if Zero bit is '1' (PC) + 2 + 2n $\rightarrow$ PC | | | | Status Affected: | None | | | | Encoding: | 1110 0000 nnnn nnnn | | | | Description: | If the Zero bit is '1', then the program will branch. | | | | | The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be | | | Words: Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'n' | Data | | | No | No | No | No | | operation | operation | operation | operation | two-cycle instruction. If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | 'n' | Data | operation | Example: HERE Jump Before Instruction PC address (HERE) After Instruction If Zero PC address (Jump) If Zero PC address (HERE + 2) CALL k {,s} Syntax: Operands: $0 \leq k \leq 1048575$ $s \in \left[0,1\right]$ Operation: (PC) + $4 \rightarrow TOS$ , > $k \rightarrow PC < 20:1>$ , if s = 1 $(W) \rightarrow WS$ , (Status) → STATUSS, $(BSR) \rightarrow BSRS$ Status Affected: None Encoding: 1st word (k<7:0>) 2nd word(k<19:8>) kkkk<sub>0</sub> 1110 110s k<sub>7</sub>kkk kkkk<sub>8</sub> 1111 k<sub>19</sub>kkk kkkk Description: Subroutine call of entire 2-Mbyte memory range. First, return address (PC + 4) is pushed onto the return stack. If 's' = 1, the W, Status and BSR registers are also pushed into their respective shadow registers, WS, STATUSS and BSRS. If 's' = 0, no update occurs (default). Then, the 20-bit value 'k' is loaded into PC<20:1>. CALL is a two-cycle instruction. Words: 2 2 Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|------------------------|------------------|-------------------------| | Decode | Read literal 'k'<7:0>. | Push PC to stack | Read literal 'k'<19:8>, | | | K < 7.02, | Stack | Write to PC | | No | No | No | No | | operation | operation | operation | operation | Example: HERE CALL THERE, 1 Before Instruction PC address (HERE) After Instruction PC TOS address (THERE) address (HERE + 4) WS W BSR BSRS = STATUSS= Status | CLRF | Clear f | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Syntax: | CLRF f {,a} | | | | Operands: | $\begin{aligned} 0 &\leq f \leq 255 \\ a &\in [0,1] \end{aligned}$ | | | | Operation: | $\begin{array}{l} 000h \rightarrow f \\ 1 \rightarrow Z \end{array}$ | | | | Status Affected: | Z | | | | Encoding: | 0110 101a ffff ffff | | | | Description: | Clears the contents of the specified register. If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the | | | | | GPR bank (default). | | | | | If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | Words: | 1 | | | | Cycles: | 1 | | | | Decode | Read | Process | Write | |--------|--------------|---------|-------------| | | register 'f' | Data | register 'f | | | | | | Q3 Example: CLRF FLAG\_REG,1 Q2 Before Instruction FLAG\_REG 5Ah After Instruction FLAG\_REG 00h Q Cycle Activity: Q1 **CLRWDT Clear Watchdog Timer** CLRWDT Operands: None Syntax: Operation: $000h \rightarrow WDT$ , 000h → WDT postscaler, $1 \rightarrow \overline{TO}$ $1 \rightarrow \overline{PD}$ $\overline{\mathsf{TO}}, \overline{\mathsf{PD}}$ Status Affected: Encoding: 0000 0000 0000 0100 > CLRWDT instruction resets the Watchdog Timer. It also resets the postscaler of the WDT. Status bits TO and PD are set. Words: Cycles: 1 Q Cycle Activity: Description: | Q1 | Q2 | Q3 | Q4 | |--------|-----------|---------|-----------| | Decode | No | Process | No | | | operation | Data | operation | 1 Example: CLRWDT Before Instruction WDT Counter After Instruction **WDT** Counter 00h WDT Postscaler TO PD 0 1 **CPFSEQ** Operands: Operation: Encoding: Status Affected: No operation Before Instruction PC Address If REG PC If REG PC W REG After Instruction Example: No operation HERE NEQUAL EQUAL Syntax: | COMF | Complement f | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | COMF f {,d {,a}} | | | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | Operation: | $(\overline{f}) \to dest$ | | | | | | Status Affected: | N, Z | | | | | | Encoding: | 0001 11da ffff ffff | | | | | | Description: | The contents of register 'f' are complemented. If 'd' is '1', the result is stored in W. If 'd' is '0', the result is stored back in register 'f' (default). If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | | | | | | | Q1 | Q2 Q3 Q4 | | | | | | Decode | Read Process Write to register 'f' Data destination | | | | | | Example: | COMF REG, 0, 0 | | | | | | | ŭ | | | | | | | |---------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--| | Desc | ription: | location 'f' to<br>performing<br>If 'f' = W, th<br>discarded a<br>instead, ma<br>instruction.<br>If 'a' is '0', th<br>GPR bank (<br>If 'a' is '0' and | If 'a' is '0', the Access Bank is selected. If 'a' is '0', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction | | | | | | | | set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | | Word | ls: | 1 | | | | | | | Cycle | es: | 1(2) | | | | | | | • | | Note: 3 cycles if skip and followed | | | | | | | | | by a 2-word instruction. | | | | | | | Q C | ycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | Q4 | | | | | | Decode | Read | Process | No | | | | | | | register 'f' | Data | operation | | | | | If sk | ip: | | | | | | | | ı | Q1 | Q2 | Q3 | Q4 | | | | | | No | No | No | No | | | | | | operation | operation | operation | operation | | | | | If skip and followed by 2-word instruction: | | | | | | | | | I | Q1 | Q2 | Q3 | Q4 | | | | | | No | No | No | No | | | | | | operation | operation | operation | operation | | | | Compare f with W, Skip if f = W ffff ffff f {,a} 001a CPFSEQ $0 \le f \le 255$ $a \in [0,1]$ (f) - (W),skip if (f) = (W)(unsigned comparison) None 0110 operation Address (EQUAL) W; Address (NEQUAL) HERE W; CPFSEQ REG, 0 operation Before Instruction REG After Instruction REG W 13h 13h ECh | CPFSGT | Compare | f with W, SI | kip if f > W | CPF | SLT | Compare | f with W, Sk | cip if f < W | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------|-------------|------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------| | Syntax: | CPFSGT | f {,a} | | Synta | ax: | CPFSLT | f {,a} | | | Operands: | $0 \le f \le 255$ $a \in [0,1]$ | | | Oper | ands: | $0 \le f \le 255$<br>$a \in [0,1]$ | | | | Operation: | (f) - (W),<br>skip if $(f) > 0$<br>(unsigned of | (W)<br>comparison) | | Oper | ation: | (f) - (W),<br>skip if $(f) <$ | (W)<br>comparison) | | | Status Affected: | None | | | Statu | is Affected: | None | , , | | | Encoding: | 0110 | 010a ff | ff ffff | | oding: | 0110 | 000a ffi | ff ffff | | Description: | location 'f' t | the contents on<br>the contents<br>an unsigned s | • | | cription: | Compares location 'f' t | the contents of<br>to the contents | data memory<br>of W by | | | contents of<br>instruction i | WREG, then is discarded a stead, making | nd a NOP is | | | If the conte<br>contents of<br>instruction | an unsigned s<br>nts of 'f' are le<br>W, then the fe<br>is discarded an<br>astead, making | ss than the<br>etched<br>nd a NOP is | | | If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction | | | | If 'a' is '0', t | he Access Bai<br>he BSR is use | | | | | | | ction operates | Word | ds: | 1 | | | | | | Literal Offset | • | Cycle | es: | 1(2) | | | | | | never f ≤ 95 (5<br>. <b>2.3 "Byte-Or</b> | , | | | | cycles if skip a | | | | | ed Instruction | | | | by | a 2-word instr | uction. | | | Literal Offs | set Mode" for | details. | QC | ycle Activity: | | | | | Words: | 1 | | | | Q1 | Q2 | Q3 | Q4 | | Cycles: | 1(2) | | | | Decode | Read | Process | No | | | | cycles if skip a | | If old | in: | register 'f' | Data | operation | | | by | a 2-word insti | ruction. | lf sk | • | 00 | 02 | 04 | | Q Cycle Activity: | 00 | 00 | 0.4 | | Q1<br>No | Q2<br>No | Q3<br>No | Q4<br>No | | Q1<br>Decode | Q2<br>Read | Q3<br>Process | Q4<br>No | | operation | operation | operation | operation | | Decode | register 'f' | Data | operation | lf sk | ip and followe | d by 2-word in | <u> </u> | | | If skip: | | I. | | | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | No | No | No | No | | No | No | No | No | | operation | operation | operation | operation | | operation | operation | operation | operation | | No | No | No | No | | If skip and followe | | | 04 | | operation | operation | operation | operation | | Q1<br>No | Q2<br>No | Q3<br>No | Q4<br>No | _ | | | | | | operation | operation | operation | operation | <u>Exar</u> | nple: | | CPFSLT REG, | 1 | | No | No | No | No | | | | :<br>: | | | operation | operation | operation | operation | | Before Instruc | | | | | Example: | HERE<br>NGREATER | CPFSGT RE | EG, 0 | | PC<br>W<br>After Instruction | = Ac<br>= ? | ldress (HERE | ) | | | GREATER | : | | | If REG | < W: | | | | Before Instruc | ction | | | | PC | = Ad | dress (LESS | ) | | PC<br>W | = Ad<br>= ? | ldress (HERE | ) | | If REG<br>PC | ≥ W;<br>= Ac | ;<br> dress (NLES: | S) | | After Instruction If REG | | | | | | | , | , | | PC<br>If REG<br>PC | = Ad<br>≤ W; | dress (GREA | | | | | | | | DAW Decimal Adjust W Register | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|------------| | Syntax: | DAW | | | | | Operands: | None | | | | | Operation: | If [W<3:0>:<br>(W<3:0>) +<br>else<br>(W<3:0>) - | $6 \rightarrow W < 3$ | :0>; | n | | | If [W<7:4>>9] or [C = 1] then $(W<7:4>) + 6 \rightarrow W<7:4>$ ; $C = 1$ ; else $(W<7:4>) \rightarrow W<7:4>$ ; | | | | | Status Affected: C | | | | | | Encoding: | 0000 | 0000 | 0000 01 | | | Description: DAW adjusts the eight-bit value in W resulting from the earlier addition of variables (each in packed BCD form and produces a correct packed BCD result | | | ion of two<br>D format) | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | | Q4 | | Decode | Read<br>register W | Proces<br>Data | S | Write<br>W | | Example 1: | | | ı | | | Example 1: | |------------| |------------| DAW #### Before Instruction A5h W C DC After Instruction W C DC 05h 1 Example 2: Before Instruction CEh W C DC After Instruction = = = 34h | DEC | F | Decrement f | | | | | |---------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|---|-------------------| | Synta | ax: | DECF f {, | d {,a}} | | | | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | Oper | ation: | $(f)-1 \rightarrow dest$ | | | | | | Statu | s Affected: | C, DC, N, OV, Z | | | | | | Enco | ding: | 0000 | 01da | fff | f | ffff | | Desc | ription: | Decrement register 'f'. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f' (default). | | | | | | | | If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). | | | | | | | | If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | Word | ls: | 1 | | | | | | Cycles: | | 1 | | | | | | Q C | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 1 | | Q4 | | | Decode | Read register 'f' | Proce<br>Data | | | rite to stination | Example: DECF CNT, 1, 0 Before Instruction CNT Z 01h 0 After Instruction CNT Z 00h 1 | DECFSZ | Decremen | nt f, Skip if ( | ) | DCF | SNZ | Decremen | nt f, Skip if ı | not 0 | |---------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------| | Syntax: | DECFSZ f | f {,d {,a}} | | Synta | ax: | DCFSNZ | f {,d {,a}} | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | $d \in [0,1]$ | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | Operation: | ` ' | (f) $-1 \rightarrow dest$ ,<br>skip if result = 0 | | Oper | ation: | (f) $-1 \rightarrow de$ skip if resul | • | | | Status Affected: | None | | | Statu | s Affected: | None | | | | Encoding: | 0010 | 11da ff | ff ffff | Enco | ding: | 0100 | 11da ff | ff ffff | | Description: | decremente<br>placed in W | ts of register 'ed. If 'd' is '0',<br>/. If 'd' is '1', the control of | the result is<br>ne result is | Desc | ription: | decremente<br>placed in W | ts of register 'ed. If 'd' is '0', /. If 'd' is '1', the in register 'f' | the result is<br>ne result is | | | which is alroand a NOP i<br>it a two-cyc | le instruction. | | | If the result is not '0', the nex instruction which is already for discarded and a NOP is exect instead, making it a two-cyclometric instruction. | | dy fetched is<br>xecuted | | | | If 'a' is '1', tl<br>GPR bank | he BSR is use<br>(default). | d to select the | | | If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). | | | | | in Indexed I<br>mode when<br>Section 25<br>Bit-Oriente | ed, this instruction of the control | Fh). See<br>iented and<br>is in Indexed | | | If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed | | | | Words: | 1 | | | | | Literal Offs | set Mode" for | details. | | Cycles: | 1(2) | | | Word | ls: | 1 | | | | | | cycles if skip a<br>a 2-word inst | | Cycle | es: | 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. | | | | Q Cycle Activity: | 00 | 00 | 0.4 | 0.0 | ycle Activity: | ~) | a = | | | Q1<br>Decode | Q2<br>Read | Q3<br>Process | Q4<br>Write to | ן . | Q1 | Q2 | Q3 | Q4 | | Decode | register 'f' | Data | destination | | Decode | Read | Process | Write to | | If skip: | | • | 1 | • | | register 'f' | Data | destination | | Q1 | Q2 | Q3 | Q4 | lf sk | ip: | | | | | No | No | No | No | l . | Q1 | Q2 | Q3 | Q4 | | operation | operation | operation | operation | ] | No operation | No operation | No operation | No operation | | If skip and follow | ea by 2-word in:<br>Q2 | struction:<br>Q3 | Q4 | lf sk | • | d by 2-word in: | | operation | | No | No No | No No | No | 1 | Q1 | Q2 | Q3 | Q4 | | operation | operation | operation | operation | | No | No | No | No | | No | No | No | No | | operation | operation | operation | operation | | operation | operation | operation | operation | ] | No operation | No operation | No operation | No<br>operation | | Example: | HERE | DECFSZ<br>GOTO | CNT, 1, 1<br>LOOP | <u>Exan</u> | nple: | ZERO | DCFSNZ TEN<br>: | ИР, 1, O | | Before Instru<br>PC<br>After Instruct | = Address | S (HERE) | | | Before Instruc | etion = | ? | | | CNT | = CNT - 1 | 1 | | | After Instruction | | TENE | | | If CNT<br>PC | = 0;<br>C = Address | S (CONTINUE | Ξ) | | TEMP<br>If TEMP | = = | TEMP – 1,<br>0; | | | If CNT<br>PC | <b>≠</b> 0; | S (HERE + 2 | | | PC<br>If TEMP<br>PC | =<br>≠<br>= | Address () 0; Address () | | | GOTO | Unconditional Branch | | | | |-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | GOTO k | | | | | Operands: | $0 \leq k \leq 1048575$ | | | | | Operation: | $k \rightarrow PC < 20:1 >$ | | | | | Status Affected: | None | | | | | Encoding:<br>1st word (k<7:0>)<br>2nd word(k<19:8>) | 1110 1111 k <sub>7</sub> kkk kkkk <sub>0</sub> 1111 k <sub>19</sub> kkk kkkk kkkk <sub>8</sub> | | | | | Description: | GOTO allows an unconditional branch anywhere within entire 2-Mbyte memory range. The 20-bit value 'k' is loaded into PC<20:1>. GOTO is always a two-cycle instruction. | | | | Words: Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------------|------------------------|-----------------|-------------------------------------------| | Decode | Read literal 'k'<7:0>, | No<br>operation | Read literal<br>'k'<19:8>,<br>Write to PC | | No operation | No operation | No operation | No operation | Example: GOTO THERE After Instruction PC = Address (THERE) 2 2 | INCI | F | Increment f | | | | | | |-------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---|---------------------|--|--| | Synta | ax: | INCF f {, | d {,a}} | | | | | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | | Oper | ation: | $(f) + 1 \rightarrow d$ | est | | | | | | Statu | s Affected: | C, DC, N, | OV, Z | | | | | | Enco | ding: | 0010 | 0010 10da ffff ffff | | | | | | Desc | ription: | The contents of register 'f' are incremented. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register 'f' (default). If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | | Word | ls: | 1 | 1 | | | | | | Cycle | es: | 1 | | | | | | | QC | ycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | } | Q4 | | | | | Decode | Read register 'f' | Proce<br>Data | | Write to estination | | | | INCF | | CNT, | 1, | 0 | |-------------------------------|--------------------------------------|-------|-------|-------| | Before Instruction CNT = FFh | | | | | | = = = | 0<br>?<br>? | | | | | on | · | | | | | = | 00h | | | | | = | 1 | | | | | = | 1 | | | | | | etion<br>=<br>=<br>=<br>=<br>=<br>on | etion | etion | etion | | Encoding: Description: The contents of register 'f' are incremented. If 'd' is 'o', the result is placed in W. If 'd' is 'a', the result is placed back in register 'f' (default). If the result is 'o', the next instruction which is already fetched is discarded and a NoP is executed instead, making it a two-cycle instruction. If 'a' is 'o', the Access Bank is selected. If 'a' is 'o', the Access Bank is selected. If 'a' is 'o' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. Words: 1 (2) Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: Q1 Q2 Q3 Q4 No No No No No No No No operation ope | INCF | SZ | Incremen | t f, Skip if 0 | | INF | SNZ | Incremen | t f, Skip if n | ot 0 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------|-------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | Operands: 0 ≤ f ≤ 255<br>d ∈ [0,1]<br>a ∈ [0,1] Operands: 0 ≤ f ≤ 255<br>d ∈ [0,1]<br>a ∈ [0,1] 0 ∈ [0,1]<br>d ∈ [0,1] Operation: (f) + 1 → dest,<br>skip if result = 0 Operation: (f) + 1 → dest,<br>skip if result ± 0 Status Affected: None Status Affected: None Encoding: 0011 11da ffff ffff fffff Description: The contents of register ff are incremented. If 'd is '0', the result is placed back in register ff (default). If the result is '0', the Accoss Grade and a Nos is executed in stead, making it a two-cycle instruction. If 's is '1', the Accoss Bank is selected. If 'a' is '0', the Accoss Bank is selected. If 'a' is '0', the Accoss Bank is selected. If 'a' is '0', the Accoss Bank is selected. If 'a' is '0', the Accoss Bank is selected. If 'a' is '0', the Accoss Grade and a Nos in several experimental contraction on set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever ff ≤ 95 (5fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. Words: 1 Words: 1 Cycles: 1(2) Qcycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. If skip: 1/2 Q Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. If skip: 1/2 Q Cycle Activity: 1/2 Q Cycles: 1/2 Q Cycles: 1/2 Q Cycle Activity: 1/2 Q Cycle Activity: 1/2 Q Cycles: 1/2 Q Cycle Acti | Synta | ax: | INCFSZ f | {,d {,a}} | | Synt | ax: | INFSNZ | f {,d {,a}} | | | Status Affected: None Encoding: Description: The contents of register "f are incremented. If "di is "0", the result is placed and w. If "d' is "1", the result is placed back in register "f (default). If the result is "0", the next instruction which is already fetched is discarded and a NoP is executed instruction. If "a' is "0", the Access Bank is selected. If "a' is "0", and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Mode" for details. Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. If skip: Q C ycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to register "f Data destination operation oper | Opera | ands: | $0 \le f \le 255$ $d \in [0,1]$ | | | Ope | rands: | $d\in \left[ 0,1\right]$ | | | | Status Affected: None Encoding: | Opera | ation: | ` ' | • | | Ope | ration: | ` ' | | | | Encoding: Oo11 11da fffff fffff | Statu | s Affected: | • | | | Statu | us Affected: | None | | | | Description: The contents of register "I are incremented. If "d" is "0", the result is placed in W. If "d" is "1", the result is placed back in register "I" (default). If the result is "0", the heavit instruction which is already fetched is discarded and a NoP is executed instead, making it a two-cycle instruction. If "a" is "1", the BSR is used to select the GPR bank (default). If "a" is "1", the BSR is used to select the GPR bank (default). If "a" is "0" and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. Words: 1 | | | | 11do ff | f | Enco | oding: | 0100 | 10da ff | ff ffff | | If the result is '0', the next instruction which is already fetched is discarded and a NOP is executed instead, making it a two-cycle instruction. If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f < 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: Q1 Q2 Q3 Q4 No | | • | The conten incremented placed in W | ts of register 'f<br>d. If 'd' is '0', tl<br>/. If 'd' is '1', th | are<br>he result is<br>ne result is | Desc | cription: | incremente<br>placed in V<br>placed bac | ed. If 'd' is '0', t<br>V. If 'd' is '1', th<br>k in register 'f' | he result is<br>ne result is<br>(default). | | If 'a' is '1', the BSR is used to select the GPR bank (default). (default) | | | which is alroand a NOP it a two-cyc | eady fetched in<br>is executed instruction. | s discarded<br>stead, making | | | instruction<br>discarded a<br>instead, ma | which is alread<br>and a NOP is e | dy fetched is<br>xecuted | | set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. Words: 1 | | | If 'a' is '1', t | he BSR is use | | | | If 'a' is '1', t | he BSR is use | | | Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to register 'f' Data destination If skip: Q1 Q2 Q3 Q4 No No No No No Operation | | | set is enabl<br>in Indexed I<br>mode when<br>Section 25<br>Bit-Oriente | ed, this instruction the control of | ction operates<br>Addressing<br>Fh). See<br>iented and<br>s in Indexed | | | set is enab<br>in Indexed<br>mode wher<br>Section 25<br>Bit-Oriente | led, this instructions that the control of con | Addressing Fh). See iented and s in Indexed | | Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to register 'f' Data destination If skip: Q1 Q2 Q3 Q4 No No No No No Operation operation operation If skip and followed by 2-word instruction: Q1 Q2 Q3 Q4 No No No No No No Operation No No No No No No No Operation o | Word | s: | 1 | | | Wor | ds: | | 101 | dotailo. | | Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to register 'f' Data destination If skip: Q1 Q2 Q3 Q4 No No No No No No No operation If skip and followed by 2-word instruction: Q1 Q2 Q3 Q4 No No No No No No No operation operatio | Cycle | es: | 1(2) | | | Cvcl | es: | 1(2) | | | | Q1 Q2 Q3 Q4 Decode Read register 'f' Process Data destination Write to destination If skip: If skip: Q1 Q2 Q3 Q4 No No< | | | | | | .,. | | Note: 3 | cycles if skip a<br>a 2-word instr | | | Q1 Q2 Q3 Q4 Decode Read register 'f' Process Data destination Write to Decode Read Process register 'f' Decode Read Process register 'f' Process Proces | Q Cy | ycle Activity: | | | | QC | cycle Activity: | · | | | | register 'f' Data destination If skip: Q1 Q2 Q3 Q4 No No No No No No No operation operation operation If skip and followed by 2-word instruction: Q1 Q2 Q3 Q4 No No No No No No operation operation operation operation No No No No No No No operation operation operation No No No No No No No operation | | Q1 | Q2 | Q3 | Q4 | | | Q2 | Q3 | Q4 | | Q1 Q2 Q3 Q4 No No No No No No No Operation operation operation operation operation If skip and followed by 2-word instruction: Q1 Q2 Q3 Q4 No No No No No No Operation operation operation operation No No No No No No No Operation ope | | Decode | | | | | Decode | | Process<br>Data | Write to destination | | No No operation operation operation If skip and followed by 2-word instruction: Q1 Q2 Q3 Q4 No No No No No operation operation operation operation No No No No No operation operation operation operation No No No No No No operation Example: HERE INCFSZ CNT, 1, 0 Example: HERE INCFSZ CNT, 1, 0 Example: HERE INFSN ZERO : ZERO : Before Instruction PC = Address (HERE) RO NO NO Operation operation operation No No No No Operation operation operation Before Instruction PC = Address (HERE) | lf ski | ip: | | | | If sl | kip: | | | | | operation operation operation operation If skip and followed by 2-word instruction: Q1 Q2 Q3 Q4 No No No No No No operation operation operation operation operation operation operation No No No No No No operation Example: HERE INCFSZ CNT, 1, 0 Example: HERE INCFSZ CNT, 1, 0 Example: HERE INFSN ZERO SERO NZERO Before Instruction PC = Address (HERE) Definition operation operation operation operation Operation operation operation operation If skip and followed by 2-word instruction No No No No No No Operation | г | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | If skip and followed by 2-word instruction: Q1 Q2 Q3 Q4 No No No No No No operation | | | | | | | - | _ | No | No | | Q1 Q2 Q3 Q4 No No No No No No operation operation operation operation operation operation operation operation operation No No No No No operation operation operation Example: HERE INCFSZ CNT, 1, 0 Example: HERE INCFSZ CNT, 1, 0 Example: HERE INFSN ZERO : ZERO NZERO Before Instruction PC = Address (HERE) PC = Address (HERE) | 16 -1 : | | | | operation | | <u> </u> | | operation | operation | | No No operation operation operation operation No No No No No No operation operation operation No No No No No operation operation operation Example: HERE INCFSZ CNT, 1, 0 Example: HERE INFSN ZERO : ZERO NZERO Before Instruction PC = Address (HERE) No No No operation operation operation No operation operation operation operation No No No operation operation operation operation No No No No operation operati | II SKI | • | • | | 04 | It SI | • | • | | 0.4 | | operation opera | Ī | | | | | | | | Q3 | Q4 | | No No operation | | | | | | | | | No operation | No operation | | Example: HERE INCFSZ CNT, 1, 0 Example: HERE INFSN ZERO : ZERO NZERO Before Instruction PC = Address (HERE) Before Instruction PC = Address (HERE) | | • | | · · | <del>- '</del> | | · · | • | No | No | | NZERO : ZERO ZERO : NZERO Before Instruction PC = Address (HERE) BEFORE Instruction PC = Address (HERE) PC = Address (HERE) | | operation | operation | operation | operation | | operation | operation | operation | operation | | PC = Address (HERE) PC = Address (HE | <u>Exam</u> | nple: | NZERO | : | NT, 1, 0 | <u>Exar</u> | mple: | ZERO | INFSNZ REC | B, 1, 0 | | CNT = CNT + 1 REG = REG + 1 If CNT = 0; If REG ≠ 0; PC = Address (NZ If CNT ≠ 0; If REG = 0; PC = Address (NZERO) PC = Address (ZE | | PC<br>After Instruction<br>CNT<br>If CNT<br>PC<br>If CNT | = Address on = CNT + 7 = 0; = Address ≠ 0; | 1<br>S (ZERO) | | | PC After Instruction REG If REG PC If REG | = Addres on = REG + ≠ 0; = Addres = 0; | 1<br>s (NZERO) | | Data | IORLW | Inclusive OR Literal with W | | | | | | |-------------------|-----------------------------|---------------------------------------------------------------------------------------|------|-----------|--|--| | Syntax: | IORLW k | | | | | | | Operands: | $0 \le k \le 255$ | 5 | | | | | | Operation: | (W) .OR. k | (W) .OR. $k \rightarrow W$ | | | | | | Status Affected: | N, Z | | | | | | | Encoding: | 0000 | 1001 | kkkk | kkkk | | | | Description: | | The contents of W are ORed with the eight-bit literal 'k'. The result is placed in W. | | | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read | Proce | ss W | rite to W | | | Example: IORLW 35h literal 'k' $\begin{array}{cccc} \text{Before Instruction} & & & \\ W & = & 9\text{Ah} \\ \text{After Instruction} & & & \\ W & = & \text{BFh} \end{array}$ | IORWF | Inclusive | OR W w | ith f | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|-----------------------| | Syntax: | IORWF f | {,d {,a}} | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | Operation: | (W) .OR. (f | $\rightarrow$ dest | | | | Status Affected: | N, Z | | | | | Encoding: | 0001 | 00da | ffff | ffff | | Description: | Inclusive OR W with register 'f'. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register 'f' (default). If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and | | | | | | Bit-Oriente<br>Literal Offs | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | | Q4 | | Decode | Read register 'f' | Proces<br>Data | | /rite to<br>stination | Example: IORWF RESULT, 0, 1 Before Instruction RESULT = 13h W = 91h After Instruction RESULT = 13h W = 93h **LFSR** Load FSR Syntax: LFSR f, k $0 \le f \le 2$ Operands: $0 \le k \le 4095$ Operation: $k \to FSRf$ Status Affected: None Encoding: 1110 00ff $k_{11}kkk$ 1110 k<sub>7</sub>kkk 1111 0000 kkkk Description: The 12-bit literal 'k' is loaded into the file select register pointed to by 'f'. Words: 2 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|---------------| | Decode | Read literal | Process | Write | | | 'k' MSB | Data | literal 'k' | | | | | MSB to | | | | | FSRfH | | Decode | Read literal | Process | Write literal | | | 'k' LSB | Data | 'k' to FSRfL | Example: LFSR 2, 3ABh After Instruction FSR2H = 03hFSR2L = ABh | MOVF | Move f | | | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | Syntax: | MOVF f | {,d {,a}} | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | ; | | | | Operation: | $f \to \text{dest}$ | | | | | Status Affected: | N, Z | | | | | Encoding: | 0101 | 00da | ffff | ffff | | Description: | The conter a destination status of 'complaced in North placed back Location 'f 256-byte but in Irdexed in Indexed mode whe Section 2: | on depend'. If 'd' is W. If 'd' is W. If 'd' is ck in regis' can be abank. the Acceptable (default). and the expled, this is Literal Onever f \lequiv 100. | dent upon 'o', the res '1', the rester 'f' (defannywhere in ses Bank is is used to sextended in instruction ffset Addres 95 (5Fh). | the sult is sult is sult is ault). In the selected. Select the struction operates essing See | | | Bit-Orient<br>Literal Off | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | Example: MOVF REG, 0, 0 Q2 Read register 'f' Q3 Process Data Q4 Write W Before Instruction Q1 Decode REG = 22h W = FFh After Instruction REG = 22h W = 22h | MOVFF | Move f to | o f | | | |--------------------|----------------------------------------------|------------------------------|------|-------------------| | Syntax: | MOVFF f | <sub>s</sub> ,f <sub>d</sub> | | | | Operands: | $0 \le f_s \le 4095$<br>$0 \le f_d \le 4095$ | | | | | Operation: | $(f_s) \rightarrow f_d$ | | | | | Status Affected: | None | | | | | Encoding: | | | | | | 1st word (source) | 1100 | ffff | ffff | ffffg | | 2nd word (destin.) | 1111 | ffff | ffff | ffff <sub>d</sub> | | Description: | The contents of source register 'fs' are | | | | The contents of source register ' $f_s$ ' are moved to destination register ' $f_d$ '. Location of source ' $f_s$ ' can be anywhere in the 4096-byte data space (000h to FFFh) and location of destination ' $f_d$ ' can also be anywhere from 000h to FFFh. Either source or destination can be W (a useful special situation). MOVFF is particularly useful for transferring a data memory location to a peripheral register (such as the transmit buffer or an I/O port). The ${\tt MOVFF}$ instruction cannot use the PCL, TOSU, TOSH or TOSL as the destination register Words: 2 Cycles: 2 (3) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------------------------------|-----------------|---------------------------------| | Decode | Read<br>register 'f'<br>(src) | Process<br>Data | No<br>operation | | Decode | No<br>operation<br>No dummy<br>read | No<br>operation | Write<br>register 'f'<br>(dest) | Example: MOVFF REG1, REG2 Before Instruction REG1 = 33h REG2 = 11h After Instruction REG1 = 33h REG2 = 33h | MOVLB | Move Literal to Low Nibble in BSR | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | Syntax: | MOVLW | k | | | | Operands: | $0 \le k \le 25$ | 5 | | | | Operation: | $k \to BSR$ | | | | | Status Affected: | None | | | | | Encoding: | 0000 | 0001 | kkkk | kkkk | | Description: | The eight-bit literal 'k' is loaded into the Bank Select Register (BSR). The value of BSR<7:4> always remains '0', regardless of the value of k <sub>7</sub> :k <sub>4</sub> . | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | } | Q4 | Write literal 'k' to BSR Process Data Example: MOVLB 5 Read literal 'k' Before Instruction Decode BSR Register = 02h After Instruction BSR Register = 05h | MOVLW | Move Literal to W | | | | | |-------------------|-------------------|---------------|-------------|-----------|--| | Syntax: | MOVLW | k | | | | | Operands: | $0 \le k \le 25$ | 5 | | | | | Operation: | $k\toW$ | | | | | | Status Affected: | None | | | | | | Encoding: | 0000 | 1110 | kkkk | kkkk | | | Description: | The eight- | bit literal ' | k' is loade | d into W. | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | O Cycle Activity: | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|------------| | Decode | Read | Process | Write to W | | | literal 'k' | Data | | Example: MOVLW 5Ah After Instruction W = 5Ah | MOVWF | Move W | to f | | | |------------------|------------------------------------------------------------------------------------------|--------|------|------| | WOVWI | INIONG AA | 101 | | | | Syntax: | MOVWF | f {,a} | | | | Operands: | $0 \le f \le 255$ $a \in [0,1]$ | 5 | | | | Operation: | $(W) \to f$ | | | | | Status Affected: | None | | | | | Encoding: | 0110 | 111a | ffff | ffff | | Description: | Move data from W to register 'f'. Location 'f' can be anywhere in the 256-byte bank. | | | | | | If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the | | | | GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: MOVWF REG, 0 Before Instruction W = 4Fh REG = FFh After Instruction W = 4FhREG = 4Fh | MULLW | Multiply Literal with W | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | MULLW k | | | | | | Operands: | $0 \le k \le 255$ | | | | | | Operation: | (W) $x k \rightarrow PRODH:PRODL$ | | | | | | Status Affected: | None | | | | | | Encoding: | 0000 1101 kkkk kkkk | | | | | | Description: | An unsigned multiplication is carried out between the contents of W and the 8-bit literal 'k'. The 16-bit result is placed in the PRODH:PRODL register pair. PRODH contains the high byte. W is unchanged. None of the status flags are affected. Note that neither overflow nor carry is possible in this operation. A zero result | | | | | | 10/2 | is possible but not detected. | | | | | Words: 1 Cycles: 1 Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | |---|--------|-------------|---------|-----------| | Ī | Decode | Read | Process | Write | | | | literal 'k' | Data | registers | | | | | | PRODH: | | | | | | PRODL | Example: MULLW 0C4h Before Instruction $\begin{array}{ccc} W & = & E2h \\ PRODH & = & ? \\ PRODL & = & ? \\ After Instruction \end{array}$ W = E2h PRODH = ADh PRODL = 08h | MULWF | Multiply W with f | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | MULWF f {,a} | | | | | Operands: | $0 \le f \le 255$<br>$a \in [0,1]$ | | | | | Operation: | (W) $x(f) \rightarrow PRODH:PRODL$ | | | | | Status Affected: | None | | | | | Encoding: | 0000 001a ffff ffff | | | | | | out between the contents of W and the register file location 'f'. The 16-bit result is stored in the PRODH:PRODL register pair. PRODH contains the high byte. Both W and 'f' are unchanged. | | | | | | None of the status flags are affected. Note that neither overflow nor carry is possible in this operation. A zero result is possible but not detected. | | | | | | If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). | | | | | | If 'a' is '0' and the extended instruction set is enabled, this | | | | "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. Words: 1 Q Cycle Activity: Cycles: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | Write | | | register 'f' | Data | registers | | | | | PRODH: | | | | | PRODL | instruction operates in Indexed Literal Offset Addressing mode whenever $f \le 95$ (5Fh). See **Section 25.2.3** Example: MULWF REG, 1 Before Instruction W = C4h REG = B5h PRODH = ? PRODL = ? After Instruction W = C4h REG = B5h PRODH = 8Ah PRODL = 94h | NEGF | Negate f | | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | NEGF f {,a} | | | | | | Operands: | $0 \le f \le 255$<br>a $\in [0,1]$ | | | | | | Operation: | $(\overline{f}) + 1 \rightarrow f$ | | | | | | Status Affected: | N, OV, C, DC, Z | | | | | | Encoding: | 0110 110a ffff ffff | | | | | | Description: | Location 'f' is negated using two's complement. The result is placed in the data memory location 'f'. If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). | | | | | | | If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | Words: | 1 | | | | | Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: NEGF REG, 1 Before Instruction REG = 0011 1010 [3Ah] After Instruction REG = 1100 0110 [C6h] | NOF | • | No Operation | | | | | |-----------|-----------------------|--------------|--------|------|----|---------| | Synta | ax: | NOP | | | | | | Oper | ands: | None | | | | | | Oper | ation: | No operation | | | | | | Statu | Status Affected: None | | | | | | | Encoding: | | 0000 | 0000 | 000 | 0 | 0000 | | | | 1111 | XXXX | XXX | X | XXXX | | Desc | ription: | No operati | on. | | | | | Word | ls: | 1 | | | | | | Cycle | es: | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q | 3 | | Q4 | | | Decode | No | No No | | No | | | | | operation | operat | tion | op | eration | Example: None. | POP | Pop Top | Pop Top of Return Stack | | | | | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------|--|--|--| | Syntax: | POP | POP | | | | | | Operands: | None | None | | | | | | Operation: | $(TOS) \to b$ | $(TOS) \rightarrow bit bucket$ | | | | | | Status Affected: | None | None | | | | | | Encoding: | 0000 | 0000 00 | 00 0110 | | | | | Description: | The TOS value is pulled off the return stack and is discarded. The TOS value then becomes the previous value that was pushed onto the return stack. This instruction is provided to enable the user to properly manage the return stack to incorporate a software stack. | | | | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | Q4 | | | | | Decode | No operation | POP TOS<br>value | No operation | | | | | Example: | POP<br>GOTO | NEW | | | | | | Before Instruc<br>TOS<br>Stack (1 | etion<br>level down) | = 0031A<br>= 01433 | · <b>-</b> ·· | | | | 014332h NEW | PUSH | Push Top | of Ret | urn St | acl | ( | |-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------|-------------------------------------|---------------| | Syntax: | PUSH | | | | | | Operands: | None | | | | | | Operation: | (PC + 2) → | TOS | | | | | Status Affected: | None | | | | | | Encoding: | 0000 | 0000 | 000 | 0 | 0101 | | Description: | scription: The PC + 2 is pushed onto the top of the return stack. The previous TOS value is pushed down on the stack. This instruction allows implementing software stack by modifying TOS and then pushing it onto the return stack. | | | TOS<br>stack.<br>enting a<br>OS and | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | | | | | | | Q1 | Q2 | Q | 3 | | Q4 | | Decode | PUSH<br>PC + 2 onto<br>return stack | No<br>opera | | ор | No<br>eration | | Example: | PUSH | | | | | | Before Instru<br>TOS<br>PC | ction | - | 345Ah<br>)124h | | | | After Instruct<br>PC<br>TOS<br>Stack (1 | ion<br>level down) | = ( | 0126h<br>0126h<br>345Ah | | | After Instruction TOS PC | RCALL | Relative Call | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--| | Syntax: | RCALL n | | | | | | Operands: | $-1024 \le n \le 1023$ | | | | | | Operation: | $ (PC) + 2 \rightarrow TOS, $ $ (PC) + 2 + 2n \rightarrow PC $ | | | | | | Status Affected: | None | | | | | | Encoding: | 1101 | 1nnn | nnnn | nnnn | | | Description: | Subroutine call with a jump up to 1K from the current location. First, return address (PC + 2) is pushed onto the stack. Then, add the 2's complement number '2n' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is a two-cycle instruction. | | | | | | Words: | 1 | | | | | Words: 1 Cycles: 2 Q Cycle Activity: | _ | Q1 | Q2 | Q3 | Q4 | |---|-------------------------|-----------|-----------------|-------------| | | Decode Read literal 'n' | | Process<br>Data | Write to PC | | | PUSH PC to stack | | | | | | No | No | No | No | | | operation | operation | operation | operation | Example: HERE RCALL Jump Before Instruction PC = Address (HERE) After Instruction PC = Address (Jump) TOS = Address (HERE + 2) | RES | ET | Reset | | | | | | |------------------|----------------|----------------------------------------------------------------------|------------------------------------------------------------------|-----|----|------|--| | Syntax: | | RESET | RESET | | | | | | Operands: | | None | None | | | | | | Operation: | | | Reset all registers and flags that are affected by a MCLR Reset. | | | | | | Status Affected: | | All | All | | | | | | Enco | oding: | 0000 | 0000 | 111 | .1 | 1111 | | | Description: | | This instruction provides a way to execute a MCLR Reset in software. | | | | | | | Words: | | 1 | 1 | | | | | | Cycles: | | 1 | | | | | | | QC | ycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | Decode | Start | No | | | No | | Example: RESET After Instruction Registers = Reset Value Flags\* = Reset Value Reset operation operation #### RETFIE Return from Interrupt $\begin{tabular}{lll} Syntax: & RETFIE $ \{s\} \end{tabular} \\ Operands: & $s \in [0,1]$ \\ Operation: & (TOS) \rightarrow PC, \end{tabular}$ 1 → GIE/GIEH or PEIE/GIEL, $\text{if } S = 1 \\ (WS) \to W,$ $\begin{array}{l} (\text{STATUSS}) \rightarrow \text{Status}, \\ (\text{BSRS}) \rightarrow \text{BSR}, \end{array}$ PCLATU, PCLATH are unchanged. Status Affected: GIE/GIEH, PEIE/GIEL. Encoding: 0000 0000 0001 000s Description: Return from Interrupt. Stack is popped and Top-of-Stack (TOS) is loaded into the PC. Interrupts are enabled by setting either the high or low priority global interrupt enable bit. If 's' = 1, the contents of the shadow registers, WS, STATUSS and BSRS, are loaded into their corresponding registers, W, Status and BSR. If 's' = 0, no update of these registers occurs (default). Words: 1 2 Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|---------------------| | Decode | No | No | POP PC | | | operation | operation | from stack | | | | | Set GIEH or<br>GIEL | | No | No | No | No | | operation | operation | operation | operation | Example: RETFIE 1 After Interrupt RETLW Return Literal to W Syntax: RETLW k Operands: $0 \le k \le 255$ Operation: $k \to W$ , $(TOS) \to PC$ , PCLATU, PCLATH are unchanged Status Affected: None Encoding: 0000 1100 kkkk kkkk Description: W is loaded with the eight-bit literal 'k'. The program counter is loaded from the top of the stack (the return address). The high address latch (PCLATH) remains unchanged. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|-------------|-----------|-------------| | Decode | Read | Process | POP PC | | | literal 'k' | Data | from stack, | | | | | Write to W | | No | No | No | No | | operation | operation | operation | operation | #### Example: CALL TABLE ; W contains table ; offset value ; W now has ; table value : TABLE ADDWF PCL ; W = offset RETLW k0 ; Begin table RETLW k1 ; : RETLW kn ; End of table Before Instruction W = 07h After Instruction W = value of kn | RETURN | Return from Subroutine | | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|----|--| | Syntax: | RETURN | RETURN {s} | | | | | Operands: | $s\in \left[ 0,1\right]$ | | | | | | Operation: | $\begin{split} &(TOS) \to PC,\\ &if \ s = 1\\ &(WS) \to W,\\ &(STATUSS) \to Status,\\ &(BSRS) \to BSR,\\ &PCLATU, \ PCLATH \ are \ unchanged \end{split}$ | | | | | | Status Affected: | None | | | | | | Encoding: | 0000 0000 0001 001s | | | | | | Description: | Return from subroutine. The stack is popped and the top of the stack (TOS) is loaded into the program counter. If 's'= 1, the contents of the shadow registers, WS, STATUSS and BSRS, are loaded into their corresponding registers, W, Status and BSR. If 's' = 0, no update of these registers occurs (default). | | | | | | Words: | 1 | | | | | | Cycles: | 2 | | | | | | Q Cycle Activity: | | | | | | | Q1 Q2 Q3 Q4 | | | | Q4 | | | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|------------| | Decode | No | Process | POP PC | | | operation | Data | from stack | | No | No | No | No | | operation | operation | operation | operation | Example: RETURN After Interrupt PC = TOS | RLCF Rotate Left f through Carry | | | | | rry | | |----------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------| | Synta | ax: | RLCF f | RLCF f {,d {,a}} | | | | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | • • • | | | | | Oper | ation: | $(f<7>) \rightarrow C$ | $(f) \rightarrow dest,$<br>$(f<7>) \rightarrow C,$<br>$(C) \rightarrow dest<0>$ | | | | | Statu | s Affected: | C, N, Z | | | | | | Enco | oding: | 0011 | 01da | fff | f | ffff | | Desc | pription: | one bit to the flag. If 'd' is W. If 'd' is in register If 'a' is '0', selected. If select the left 'a' is '0' a set is enable operates in Addressing f≤95 (5Fh "Byte-Orie Instruction" | The contents of register 'f' are rotated one bit to the left through the Carry flag. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f' (default). If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | Words: | | 1 | | | | | | Cycles: | | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | | Q4 | | | Decode | Read | Proces | SS | ٧ | Vrite to | register 'f' Data destination | RLNCF | Rotate Left f (No Carry) | RRCF | Rotate Right f through Carry | |----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | RLNCF f {,d {,a}} | Syntax: | RRCF f {,d {,a}} | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | Operation: | $(f < n >) \rightarrow dest < n + 1 >$ ,<br>$(f < 7 >) \rightarrow dest < 0 >$ | Operation: | $ (f < n >) \rightarrow dest < n - 1 >, $ $ (f < 0 >) \rightarrow C, $ $ (c) \rightarrow dest < 7 $ | | Status Affected: | N, Z | 0 | (C) → dest<7> | | Encoding: | 0100 01da ffff ffff | Status Affected: | C, N, Z | | Description: | The contents of register 'f' are rotated | Encoding: | 0011 00da ffff ffff | | | one bit to the left. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f' (default). If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the | Description: | The contents of register 'f' are rotated one bit to the right through the Carry flag. If 'd' is '0', the result is placed in W If 'd' is '1', the result is placed back in register 'f' (default). | | Words: Cycles: Q Cycle Activity: | GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. register f 1 | Words:<br>Cycles: | If 'a' is '0', the Access Bank is selected If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operate in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. Cregister f | | Q1 | Q2 Q3 Q4 | Q Cycle Activity: | | | Decode | Read Process Write to register 'f' Data destination | Q1 | Q2 Q3 Q4 | | Example: | RLNCF REG, 1, 0 | Decode | Read Process Write to register 'f' Data destination | | Before Instruc | ction | | | | REG | = 1010 1011 | Example: | RRCF REG, 0, 0 | | After Instructi | | Before Instruc | ction | | REG | = 0101 0111 | REG<br>C | = 1110 0110<br>= 0 | | | | After Instruction | | | | | W<br>C | = 1110 0110<br>= 0111 0011<br>= 0 | | RRNCF | Rotate Right f (No Carry) | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | RRNCF f {,d {,a}} | | | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | Operation: | $(f) \rightarrow dest,$<br>$(f<0>) \rightarrow dest<7>$ | | | | | | Status Affected: | N, Z | | | | | | Encoding: | 0100 00da ffff ffff | | | | | | Description: | The contents of register 'f' are rotated one bit to the right. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register 'f' (default). If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' is '1', then the bank will be selected as per the BSR value (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | Words: | 1 | | | | | Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example 1: RRNCF REG, 1, 0 Before Instruction REG 1101 0111 = After Instruction REG 1110 1011 Example 2: RRNCF REG, 0, 0 Before Instruction W REG 1101 0111 After Instruction W REG 1110 1011 1101 0111 | SETF | Set f | | | | | | |-------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--| | Syntax: | SETF f{ | SETF f {,a} | | | | | | Operands: | $0 \le f \le 255$<br>$a \in [0,1]$ | | | | | | | Operation: | $FFh \to f$ | | | | | | | Status Affected: | None | | | | | | | Encoding: | 0110 | 100a | ffff | ffff | | | | Description: | If 'a' is '1',<br>GPR bank<br>If 'a' is '0' a | FFh. the Acces the BSR is (default). and the ex eled, this ir Literal Off never f \le \( \) 5.2.3 "Byt ed Instruct | s Bank<br>s used to<br>tended<br>astruction<br>(set Ado<br>(5 (5Fh)<br>e-Orien<br>ctions i | is selected. o select the instruction on operates dressing of See ited and in Indexed | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read | Proces | 35 | Write | | | | Decode Read | Process | Write | |--------------|---------|--------------| | register 'f' | Data | register 'f' | Example: SETF REG,1 Before Instruction REG 5Ah After Instruction REG FFh | SLE | EP | Enter Sleep mode | | | | | |-------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|----------------|--| | Synta | ax: | SLEEP | SLEEP | | | | | Oper | ands: | None | | | | | | Oper | ation: | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow \underline{WDT} \text{ postscaler,} \\ 1 \rightarrow \overline{TO}, \\ 0 \rightarrow \overline{PD} \end{array}$ | | | | | | Statu | s Affected: | $\overline{TO},\overline{PD}$ | | | | | | Enco | ding: | 0000 0000 0000 0011 | | | | | | Desc | ription: | The Power-Down status bit (PD) is cleared. The Time-out status bit (TO) is set. Watchdog Timer and its postscaler are cleared. The processor is put into Sleep mode with the oscillator stopped. | | | | | | Word | ls: | 1 | | | | | | Cycle | es: | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q2 Q3 Q4 | | | | | | Decode | No operation | Proces<br>Data | | Go to<br>Sleep | | | Example: | | SLEEF | |------------|-------|-------| | Before In | stru | ction | | TO | = | ? | | PD | = | ? | | After Inst | ructi | ion | | TO | = | 1 † | | PD | = | 0 | † If WDT causes wake-up, this bit is cleared. | SUB | BFWB | Subtrac | ct f from W | / with Borrow | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------| | Synta | ax: | SUBFW | B f {,d {,a} | } | | Oper | ands: | $0 \le f \le 25$<br>$d \in [0,1]$<br>$a \in [0,1]$ | - | | | Oper | ation: | | $-(\overline{C}) \rightarrow des$ | st | | • | is Affected: | N, OV, C | ` , | | | Enco | oding: | 0101 | 01da | ffff ffff | | Desc | ription: Subtract register 'f' and Carry flag (borrow) from W (2's complement method). If 'd' is '0', the result is store in W. If 'd' is '1', the result is stored register 'f' (default). If 'a' is '0', the Access Bank is selecte If 'a' is '1', the BSR is used to select t GPR bank (default). If 'a' is '0' and the extended instructi set is enabled, this instruction operat in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Oriented and Bit-Oriented Instructions in Index | | | | | Word | ds: | Literal C | ffset Mode' | ' for details. | | | | | | | | Cycle | es: | 1 | | | | Cycle<br>Q C | es:<br>ycle Activity: | 1 | | | | | | 1<br>Q2 | Q3 | Q4 | | | ycle Activity: | Q2<br>Read | Process | Write to | | QC | ycle Activity: Q1 Decode | Q2<br>Read<br>register 'f' | Process<br>Data | Write to destination | | Q C | ycle Activity:<br>Q1 | Q2 Read register 'f' SUBFWB tition = 3 = 2 = 1 | Process | Write to destination | | Q C | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction | Q2 Read register 'f' SUBFWB tion = 3 = 2 = 1 on = FF | Process<br>Data | Write to destination | | Q C | ycle Activity: Q1 Decode nple 1: Before Instruct REG W C After Instruction REG W C Z N | Q2 Read register 'f' SUBFWB stion = 3 = 2 = 1 on = FF = 2 = 0 = 0 = 1 ; I | Process Data REG, 1 | Write to destination | | Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: | Q2 Read register 'f' SUBFWB tion = 3 = 2 = 1 on = 2 = 0 = 0 = 0 = 1 ; I SUBFWB | Process Data REG, 1 | Write to destination , 0 | | Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG | Q2 Read register 'f' SUBFWB stion = 3 = 2 = 1 on = 2 = 0 = 1 ; I SUBFWB stion | Process Data REG, 1 | Write to destination , 0 | | Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C | Q2 Read register 'f' SUBFWB tion = 3 | Process Data REG, 1 | Write to destination , 0 | | Q C | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG | Q2 Read register 'f' SUBFWB tion = 3 = 2 = 1 on = FF = 2 = 0 = 0 = 1 ; SUBFWB tion = 2 = 1 SUBFWB | Process Data REG, 1 | Write to destination , 0 | | Q C | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C After Instruction REG W C After Instruction REG W C After Instruction REG | Q2 Read register 'f' SUBFWB tion = 3 = 2 = 1 on = FF = 2 = 0 = 1; I SUBFWB tion = 2 = 1 on = 1; I SUBFWB | Process Data REG, 1 | Write to destination , 0 | | Q C | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C After Instruction REG W C C After Instruction REG W C C After Instruction REG W C C C C C C C C C C C C C C C C C C | Q2 Read register 'f' SUBFWB tion = 3 | Process Data REG, 1 | Write to destination , 0 | | Q C | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C After Instruction REG W C After Instruction REG W C C After Instruction REG W C C After Instruction REG W | Q2 Read register 'f' SUBFWB tion = 3 | Process Data REG, 1 result is negative REG, 0 | Write to destination , 0 attive , 0 | | Q C | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C After Instruction REG W C C After Instruction REG W C C After Instruction REG W C C C C C C C C C C C C C C C C C C | Q2 Read register 'f' SUBFWB tion = 3 | Process Data REG, 1 | write to destination or o ative or o | | Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C Z N nple 3: Before Instruction REG W C BEG | Q2 Read register 'f' SUBFWB tion = 3 = 2 = 1 on = FF = 2 = 0 = 0 = 1; I SUBFWB tion = 2 = 1 on = 1; I SUBFWB | Process Data REG, 1 result is negative REG, 0 | write to destination or o ative or o | | Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C C Z N After Instruction REG W C Before Instruction REG W C Before Instruction REG W C Z N nple 3: Before Instruction REG | Q2 Read register 'f' SUBFWB tion = 3 | Process Data REG, 1 result is negative REG, 0 | write to destination or o ative or o | | Exan Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C After Instruction REG W C After Instruction REG W C Before Instruction REG W C C After Instruction REG W C C C REG W C C C C C C C C C C C C C C C C C C | Q2 Read register 'f' SUBFWB stion = 3 = 2 = 1 on = FF = 2 = 0 = 1; I SUBFWB stion = 2 = 1 on = 2 = 0 = 1; I SUBFWB stion = 2 = 3 = 1 on 0 = 0 = 0 SUBFWB | Process Data REG, 1 result is negative REG, 0 | write to destination or o ative or o | | Exan Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C After | Q2 Read register 'f' SUBFWB tion = 3 = 2 = 1 on = FF = 2 = 0 = 1; I SUBFWB tion = 2 = 5 = 1 on = 2 = 3 SUBFWB tion = 2 = 3 = 1 on 0 = 0 SUBFWB | Process Data REG, 1 result is negative REG, 0 | write to destination or o ative or o | | Exan Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C After Instruction REG W C After Instruction REG W C After Instruction REG W C After Instruction REG W C After Instruction REG W C C After Instruction REG W C C After Instruction REG W C C After Instruction REG W C C After Instruction REG W C C After Instruction REG W | Q2 Read register 'f' SUBFWB Ition = 3 = 2 = 1 On = FF = 2 = 0 = 0 = 1; I SUBFWB Ition = 2 = 3 = 1 On = 2 = 3 = 1 On = 2 = 3 = 1 On = 0 = 0; I SUBFWB Ition = 1 = 0 = 0 = 0 = 0 = 0 = 0 = 0 = 0 | Process Data REG, 1 result is negative REG, 0 | write to destination or o ative or o | | Exan Exan | ycle Activity: Q1 Decode nple 1: Before Instruction REG W C After Instruction REG W C Z N nple 2: Before Instruction REG W C C After Instruction REG W C C After Instruction REG W C After Instruction REG W C After Instruction REG W C After Instruction REG W C After Instruction REG W C After Instruction REG W C After Instruction REG | Q2 Read register 'f' SUBFWB tion = 3 | Process Data REG, 1 result is negative REG, 0 | write to destination output destination output destination output destination | | SUBLW | Subtract | Subtract W from Literal | | | | | |----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------|--|--|--| | Syntax: | SUBLW | k | | | | | | Operands: | $0 \le k \le 25$ | $0 \le k \le 255$ | | | | | | Operation: | $k - (W) \rightarrow$ | W | | | | | | Status Affected: | N, OV, C, | N, OV, C, DC, Z | | | | | | Encoding: | 0000 | 1000 kk | kk kkkk | | | | | Description: | | acted from the | | | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | Q4 | | | | | Decode | Read<br>literal 'k' | Process<br>Data | Write to W | | | | | Example 1: | SUBLW | 02h | | | | | | W C After Instruction W C Z N | C = ? After Instruction W = 01h C = 1 ; result is positive Z = 0 N = 0 mple 2: SUBLW 02h Before Instruction | | | | | | | | After Instruction W = 00h C = 1 ; result is zero Z = 1 N = 0 | | | | | | | Before Instruction W C After Instruction W C C Z N | = 03h<br>= ?<br>on<br>= FFh; (2 | 's complement<br>sult is negative | ) | | | | | SUBWF | Subtra | Subtract W from f | | | | | |-------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--| | Syntax: | SUBWF | SUBWF f {,d {,a}} | | | | | | Operands: | 0 ≤ f ≤ 2 | $0 \le f \le 255$ | | | | | | | | d ∈ [0,1] | | | | | | | - | a ∈ [0,1] | | | | | | Operation: | (f) - (W) | $\rightarrow$ dest | | | | | | Status Affected: | N, OV, C | C, DC, Z | | | | | | Encoding: | 0101 | 11da ff: | ff ffff | | | | | Description: | compler<br>result is<br>result is<br>(default) | Subtract W from register 'f' (2's complement method). If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f' (default). If 'a' is '0', the Access Bank is selected. | | | | | | | If 'a' is '1<br>GPR ba | ', the BSR is use<br>nk (default). | d to select the | | | | | | | o' and the extend<br>abled, this instruc | | | | | | | | ed Literal Offset | | | | | | | | nenever f ≤ 95 (5 | | | | | | | | 25.2.3 "Byte-Or<br>nted Instruction | | | | | | | | Offset Mode" for | | | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q2 Q3 Q | | | | | | Decode | Read | Process | Write to | | | | | | register 'f' | Data | destination | | | | | Example 1: | SUBWF | REG, 1, 0 | | | | | | Before Instruc | tion | | | | | | | REG<br>W | = 3<br>= 2 | | | | | | | Č | = ? | | | | | | | After Instruction | | | | | | | | REG<br>W | = 1<br>= 2 | | | | | | | Ċ | $=$ $\overline{1}$ ; | result is positive | | | | | | Z<br>N | = 0<br>= 0 | | | | | | | Example 2: | SUBWF | REG, 0, 0 | | | | | | Before Instruc | tion | | | | | | | REG | = 2 | | | | | | | W<br>C | = 2<br>= ? | | | | | | | After Instruction | | | | | | | | REG<br>W | = 2<br>= 0 | | | | | | | С | = 1 | ; result is zero | | | | | | Z<br>N | = 1<br>= 0 | | | | | | | Example 3: | SUBWF | REG, 1, 0 | | | | | | Before Instruc | tion | | | | | | | REG | = 1 | | | | | | | W<br>C | = 2<br>= ? | | | | | | | After Instruction | n | | | | | | | REG | _ | ;(2's complement | nt) | | | | | W<br>C | = 2<br>= 0 | ; result is negati | ve | | | | | C<br>Z<br>N | = 0<br>= 1 | J | | | | | | IN | - 1 | | | | | | | SUBWFB | Subtract | W from f with Bo | rrow | SWA | <b>\PF</b> | Swap f | | | |------------------------------|---------------------------------|-----------------------------------------------------|----------------|-------------|------------------------|------------------------------------|----------------------------------------|----------------------------------| | Syntax: | SUBWFB | f {,d {,a}} | | Synt | ax: | SWAPF f | {,d {,a}} | | | Operands: | $0 \le f \le 255$ $d \in [0,1]$ | | | Орег | ands: | $0 \le f \le 255$ $d \in [0,1]$ | $d \in [0,1]$ | | | | a ∈ [0,1] | <del>.</del> | | | | a ∈ [0,1] | | | | Operation: | (f) - (W) - (W) | | | Opei | ation: | $(f{<}3\mathtt{:}0{>})\rightarrow$ | dest<7:4>, | | | Status Affected: | N, OV, C, D | <u> </u> | | | | $(f{<}7{:}4{>})\to$ | dest<3:0> | | | Encoding: | 0101 | 10da ffff | ffff | Statu | s Affected: | None | | | | Description: | | and the Carry flag (<br>er 'f' (2's complemer | , | Enco | ding: | 0011 | 10da ff: | ff ffff | | | - | 'd' is '0', the result is | | Desc | ription: | The upper a | and lower nibb | les of register | | | | s '1', the result is sto | red back | | | | anged. If 'd' is | | | | in register " | , , | | | | • | W. If 'd' is '1',<br>egister 'f' (defa | | | | · | the Access Bank is s<br>the BSR is used to s | | | | | - | nk is selected. | | | GPR bank | | cicot tire | | | If 'a' is '1', t | he BSR is use | d to select the | | | If 'a' is '0' a | and the extended ins | truction | | | GPR bank | | | | | | led, this instruction of | • | | | | nd the extended | ed instruction<br>ction operates | | | | Literal Offset Addres<br>never f $\leq$ 95 (5Fh). S | | | | | Literal Offset A | | | | Section 25 | .2.3 "Byte-Oriented | d and | | | | never f ≤ 95 (5 | | | | | ed Instructions in I<br>set Mode" for detail | | | | | .2.3 "Byte-Or<br>ed Instruction | | | Words: | 1 | set wode for detail | 5. | | | | set Mode" for | | | Cycles: | 1 | | | Word | ds: | 1 | | | | Q Cycle Activity: | | | | Cycle | es: | 1 | | | | Q1 | Q2 | Q3 | Q4 | • | ycle Activity: | | | | | Decode | Read | 1 | rite to | | Q1 | Q2 | Q3 | Q4 | | | register 'f' | Data des | tination | | Decode | Read | Process | Write to | | Example 1: | SUBWFB | REG, 1, 0 | | | | register 'f' | Data | destination | | Before Instruc<br>REG | | (0001 1001) | | | | | | | | W | = 0Dh | (0001 1001)<br>(0000 1101) | | <u>Exar</u> | nple: | SWAPF F | REG, 1, 0 | | | C<br>After Instructi | = 1 | | | | Before Instruct<br>REG | | | | | REG | = 0Ch | (0000 1011) | | | After Instruction | = 53h<br>on | | | | W<br>C | = 0Dh<br>= 1 | (0000 1101) | | | REG | = 35h | | | | Z | = 0 | | | | | | | | | N<br>Example 3: | = 0 | ; result is positive | 9 | | | | | | | Example 2:<br>Before Instruc | | REG, 0, 0 | | | | | | | | REG | = 1Bh | (0001 1011) | | | | | | | | W<br>C | = 1Ah<br>= 0 | (0001 1010) | | | | | | | | After Instructi | - | | | | | | | | | REG<br>W | = 1Bh<br>= 00h | (0001 1011) | | | | | | | | C<br>Z | = 1 | | | | | | | | | Z<br>N | = 1<br>= 0 | ; result is zero | | | | | | | | Example 3: | SUBWFB | REG, 1, 0 | | | | | | | | Before Instruc | | | | | | | | | | REG<br>W | = 03h<br>= 0Eh | (0000 0011)<br>(0000 1101) | | | | | | | | С | = 1 | (0000 1101) | | | | | | | | After Instructi<br>REG | | (1111 0100) | | | | | | | | | | ; [2's comp] | | | | | | | | W<br>C | = 0Eh<br>= 0 | (0000 1101) | | | | | | | | Ž<br>N | = 0 | recult is posses | <b>10</b> | | | | | | | IN | = 1 | ; result is negative | / <del>U</del> | | | | | | #### **TBLRD Table Read** TBLRD ( \*; \*+; \*-; +\*) Syntax: Operands: None Operation: if TBLRD \*, $(Prog Mem (TBLPTR)) \rightarrow TABLAT;$ TBLPTR - No Change; if TBLRD \*+, (Prog Mem (TBLPTR)) → TABLAT; (TBLPTR) + 1 $\rightarrow$ TBLPTR; if TBLRD \*-, $(Prog Mem (TBLPTR)) \rightarrow TABLAT;$ $(TBLPTR) - 1 \rightarrow TBLPTR$ ; if TBLRD +\*, (TBLPTR) + 1 $\rightarrow$ TBLPTR; $(Prog Mem (TBLPTR)) \rightarrow TABLAT;$ Status Affected: None Encoding: 0000 0000 0000 10nn nn=0 \* =1 \* =2 =3 Description: This instruction is used to read the contents of Program Memory (P.M.). To address the program memory, a pointer, called Table Pointer (TBLPTR), is used. The TBLPTR (a 21-bit pointer) points to each byte in the program memory. TBLPTR has a 2-Mbyte address range. TBLPTR[0] = 0: Least Significant Byte of Program Memory Word TBLPTR[0] = 1: Most Significant Byte of Program Memory Word The TBLRD instruction can modify the value of TBLPTR as follows: · no change post-increment post-decrement pre-increment Words: 2 Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 Decode No No No operation operation operation No No operation No No operation operation Read Program Memory) operation (Write TABLAT) | TBLRD | Table Read | l (Co | ontinued) | |----------------------------------------------------------------------------------|----------------------|-----------------------------------------|-----------------------------------------| | Example 1: | TBLRD *+ | ; | | | Before Instruction TABLAT TBLPTR MEMORY( After Instruction TABLAT TBLPTR | 00A356h) | = = = = = = = = = = = = = = = = = = = = | 55h<br>00A356h<br>34h<br>34h<br>00A357h | | Example 2: | TBLRD +* | ; | | | Before Instruction TABLAT TBLPTR MEMORY( MEMORY( After Instruction TABLAT TBLPTR | 01A357h)<br>01A358h) | = = = = | 12h | | TBLWT | Table Wr | ite | | | | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------|-----------------------------|--|--| | Syntax: | TBLWT (* | ; *+; *-; +* | ) | | | | | Operands: | None | | | | | | | Operation: | if TBLWT*, (TABLAT) → Holding Register; TBLPTR – No Change; if TBLWT*+, (TABLAT) → Holding Register; (TBLPTR) + 1 → TBLPTR; if TBLWT*-, (TABLAT) → Holding Register; (TBLPTR) – 1 → TBLPTR; if TBLWT+*. | | | | | | | | if IBLW I+*,<br>(TBLPTR) + 1 → TBLPTR; | | | | | | | | (TABLAT) + 1 → $TBLPTR$ ;<br>(TABLAT) → Holding Register; | | | | | | | Status Affected: | None | 7 1 10 ld li 1g | , rtogiotor, | | | | | Encoding: | 0000 | 0000 | 0000 | 11nn | | | | Enodaing. | | 0000 | 0000 | nn=0 * | | | | | | | | =1 *+ | | | | | | | | =2 *- | | | | December the co | This is a few | | 11 - 0 1 05 | =3 +* | | | | Description: | TBLPTR to | | the 3 LSE | | | | | | | | | is written to. | | | | | | | | to program | | | | | the conten | its of Prog | ram Memo | ory (P.M.). | | | | | (Refer to \$ | | | | | | | | Memory" | | | on | | | | | programm | - | • • | | | | | | The TBLP | | | points to<br>ory. TBLPTR | | | | | | | | The LSb of | | | | | the TBLP1 | | | | | | | | program n | nemory loc | ation to a | ccess. | | | | | TBLPT | C | ∟east Signi<br>of Program<br>Vord | ficant Byte<br>Memory | | | | | | F | Program M | icant Byte of<br>emory Word | | | | | The TBLW value of T | | | dify the | | | | | <ul> <li>no char</li> </ul> | ige | | | | | | | <ul> <li>post-inc</li> </ul> | | | | | | | | • | crement | | | | | | | • pre-incr | ement | | | | | | Words: | 1 | | | | | | | Cycles: | 2 | | | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | Q4 | | | | | Decode | No | No | No | | | | | | operation | operation | operation | | | | | No | No | No | No | | | | | operation | | operation | operation | | | | | 1 | (Read<br>TABLAT) | | (Write to<br>Holding | | | | | | INDEAL) | | Register ) | | | | TBLWT | Table Write | (Cor | ntinued) | |---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------| | Example 1: | TBLWT *+; | | | | (00A35)<br>After Instruc<br>TABLA<br>TBLPT | T<br>R<br>NG REGISTER<br>(6h)<br>tions (table write<br>T<br>R<br>NG REGISTER | =<br>=<br>com;<br>=<br>= | 55h<br>00A356h<br>FFh<br>oletion)<br>55h<br>00A357h | | Example 2: | TBLWT +*: | - | 3311 | | (01389<br>HOLDI<br>(01389<br>After Instruc<br>TABLA<br>TBLPT<br>HOLDI<br>(01389 | T R NG REGISTER Ah) NG REGISTER Bh) tion (table write of R NG REGISTER Ah) NG REGISTER | =<br>=<br>=<br>=<br>compl<br>=<br>=<br>=<br>= | 34h<br>01389Ah<br>FFh<br>FFh<br>letion)<br>34h<br>01389Bh<br>FFh<br>34h | Register) | TSTFSZ | Test f, Skip if 0 | | | | | |------------------|------------------------------------|------|------|------|--| | Syntax: | TSTFSZ f {,a} | | | | | | Operands: | $0 \le f \le 255$<br>a $\in [0,1]$ | | | | | | Operation: | skip if $f = 0$ | | | | | | Status Affected: | None | | | | | | Encoding: | 0110 | 011a | ffff | ffff | | Description: If 'f' = 0, the next instruction fetched during the current instruction execution is discarded and a ${\tt NOP}$ is executed, making this a two-cycle instruction. > If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $f \le 95$ (5Fh). See Section 25.2.3 "Byte-Oriented and **Bit-Oriented Instructions in Indexed** Literal Offset Mode" for details. Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. #### Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | No | | | register 'f' | Data | operation | If skip: | Q1 | Q1 Q2 | | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | If skip and followed by 2-word instruction: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | | No | No | No | No | | operation | operation | operation | operation | Example: HERE TSTFSZ CNT, 1 NZERO ZERO Before Instruction PC Address (HERE) After Instruction If CNT 00h, Address (ZERO) If CNT ≠ 00h, Address (NZERO) #### **XORLW Exclusive OR Literal with W** | Syntax: | XORLW | k | | | |------------------|----------------------------------------------|----------------------|------|------| | Operands: | $0 \le k \le 25$ | 55 | | | | Operation: | (W) .XOR | $k. k \rightarrow W$ | | | | Status Affected: | N, Z | | | | | Encoding: | 0000 | 1010 | kkkk | kkkk | | Description: | escription: The contents of W are XORed with | | | | the 8-bit literal 'k'. The result is placed in W. Words: Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|------------| | Decode | Read | Process | Write to W | | | literal 'k' | Data | | Example: XORLW 0AFh > Before Instruction B5h After Instruction W 1Ah #### **XORWF** Exclusive OR W with f XORWF Syntax: f {,d {,a}} Operands: $0 \le f \le 255$ $d\in \left[ 0,1\right]$ $a\in \left[ 0,1\right]$ (W) .XOR. (f) $\rightarrow$ dest Operation: Status Affected: N, Z Description: Encoding: 0001 10da ffff ffff Exclusive OR the contents of W with register 'f'. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in the register 'f' (default). If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank (default). If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $f \le 95$ (5Fh). See Section 25.2.3 "Byte-Oriented and **Bit-Oriented Instructions in Indexed** Literal Offset Mode" for details. Words: Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: XORWF REG, 1, 0 Before Instruction **REG** AFh B5h After Instruction REG W 1Ah B5h #### 25.2 Extended Instruction Set In addition to the standard 75 instructions of the PIC18 instruction set, PIC18F2480/2580/4480/4580 devices also provide an optional extension to the core CPU functionality. The added features include eight additional instructions that augment indirect and indexed addressing operations and the implementation of Indexed Literal Offset Addressing mode for many of the standard PIC18 instructions. The additional features are disabled by default. To enable them, users must set the XINST configuration bit. The instructions in the extended set can all be classified as literal operations, which either manipulate the File Select Registers or use them for indexed addressing. Two of the instructions, ADDFSR and SUBFSR, each have an additional special instantiation for using FSR2. These versions (ADDULNK and SUBULNK) allow for automatic return after execution. The extended instructions are specifically implemented to optimize re-entrant program code (that is, code that is recursive or that uses a software stack) written in high-level languages, particularly C. Among other things, they allow users working in high-level languages to perform certain operations on data structures more efficiently. These include: - dynamic allocation and de-allocation of software stack space when entering and leaving subroutines - function pointer invocation - software Stack Pointer manipulation - manipulation of variables located in a software stack A summary of the instructions in the extended instruction set is provided in Table 25-3. Detailed descriptions are provided in **Section 25.2.2 "Extended Instruction Set**". The opcode field descriptions in Table 25-1 apply to both the standard and extended PIC18 instruction sets. Note: The instruction set extension and the Indexed Literal Offset Addressing mode were designed for optimizing applications written in C; the user may likely never use these instructions directly in assembler. The syntax for these commands is provided as a reference for users who may be reviewing code that has been generated by a compiler. #### 25.2.1 EXTENDED INSTRUCTION SYNTAX Most of the extended instructions use indexed arguments, using one of the File Select Registers and some offset to specify a source or destination register. When an argument for an instruction serves as part of indexed addressing, it is enclosed in square brackets ("[]"). This is done to indicate that the argument is used as an index or offset. MPASM<sup>TM</sup> Assembler will flag an error if it determines that an index or offset value is not bracketed. When the extended instruction set is enabled, brackets are also used to indicate index arguments in byteoriented and bit-oriented instructions. This is in addition to other changes in their syntax. For more details, see Section 25.2.3.1 "Extended Instruction Syntax with Standard PIC18 Commands". Note: In the past, square brackets have been used to denote optional arguments in the PIC18 and earlier instruction sets. In this text and going forward, optional arguments are denoted by braces ("{ }"). TABLE 25-3: EXTENSIONS TO THE PIC18 INSTRUCTION SET | Mnemonic,<br>Operands | | Decerintien | Cycles | Cycles 16-Bit Instruction Word | | | /ord | Status | | |-----------------------|---------------|------------------------------------------|--------|--------------------------------|------|------|------|----------|--| | | | Description | Cycles | MSb | | | LSb | Affected | | | ADDFSR | f, k | Add literal to FSR | 1 | 1110 | 1000 | ffkk | kkkk | None | | | ADDULNK | k | Add literal to FSR2 and return | 2 | 1110 | 1000 | 11kk | kkkk | None | | | CALLW | | Call subroutine using WREG | 2 | 0000 | 0000 | 0001 | 0100 | None | | | MOVSF | $z_s$ , $f_d$ | Move z <sub>s</sub> (source) to 1st word | 2 | 1110 | 1011 | 0zzz | ZZZZ | None | | | | | f <sub>d</sub> (destination) 2nd word | | 1111 | ffff | ffff | ffff | | | | MOVSS | $z_s, z_d$ | Move z <sub>s</sub> (source) to 1st word | 2 | 1110 | 1011 | 1zzz | ZZZZ | None | | | | | z <sub>d</sub> (destination) 2nd word | | 1111 | xxxx | XZZZ | ZZZZ | | | | PUSHL | k | Store literal at FSR2,<br>decrement FSR2 | 1 | 1110 | 1010 | kkkk | kkkk | None | | | SUBFSR | f, k | Subtract literal from FSR | 1 | 1110 | 1001 | ffkk | kkkk | None | | | SUBULNK | k | Subtract literal from FSR2 and return | 2 | 1110 | 1001 | 11kk | kkkk | None | | #### 25.2.2 EXTENDED INSTRUCTION SET ADDFSR Add Literal to FSR Syntax: ADDFSR f, k Operands: $0 \le k \le 63$ $f \in [0, 1, 2]$ $FSR(f) + k \rightarrow FSR(f)$ Status Affected: None Encoding: 1110 1000 ffkk kkkk Description: The 6-bit literal 'k' is added to the ion: The 6-bit literal 'k' is added to the contents of the FSR specified by 'f'. Words: 1 Cycles: 1 Q Cycle Activity: Operation: | Q1 | Q2 | Q3 | Q4 | | |--------|-------------|---------|----------|--| | Decode | Read | Process | Write to | | | | literal 'k' | Data | FSR | | Example: ADDFSR 2, 23h Before Instruction FSR2 = 03FFh After Instruction FSR2 = 0422h ADDULNK Add Literal to FSR2 and Return Syntax: ADDULNK k Operands: $0 \le k \le 63$ Operation: $FSR2 + k \rightarrow FSR2$ , PC = (TOS) Status Affected: None **Encoding**: 1110 1000 11kk kkkk Description: The 6-bit literal 'k' is added to the contents of FSR2. A RETURN is then executed by loading the PC with the TOS. The instruction takes two cycles to execute; a NOP is performed during the second cycle. This may be thought of as a special case of the ADDFSR instruction, where f=3 (binary '11'); it operates only on FSR2. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|---------------------|-----------------|-----------------| | Decode | Read<br>literal 'k' | Process<br>Data | Write to<br>FSR | | No | No | No | No | | Operation | Operation | Operation | Operation | Example: ADDULNK 23h Before Instruction FSR2 = 03FFh PC = 0100h TOS = 02AFh After Instruction FSR2 = 0422h PC = 02AFhTOS = TOS - 1 **Note:** All PIC18 instructions may take an optional label argument preceding the instruction mnemonic for use in symbolic addressing. If a label is used, the instruction syntax then becomes: {label} instruction argument(s). #### CALLW Subroutine Call Using WREG Syntax: CALLW Operands: None Operation: $(PC + 2) \rightarrow TOS$ , $(W) \rightarrow PCL$ , $(PCLATH) \rightarrow PCH,$ $(PCLATU) \rightarrow PCU$ Status Affected: None Encoding: 0000 Description 0000 0000 0001 0100 First, the return address (PC + 2) is pushed onto the return stack. Next, the contents of W are written to PCL; the existing value is discarded. Then, the contents of PCLATH and PCLATU are latched into PCH and PCU, respectively. The second cycle is executed as a NOP instruction while the new next instruction is fetched. Unlike CALL, there is no option to update W, Status or BSR. Words: 1 Cycles: 2 Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | |---|-----------|-----------------|-----------|-----------| | | Decode | de Read Push PC | | No | | | | WREG sta | | operation | | Ī | No | No | No | No | | L | operation | operation | operation | operation | #### Example: HERE CALLW Before Instruction PC = address (HERE) PCLATH = 10h PCLATU = 00h W = 06h After Instruction PC = 001006h TOS = address (HERE + 2) PCLATH = 10h PCLATH = 10h PCLATU = 00hW = 06h #### MOVSF Move Indexed to f Syntax: MOVSF $[z_s]$ , $f_d$ Operands: $0 \le z_s \le 127$ $0 \le f_d \le 4095$ Operation: $((FSR2) + z_s) \rightarrow f_d$ Status Affected: None Encoding: Description: 1st word (source) 2nd word (destin.) The contents of the source register are moved to destination register 'f<sub>d</sub>'. The actual address of the source register is determined by adding the 7-bit literal offset 'z<sub>s</sub>' in the first word to the value of FSR2. The address of the destination register is specified by the 12-bit literal 'f<sub>d</sub>' in the second word. Both addresses can be anywhere in the 4096-byte data space (000h to FFFh). The ${\tt MOVSF}$ instruction cannot use the PCL, TOSU, TOSH or TOSL as the destination register. If the resultant source address points to an indirect addressing register, the DS39637A-page 405 value returned will be 00h. Words: 2 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|-------------|--------------| | Decode | Determine | Determine | Read | | | source addr | source addr | source reg | | Decode | No | No | Write | | | operation | operation | register 'f' | | | No dummy | | (dest) | | | read | | | Example: MOVSF [05h], REG2 Before Instruction FSR2 = 80h Contents of 85h = 33h REG2 = 11h After Instruction FSR2 = 80h Contents of 85h = 33hREG2 = 33h #### **MOVSS** Move Indexed to Indexed Syntax: MOVSS $[z_s], [z_d]$ Operands: $0 \le z_s \le 127$ $0 \le z_d \le 127$ $((FSR2) + z_s) \rightarrow ((FSR2) + z_d)$ Operation: Status Affected: None Encoding: 1st word (source) 2nd word (dest.) Description | 1110 | 1011 | 1zzz | ZZZZs | |------|------|------|-------------------| | 1111 | xxxx | XZZZ | zzzz <sub>d</sub> | The contents of the source register are moved to the destination register. The addresses of the source and destination registers are determined by adding the 7-bit literal offsets 'zs' or 'zd', respectively, to the value of FSR2. Both registers can be located anywhere in the 4096-byte data memory space (000h to FFFh). The MOVSS instruction cannot use the PCL, TOSU, TOSH or TOSL as the destination register. If the resultant source address points to an indirect addressing register, the value returned will be 00h. If the resultant destination address points to an indirect addressing register, the instruction will execute as a NOP. Words: 2 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|-------------|-------------| | Decode | Determine | Determine | Read | | | source addr | source addr | source reg | | Decode | Determine | Determine | Write | | | dest addr | dest addr | to dest reg | Example: MOVSS [05h], [06h] Before Instruction FSR2 80h Contents of 85h 33h Contents of 86h 11h After Instruction > FSR2 80h Contents of 85h 33h Contents of 86h 33h **PUSHL** Store Literal at FSR2, Decrement FSR2 Svntax: PUSHL k Operands: $0 \le k \le 255$ Operation: $k \rightarrow (FSR2)$ , $FSR2-1 {\rightarrow} FSR2$ Status Affected: None Encoding: 1111 1010 kkkk kkkk The 8-bit literal 'k' is written to the data Description: memory address specified by FSR2. FSR2 is decremented by 1 after the operation. This instruction allows users to push values onto a software stack. Words: Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|----------|---------|-------------| | Decode | Read 'k' | Process | Write to | | | | data | destination | Example: PUSHL 08h Before Instruction FSR2H:FSR2L 01ECh Memory (01ECh) 00h After Instruction FSR2H:FSR2L 01EBh Memory (01ECh) 08h SUBFSR Subtract Literal from FSR Syntax: SUBFSR f, k Operands: $0 \le k \le 63$ $f \in [0, 1, 2]$ Operation: $FSRf - k \rightarrow FSRf$ Status Affected: None Encoding: 1110 1001 ffkk kkkk Description: The 6-bit literal 'k' is subtracted from the contents of the FSR specified by 'f'. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: SUBFSR 2, 23h Before Instruction FSR2 = 03FFh After Instruction FSR2 = 03DCh **SUBULNK** Subtract Literal from FSR2 and Return Syntax: SUBULNK k Operands: $0 \le k \le 63$ Operation: $FSR2-k \rightarrow FSR2$ $(\mathsf{TOS}) \to \mathsf{PC}$ Status Affected: None 1110 Encoding: 1001 11kk kkkk The 6-bit literal 'k' is subtracted from the Description: contents of the FSR2. A RETURN is then executed by loading the PC with the TOS. The instruction takes two cycles to execute; a NOP is performed during the second cycle. This may be thought of as a special case of the SUBFSR instruction, where f=3 (binary '11'); it operates only on FSR2. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | | No | No | No | No | | Operation | Operation | Operation | Operation | Example: SUBULNK 23h Before Instruction FSR2 = 03FFh PC = 0100h After Instruction FSR2 = 03DChPC = (TOS) # 25.2.3 BYTE-ORIENTED AND BIT-ORIENTED INSTRUCTIONS IN INDEXED LITERAL OFFSET MODE Note: Enabling the PIC18 instruction set extension may cause legacy applications to behave erratically or fail entirely. In addition to eight new commands in the extended set, enabling the extended instruction set also enables Indexed Literal Offset Addressing mode (Section 5.6.1 "Indexed Addressing with Literal Offset"). This has a significant impact on the way that many commands of the standard PIC18 instruction set are interpreted. When the extended set is disabled, addresses embedded in opcodes are treated as literal memory locations: either as a location in the Access Bank (a = 0), or in a GPR bank designated by the BSR (a = 1). When the extended instruction set is enabled and a = 0, however, a file register argument of 5Fh or less is interpreted as an offset from the pointer value in FSR2 and not as a literal address. For practical purposes, this means that all instructions that use the Access RAM bit as an argument — that is, all byte-oriented and bit-oriented instructions, or almost half of the core PIC18 instructions — may behave differently when the extended instruction set is enabled. When the content of FSR2 is 00h, the boundaries of the Access RAM are essentially remapped to their original values. This may be useful in creating backward compatible code. If this technique is used, it may be necessary to save the value of FSR2 and restore it when moving back and forth between 'C' and assembly routines in order to preserve the Stack Pointer. Users must also keep in mind the syntax requirements of the extended instruction set (see Section 25.2.3.1 "Extended Instruction Syntax with Standard PIC18 Commands"). Although the Indexed Literal Offset Addressing mode can be very useful for dynamic stack and pointer manipulation, it can also be very annoying if a simple arithmetic operation is carried out on the wrong register. Users who are accustomed to the PIC18 programming must keep in mind that, when the extended instruction set is enabled, register addresses of 5Fh or less are used for Indexed Literal Offset Addressing. Representative examples of typical byte-oriented and bit-oriented instructions in the Indexed Literal Offset Addressing mode are provided on the following page to show how execution is affected. The operand conditions shown in the examples are applicable to all instructions of these types. ### 25.2.3.1 Extended Instruction Syntax with Standard PIC18 Commands When the extended instruction set is enabled, the file register argument, 'f', in the standard byte-oriented and bit-oriented commands is replaced with the literal offset value, 'k'. As already noted, this occurs only when 'f' is less than or equal to 5Fh. When an offset value is used, it must be indicated by square brackets ("[]"). As with the extended instructions, the use of brackets indicates to the compiler that the value is to be interpreted as an index or an offset. Omitting the brackets, or using a value greater than 5Fh within brackets, will generate an error in the MPASM<sup>TM</sup> Assembler. If the index argument is properly bracketed for Indexed Literal Offset Addressing, the Access RAM argument is never specified; it will automatically be assumed to be '0'. This is in contrast to standard operation (extended instruction set disabled) when 'a' is set on the basis of the target address. Declaring the Access RAM bit in this mode will also generate an error in the MPASM Assembler. The destination argument, 'd', functions as before. In the latest versions of the MPASM assembler, language support for the extended instruction set must be explicitly invoked. This is done with either the command line option, /y, or the PE directive in the source listing. # 25.2.4 CONSIDERATIONS WHEN ENABLING THE EXTENDED INSTRUCTION SET It is important to note that the extensions to the instruction set may not be beneficial to all users. In particular, users who are not writing code that uses a software stack may not benefit from using the extensions to the instruction set. Additionally, the Indexed Literal Offset Addressing mode may create issues with legacy applications written to the PIC18 assembler. This is because instructions in the legacy code may attempt to address registers in the Access Bank below 5Fh. Since these addresses are interpreted as literal offsets to FSR2 when the instruction set extension is enabled, the application may read or write to the wrong data addresses. When porting an application to the PIC18F2480/2580/4480/4580, it is very important to consider the type of code. A large, re-entrant application that is written in 'C' and would benefit from efficient compilation will do well when using the instruction set extensions. Legacy applications that heavily use the Access Bank will most likely not benefit from using the extended instruction set. ADD W to Indexed **ADDWF** (Indexed Literal Offset mode) Syntax: ADDWF [k] {,d} Operands: $0 \le k \le 95$ $d\in\,[0,1]$ a = 0 Operation: (W) + ((FSR2) + k) $\rightarrow$ dest Status Affected: N, OV, C, DC, Z Encoding: 0010 01d0 kkkk kkkk The contents of W are added to the contents Description: of the register indicated by FSR2, offset by the If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f' (default). Words: Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 Process Decode Read 'k' Write to Data destination Example: ADDWF [OFST],0 Before Instruction W 17h = **OFST** 2Ch FSR2 0A00h Contents of 0A2Ch 20h After Instruction 37h Contents of 0A2Ch 20h Bit Set Indexed **BSF** (Indexed Literal Offset mode) Syntax: BSF [k], b $0 \le f \le 95$ Operands: $0 \le b \le 7$ a = 0 Operation: $1 \rightarrow ((FSR2 + k)) < b >$ Status Affected: None Encodina: 1000 bbb0 kkkk kkkk Description: Bit 'b' of the register indicated by FSR2, offset by the value 'k', is set. Words: Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Write to Decode Read **Process** register 'f' Data destination Example: BSF [FLAG\_OFST], 7 Before Instruction FLAG\_OFST 0AhFSR2 0A00h Contents of 0A0Ah 55h After Instruction Contents of 0A0Ah D5h **Set Indexed SETF** (Indexed Literal Offset mode) Syntax: SETF [k] Operands: $0 \le k \le 95$ $FFh \rightarrow ((FSR2) + k)$ Operation: Status Affected: None Encoding: 0110 1000 kkkk Description: The contents of the register indicated by FSR2, offset by 'k', are set to FFh. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 **Process** Write Decode Read 'k' register Data Example: SETF [OFST] Before Instruction OFST 2Ch FSR2 0A00h Contents of 0A2Ch 00h After Instruction Contents FFh of 0A2Ch ### 25.2.5 SPECIAL CONSIDERATIONS WITH MICROCHIP MPLAB® IDE TOOLS The latest versions of Microchip's software tools have been designed to fully support the extended instruction set of the PIC18F2480/2580/4480/4580 family of devices. This includes the MPLAB C18 C compiler, MPASM assembly language and MPLAB Integrated Development Environment (IDE). When selecting a target device for software development, MPLAB IDE will automatically set default configuration bits for that device. The default setting for the XINST configuration bit is '0', disabling the extended instruction set and Indexed Literal Offset Addressing mode. For proper execution of applications developed to take advantage of the extended instruction set, XINST must be set during programming. To develop software for the extended instruction set, the user must enable support for the instructions and the Indexed Addressing mode in their language tool(s). Depending on the environment being used, this may be done in several ways: - A menu option, or dialog box within the environment, that allows the user to configure the language tool and its settings for the project - · A command line option - · A directive in the source code These options vary between different compilers, assemblers and development environments. Users are encouraged to review the documentation accompanying their development systems for the appropriate information. #### 26.0 DEVELOPMENT SUPPORT The PICmicro<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools: - Integrated Development Environment - MPLAB® IDE Software - Assemblers/Compilers/Linkers - MPASM<sup>TM</sup> Assembler - MPLAB C17 and MPLAB C18 C Compilers - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian - MPLAB C30 C Compiler - MPLAB ASM30 Assembler/Linker/Library - Simulators - MPLAB SIM Software Simulator - MPLAB dsPIC30 Software Simulator - Emulators - MPLAB ICE 2000 In-Circuit Emulator - MPLAB ICE 4000 In-Circuit Emulator - In-Circuit Debugger - MPLAB ICD 2 - Device Programmers - PRO MATE® II Universal Device Programmer - PICSTART® Plus Development Programmer - MPLAB PM3 Device Programmer - Low-Cost Demonstration Boards - PICDEM™ 1 Demonstration Board - PICDEM.net™ Demonstration Board - PICDEM 2 Plus Demonstration Board - PICDEM 3 Demonstration Board - PICDEM 4 Demonstration Board - PICDEM 17 Demonstration Board - PICDEM 18R Demonstration Board - PICDEM LIN Demonstration Board - PICDEM USB Demonstration Board - Evaluation Kits - KEELOQ® Evaluation and Programming Tools - PICDEM MSC - microID® Developer Kits - CAN - PowerSmart® Developer Kits - Analog # 26.1 MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit micro-controller market. The MPLAB IDE is a Windows® based application that contains: - · An interface to debugging tools - simulator - programmer (sold separately) - emulator (sold separately) - in-circuit debugger (sold separately) - · A full-featured editor with color coded context - · A multiple project manager - Customizable data windows with direct edit of contents - · High-level source code debugging - · Mouse over variable inspection - · Extensive on-line help The MPLAB IDE allows you to: - Edit your source files (either assembly or C) - One touch assemble (or compile) and download to PICmicro emulator and simulator tools (automatically updates all project information) - · Debug using: - source files (assembly or C) - mixed assembly and C - machine code MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increasing flexibility and power. #### 26.2 MPASM Assembler The MPASM assembler is a full-featured, universal macro assembler for all PICmicro MCUs. The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging. The MPASM assembler features include: - · Integration into MPLAB IDE projects - User defined macros to streamline assembly code - Conditional assembly for multi-purpose source files - Directives that allow complete control over the assembly process # 26.3 MPLAB C17 and MPLAB C18 C Compilers The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI C compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. #### 26.4 MPLINK Object Linker/ MPLIB Object Librarian The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can link relocatable objects from precompiled libraries, using directives from a linker script. The MPLIB object librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The object linker/library features include: - Efficient linking of single libraries instead of many smaller files - Enhanced code maintainability by grouping related modules together - Flexible creation of libraries with easy module listing, replacement, deletion and extraction #### 26.5 MPLAB C30 C Compiler The MPLAB C30 C compiler is a full-featured, ANSI compliant, optimizing compiler that translates standard ANSI C programs into dsPIC30F assembly language source. The compiler also supports many command line options and language extensions to take full advantage of the dsPIC30F device hardware capabilities and afford fine control of the compiler code generator. MPLAB C30 is distributed with a complete ANSI C standard library. All library functions have been validated and conform to the ANSI C library standard. The library includes functions for string manipulation, dynamic memory allocation, data conversion, time-keeping and math functions (trigonometric, exponential and hyperbolic). The compiler provides symbolic information for high-level source debugging with the MPLAB IDE. ## 26.6 MPLAB ASM30 Assembler, Linker and Librarian MPLAB ASM30 assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 compiler uses the assembler to produce it's object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include: - · Support for the entire dsPIC30F instruction set - · Support for fixed-point and floating-point data - · Command line interface - Rich directive set - · Flexible macro language - MPLAB IDE compatibility #### 26.7 MPLAB SIM Software Simulator The MPLAB SIM software simulator allows code development in a PC hosted environment by simulating the PICmicro series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any pin. The execution can be performed in Single-Step, Execute Until Break or Trace mode. The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and MPLAB C18 C Compilers, as well as the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent, economical software development tool. #### 26.8 MPLAB SIM30 Software Simulator The MPLAB SIM30 software simulator allows code development in a PC hosted environment by simulating the dsPIC30F series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any of the pins. The MPLAB SIM30 simulator fully supports symbolic debugging using the MPLAB C30 C Compiler and MPLAB ASM30 assembler. The simulator runs in either a Command Line mode for automated tasks, or from MPLAB IDE. This high-speed simulator is designed to debug, analyze and optimize time intensive DSP routines. # 26.9 MPLAB ICE 2000 High-Performance Universal In-Circuit Emulator The MPLAB ICE 2000 universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro microcontrollers. Software control of the MPLAB ICE 2000 in-circuit emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment. The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB ICE in-circuit emulator allows expansion to support new PICmicro microcontrollers. The MPLAB ICE 2000 in-circuit emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft® Windows 32-bit operating system were chosen to best make these features available in a simple, unified application. # 26.10 MPLAB ICE 4000 High-Performance Universal In-Circuit Emulator The MPLAB ICE 4000 universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for highend PICmicro microcontrollers. Software control of the MPLAB ICE in-circuit emulator is provided by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment. The MPLAB ICD 4000 is a premium emulator system, providing the features of MPLAB ICE 2000, but with increased emulation memory and high-speed performance for dsPIC30F and PIC18XXXX devices. Its advanced emulator features include complex triggering and timing, up to 2 Mb of emulation memory and the ability to view variables in real-time. The MPLAB ICE 4000 in-circuit emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft Windows 32-bit operating system were chosen to best make these features available in a simple, unified application. #### 26.11 MPLAB ICD 2 In-Circuit Debugger Microchip's In-Circuit Debugger, MPLAB ICD 2, is a powerful, low-cost, run-time development tool, connecting to the host PC via an RS-232 or high-speed USB interface. This tool is based on the Flash PICmicro MCUs and can be used to develop for these and other PICmicro microcontrollers. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip's In-Circuit Serial Programming™ (ICSP™) protocol, offers cost effective in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single-stepping and watching variables, CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real-time. MPLAB ICD 2 also serves as a development programmer for selected PICmicro devices. # 26.12 PRO MATE II Universal Device Programmer The PRO MATE II is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features an LCD display for instructions and error messages and a modular detachable socket assembly to support various package types. In Stand-Alone mode, the PRO MATE II device programmer can read, verify and program PICmicro devices without a PC connection. It can also set code protection in this mode. #### 26.13 MPLAB PM3 Device Programmer The MPLAB PM3 is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 device programmer can read, verify and program PICmicro devices without a PC connection. It can also set code protection in this mode. MPLAB PM3 connects to the host PC via an RS-232 or USB cable. MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an SD/MMC card for file storage and secure data applications. # 26.14 PICSTART Plus Development Programmer The PICSTART Plus development programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus development programmer supports most PICmicro devices up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant. # 26.15 PICDEM 1 PICmicro Demonstration Board The PICDEM 1 demonstration board demonstrates the capabilities of the PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The sample microcontrollers provided with the PICDEM 1 demonstration board can be programmed with a PRO MATE II device programmer or a PICSTART Plus development programmer. The PICDEM 1 demonstration board can be connected to the MPLAB ICE in-circuit emulator for testing. A prototype area extends the circuitry for additional application components. Features include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight LEDs. ### 26.16 PICDEM.net Internet/Ethernet Demonstration Board The PICDEM.net demonstration board is an Internet/ Ethernet demonstration board using the PIC18F452 microcontroller and TCP/IP firmware. The board supports any 40-pin DIP device that conforms to the standard pinout used by the PIC16F877 or PIC18C452. This kit features a user friendly TCP/IP stack, web server with HTML, a 24L256 Serial EEPROM for Xmodem download to web pages into Serial EEPROM, ICSP/MPLAB ICD 2 interface connector, an Ethernet interface, RS-232 interface and a 16 x 2 LCD display. Also included is the book and CD-ROM "TCP/IP Lean, Web Servers for Embedded Systems," by Jeremy Bentham # 26.17 PICDEM 2 Plus Demonstration Board The PICDEM 2 Plus demonstration board supports many 18, 28 and 40-pin microcontrollers, including PIC16F87X and PIC18FXX2 devices. All the necessary hardware and software is included to run the demonstration programs. The sample microcontrollers provided with the PICDEM 2 demonstration board can be programmed with a PRO MATE II device programmer, PICSTART Plus development programmer, or MPLAB ICD 2 with a Universal Programmer Adapter. The MPLAB ICD 2 and MPLAB ICE in-circuit emulators may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area extends the circuitry for additional application components. Some of the features include an RS-232 interface, a 2 x 16 LCD display, a piezo speaker, an on-board temperature sensor, four LEDs and sample PIC18F452 and PIC16F877 Flash microcontrollers. #### 26.18 PICDEM 3 PIC16C92X Demonstration Board The PICDEM 3 demonstration board supports the PIC16C923 and PIC16C924 in the PLCC package. All the necessary hardware and software is included to run the demonstration programs. # 26.19 PICDEM 4 8/14/18-Pin Demonstration Board The PICDEM 4 can be used to demonstrate the capabilities of the 8, 14 and 18-pin PIC16XXXX and PIC18XXXX MCUs, including the PIC16F818/819, PIC16F87/88, PIC16F62XA and the PIC18F1320 family of microcontrollers. PICDEM 4 is intended to showcase the many features of these low pin count parts, including LIN and Motor Control using ECCP. Special provisions are made for low-power operation with the supercapacitor circuit and jumpers allow onboard hardware to be disabled to eliminate current draw in this mode. Included on the demo board are provisions for Crystal, RC or Canned Oscillator modes, a five volt regulator for use with a nine volt wall adapter or battery, DB-9 RS-232 interface, ICD connector for programming via ICSP and development with MPLAB ICD 2, 2 x 16 liquid crystal display, PCB footprints for H-Bridge motor driver, LIN transceiver and EEPROM. Also included are: header for expansion, eight LEDs, four potentiometers, three push buttons and a prototyping area. Included with the kit is a PIC16F627A and a PIC18F1320. Tutorial firmware is included along with the User's Guide. #### 26.20 PICDEM 17 Demonstration Board The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. A programmed sample is included. The PRO MATE II device programmer, or the PICSTART Plus development programmer, can be used to reprogram the device for user tailored application development. The PICDEM 17 demonstration board supports program download and execution from external on-board Flash memory. A generous prototype area is available for user hardware expansion. ## 26.21 PICDEM 18R PIC18C601/801 Demonstration Board The PICDEM 18R demonstration board serves to assist development of the PIC18C601/801 family of Microchip microcontrollers. It provides hardware implementation of both 8-bit Multiplexed/Demultiplexed and 16-bit Memory modes. The board includes 2 Mb external Flash memory and 128 Kb SRAM memory, as well as serial EEPROM, allowing access to the wide range of memory types supported by the PIC18C601/801. #### 26.22 PICDEM LIN PIC16C43X Demonstration Board The powerful LIN hardware and software kit includes a series of boards and three PICmicro microcontrollers. The small footprint PIC16C432 and PIC16C433 are used as slaves in the LIN communication and feature on-board LIN transceivers. A PIC16F874 Flash microcontroller serves as the master. All three microcontrollers are programmed with firmware to provide LIN bus communication. #### 26.23 PICkit<sup>™</sup> 1 Flash Starter Kit A complete "development system in a box", the PICkit™ Flash Starter Kit includes a convenient multi-section board for programming, evaluation and development of 8/14-pin Flash PIC® microcontrollers. Powered via USB, the board operates under a simple Windows GUI. The PICkit 1 Starter Kit includes the User's Guide (on CD ROM), PICkit 1 tutorial software and code for various applications. Also included are MPLAB® IDE (Integrated Development Environment) software, software and hardware "Tips 'n Tricks for 8-pin Flash PIC® Microcontrollers" Handbook and a USB interface cable. Supports all current 8/14-pin Flash PIC microcontrollers, as well as many future planned devices. ## 26.24 PICDEM USB PIC16C7X5 Demonstration Board The PICDEM USB Demonstration Board shows off the capabilities of the PIC16C745 and PIC16C765 USB microcontrollers. This board provides the basis for future USB products. # 26.25 Evaluation and Programming Tools In addition to the PICDEM series of circuits, Microchip has a line of evaluation kits and demonstration software for these products. - KEELOQ evaluation and programming tools for Microchip's HCS Secure Data Products - CAN developers kit for automotive network applications - Analog design boards and filter design software - PowerSmart battery charging evaluation/ calibration kits - IrDA<sup>®</sup> development kit - microID development and rfLab<sup>TM</sup> development software - SEEVAL® designer kit for memory evaluation and endurance calculations - PICDEM MSC demo boards for Switching mode power supply, high-power IR driver, delta sigma ADC and flow rate sensor Check the Microchip web page and the latest Product Selector Guide for the complete list of demonstration and evaluation kits. **NOTES:** #### 27.0 ELECTRICAL CHARACTERISTICS #### **Absolute Maximum Ratings** (†) | Ambient temperature under bias | 40°C to +125°C | |--------------------------------------------------------------|----------------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD and MCLR) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to Vss | -0.3V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +13.25V | | Voltage on RA4 with respect to Vss | 0V to +8.5V | | Total power dissipation (Note 1) | 1.0W | | Maximum current out of Vss pin | 300 mA | | Maximum current into VDD pin | 250 mA | | Input clamp current, Iik (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, lok (Vo < 0 or Vo > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | | | Maximum current sunk by all ports | 200 mA | | Maximum current sourced by all ports | 200 mA | - **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD $\Sigma$ IOH} + $\Sigma$ {(VDD VOH) x IOH} + $\Sigma$ (VOL x IOL) - 2: Voltage spikes below Vss at the MCLR/VPP pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR/VPP/RE3 pin, rather than pulling this pin directly to Vss. † **NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 417 **FIGURE 27-1:** PIC18F2480/2580/4480/4580 VOLTAGE-FREQUENCY GRAPH (INDUSTRIAL) **FIGURE 27-2:** PIC18LF2480/2580/4480/4580 VOLTAGE-FREQUENCY GRAPH (INDUSTRIAL) #### 27.1 DC Characteristics: Supply Voltage PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) | PIC18LF2480/2580/4480/4580<br>(Industrial) | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | |--------------------------------------------|------|------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|-------------------------------------------|--|--| | | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | Param No. Symbol Characteristic | | | Min | Typ Max Units Condition | | Conditions | | | | | | VDD | Supply Voltage | | | | | | | | | D001 | | | | _ | 5.5 | V | HS, XT, RC and LP Oscillator modes | | | | s PIC18F2X80/4X80 | | | 4.2 | _ | 5.5 | V | | | | | D002 | VDR | RAM Data Retention<br>Voltage <sup>(1)</sup> | 1.5 | _ | _ | V | | | | | D003 | VPOR | VDD Start Voltage<br>to ensure internal<br>Power-on Reset signal | _ | _ | 0.7 | V | See section on Power-on Reset for details | | | | D004 | | | 0.05 | _ | _ | V/ms | See section on Power-on Reset for details | | | | | VBOR | Brown-out Reset Voltage | | | | | | | | | D005 | | BORV1:BORV0 = 11 | 1.96 | 2.06 | 2.16 | V | | | | | | | BORV1:BORV0 = 10 | 2.64 | 2.78 | 2.92 | V | | | | | | | BORV1:BORV0 = 01 | 4.11 | 4.33 | 4.55 | V | | | | | | | BORV1:BORV0 = 00 | 4.41 | 4.64 | 4.87 | V | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: This is the limit to which VDD can be lowered in Sleep mode, or during a device Reset, without losing RAM data. 27.2 DC Characteristics: Power-Down and Supply Current PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) | PIC18LF2<br>(Indus | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------|-------|-------------------------------------|--| | PIC18F24<br>(Indus | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | Param<br>No. | Тур | Max | Units | Conditions | | | | | | Power-down Current (IPD) | | | | | | | | | PIC18LF2X80/4X80 | 0.2 | TBD | μΑ | -40°C | \/ 0.0\/ | | | | | 0.2 | TBD | μА | +25°C | VDD = 2.0V,<br>( <b>Sleep</b> mode) | | | | | 0.4 | TBD | μА | +85°C | (Olcep mode) | | | | PIC18LF2X80/4X80 | 0.2 | TBD | μΑ | -40°C | \/ 0.0\/ | | | | | 0.2 | TBD | μА | +25°C | VDD = 3.0V,<br>( <b>Sleep</b> mode) | | | | | 0.5 | TBD | μΑ | +85°C | (Gicop Mode) | | | | All devices | 0.2 | TBD | μΑ | -40°C | )/ <b>5</b> 0)/ | | | | | 0.2 | TBD | μΑ | +25°C | VDD = 5.0V,<br>( <b>Sleep</b> mode) | | | | | 1.0 | TBD | μΑ | +85°C | (Cicop mode) | | **Legend:** TBD = To Be Determined. Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT enabled/disabled as specified. - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - **4:** Standard low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. #### 27.2 DC Characteristics: Power-Down and Supply Current PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) (Continued) | (Industrial) PIC18F2480/2580/4480/4580 | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | |----------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------|------------|---------------------------------------|--|--| | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | | Param<br>No. | Device | Тур | Max | Units | | Condit | ions | | | | | Supply Current (IDD) <sup>(2,3)</sup> | | | | | | | | | | | PIC18LF2X80/4X80 | 11 | TBD | μА | -40°C | | | | | | | | 13 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | 14 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 34 | TBD | μΑ | -40°C | | Fosc = 31 kHz | | | | | | 28 | TBD | μΑ | +25°C | VDD = 3.0V | (RC_RUN mode, | | | | | | 25 | TBD | μΑ | +85°C | | Internal oscillator source) | | | | | All devices | 77 | TBD | μΑ | -40°C | | | | | | | | 62 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | 53 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 100 | TBD | μΑ | -40°C | | Fosc = 1 MHz<br>( <b>RC_RUN</b> mode, | | | | | | 110 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | 120 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 180 | TBD | μΑ | -40°C | | | | | | | | 180 | TBD | μΑ | +25°C | VDD = 3.0V | | | | | | | 170 | TBD | μΑ | +85°C | | Internal oscillator source) | | | | | All devices | 340 | TBD | μΑ | -40°C | | | | | | | | 330 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | 310 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 350 | TBD | μΑ | -40°C | | | | | | | | 360 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | 370 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 0.58 | TBD | mA | -40°C | | Fosc = 4 MHz | | | | | | 0.58 | TBD | mA | +25°C | VDD = 3.0V | (RC_RUN mode, | | | | | | 0.58 | TBD | mA | +85°C | | Internal oscillator source) | | | | | All devices | 1.1 | TBD | mA | -40°C | | | | | | | | 1.1 | TBD | mA | +25°C | VDD = 5.0V | | | | | | | 1.0 | TBD | mA | +85°C | | | | | **Legend:** TBD = To Be Determined. Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. 27.2 DC Characteristics: Power-Down and Supply Current PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) (Continued) | PIC18LF2480/2580/4480/4580<br>(Industrial)<br>PIC18F2480/2580/4480/4580<br>(Industrial, Extended) | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | |---------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|-------|------------|----------------------------------------|--|--| | | | | | | | | | | | | | Supply Current (IDD) <sup>(2,3)</sup> | | | | | | | | | | | PIC18LF2X80/4X80 | 4.7 | TBD | μА | -40°C | | | | | | | | 4.6 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | 5.1 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 6.9 | TBD | μΑ | -40°C | | Fosc = 31 kHz | | | | | | 6.3 | TBD | μΑ | +25°C | VDD = 3.0V | (RC_IDLE mode, | | | | | | 6.8 | TBD | μΑ | +85°C | | Internal oscillator source) | | | | | All devices | 12 | TBD | μΑ | -40°C | | | | | | | | 10 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | 10 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 49 | TBD | μΑ | -40°C | | Fosc = 1 MHz<br>( <b>RC_IDLE</b> mode, | | | | | | 52 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | 56 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 73 | TBD | μΑ | -40°C | | | | | | | | 77 | TBD | μΑ | +25°C | VDD = 3.0V | | | | | | | 77 | TBD | μΑ | +85°C | | Internal oscillator source) | | | | | All devices | 130 | TBD | μΑ | -40°C | | | | | | | | 130 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | 130 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 140 | TBD | μΑ | -40°C | _ | | | | | | | 140 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | 150 | TBD | μΑ | +85°C | | | | | | | PIC18LF2X80/4X80 | 220 | TBD | μΑ | -40°C | | Fosc = 4 MHz | | | | | | 220 | TBD | μΑ | +25°C | VDD = 3.0V | (RC_IDLE mode, | | | | | | 210 | TBD | μΑ | +85°C | | Internal oscillator source) | | | | | All devices | 0.39 | TBD | mA | -40°C | | | | | | | | 0.40 | TBD | mA | +25°C | VDD = 5.0V | | | | | | | 0.38 | TBD | mA | +85°C | | | | | **Legend:** TBD = To Be Determined. Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. #### 27.2 DC Characteristics: Power-Down and Supply Current PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) (Continued) | PIC18LF2480/2580/4480/4580<br>(Industrial) PIC18F2480/2580/4480/4580<br>(Industrial, Extended) | | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial | | | | | | | |-------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------|------------|-------------------------------------|--| | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | Param<br>No. | Device | Тур | Max | Units | Conditions | | | | | | Supply Current (IDD) <sup>(2,3)</sup> | | | | | | | | | | PIC18LF2X80/4X80 | 150 | TBD | μА | -40°C | | | | | | | 150 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | 160 | TBD | μΑ | +85°C | | | | | | PIC18LF2X80/4X80 | 340 | TBD | μΑ | -40°C | | Fosc = 1 MHz | | | | | 300 | TBD | μΑ | +25°C | VDD = 3.0V | (PRI_RUN, | | | | | 280 | TBD | μΑ | +85°C | | EC oscillator) | | | | All devices | 0.72 | TBD | mA | -40°C | | | | | | | 0.63 | TBD | mA | +25°C | VDD = 5.0V | | | | | | 0.57 | TBD | mA | +85°C | | | | | | PIC18LF2X80/4X80 | 440 | TBD | μΑ | -40°C | | | | | | | 450 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | 460 | TBD | μΑ | +85°C | | Fosc = 4 MHz | | | | PIC18LF2X80/4X80 | 0.80 | TBD | mA | -40°C | | | | | | | 0.78 | TBD | mA | +25°C | VDD = 3.0V | (PRI_RUN, | | | | | 0.77 | TBD | mA | +85°C | | EC oscillator) | | | | All devices | 1.6 | TBD | mA | -40°C | | | | | | | 1.5 | TBD | mA | +25°C | VDD = 5.0V | | | | | | 1.5 | TBD | mA | +85°C | | | | | | All devices | 9.5 | TBD | mA | -40°C | _ | | | | | | 9.7 | TBD | mA | +25°C | VDD = 4.2V | F000 40 MHz | | | | | 9.9 | TBD | mA | +85°C | | Fosc = 40 MHz<br>( <b>PRI RUN</b> , | | | | All devices | 11.9 | TBD | mA | -40°C | _ | EC oscillator) | | | | | 12.1 | TBD | mA | +25°C | VDD = 5.0V | , | | | | | 12.3 | TBD | mA | +85°C | | | | **Legend:** TBD = To Be Determined. Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: $\underline{\mathsf{OSC1}} = \mathsf{external} \; \mathsf{square} \; \mathsf{wave}, \; \mathsf{from} \; \mathsf{rail}\text{-}\mathsf{to}\text{-}\mathsf{rail}; \; \mathsf{all} \; \mathsf{I/O} \; \mathsf{pins} \; \mathsf{tri}\text{-}\mathsf{stated}, \; \mathsf{pulled} \; \mathsf{to} \; \mathsf{VDD};$ - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. 27.2 DC Characteristics: Power-Down and Supply Current PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) (Continued) | PIC18LF2480/2580/4480/4580<br>(Industrial) PIC18F2480/2580/4480/4580<br>(Industrial, Extended) | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | | |-------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|-------|-------------|------------------------------------------|--|--|--| | | | | | | | | | | | | | | Supply Current (IDD) <sup>(2,3)</sup> | | | | | | | | | | | | PIC18LF2X80/4X80 | 37 | TBD | μΑ | -40°C | | | | | | | | | 37 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | | 38 | TBD | μΑ | +85°C | | | | | | | | PIC18LF2X80/4X80 | 58 | TBD | μΑ | -40°C | | Fosc = 1 MHz | | | | | | | 59 | TBD | μΑ | +25°C | VDD = 3.0V | (PRI_IDLE mode,<br>EC oscillator) | | | | | | | 60 | TBD | μΑ | +85°C | | | | | | | | All devices | 110 | TBD | μΑ | -40°C | | | | | | | | | 110 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | | 110 | TBD | μΑ | +85°C | | | | | | | | PIC18LF2X80/4X80 | 140 | TBD | μΑ | -40°C | | | | | | | | | 140 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | | 140 | TBD | μΑ | +85°C | | | | | | | | PIC18LF2X80/4X80 | 220 | TBD | μΑ | -40°C | | Fosc = 4 MHz | | | | | | | 230 | TBD | μΑ | +25°C | VDD = 3.0V | (PRI_IDLE mode, | | | | | | | 230 | TBD | μΑ | +85°C | | EC oscillator) | | | | | | All devices | 410 | TBD | μΑ | -40°C | | | | | | | | | 420 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | | 430 | TBD | μΑ | +85°C | | | | | | | | All devices | 3.1 | TBD | mA | -40°C | | | | | | | | | 3.2 | TBD | mA | +25°C | VDD = 4.2 V | F000 40 MHz | | | | | | | 3.3 | TBD | mA | +85°C | | Fosc = 40 MHz<br>( <b>PRI_IDLE</b> mode, | | | | | | All devices | 4.4 | TBD | mA | -40°C | | EC oscillator) | | | | | | | 4.6 | TBD | mA | +25°C | VDD = 5.0V | , | | | | | | | 4.6 | TBD | mA | +85°C | | | | | | **Legend:** TBD = To Be Determined. Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: $\underline{\mathsf{OSC1}} = \mathsf{external} \ \mathsf{square} \ \mathsf{wave}, \ \mathsf{from} \ \mathsf{rail} \mathsf{-to}\mathsf{-rail}; \ \mathsf{all} \ \mathsf{I/O} \ \mathsf{pins} \ \mathsf{tri}\mathsf{-stated}, \ \mathsf{pulled} \ \mathsf{to} \ \mathsf{VDD};$ - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. #### 27.2 DC Characteristics: Power-Down and Supply Current PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) (Continued) | PIC18LF | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | | | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------------|------------|----------------------------------------------------------------------------|--|--|--| | PIC18F24<br>(Indus | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | | | | Param<br>No. | Device | Тур | Max | Units | Conditions | | | | | | | | Supply Current (IDD)(2,3) | | | | | | | | | | | | PIC18LF2X80/4X80 | 13 | TBD | μА | -10°C | | | | | | | | | 14 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | | 16 | TBD | μΑ | +70°C | | | | | | | | PIC18LF2X80/4X80 | 34 | TBD | μΑ | -10°C | | Fosc = 32 kHz <sup>(4)</sup><br>( <b>SEC_RUN</b> mode,<br>Timer1 as clock) | | | | | | | 31 | TBD | μΑ | +25°C | VDD = 3.0V | | | | | | | | 28 | TBD | μΑ | +70°C | | | | | | | | All devices | 72 | TBD | μΑ | -10°C | | | | | | | | | 65 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | | 59 | TBD | μΑ | +70°C | | | | | | | | PIC18LF2X80/4X80 | 5.5 | TBD | μΑ | -10°C | | | | | | | | | 5.8 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | | 6.1 | TBD | μΑ | +70°C | | | | | | | | PIC18LF2X80/4X80 | 8.2 | TBD | μΑ | -10°C | | Fosc = 32 kHz <sup>(4)</sup> | | | | | | | 8.6 | TBD | μΑ | +25°C | VDD = 3.0V | (SEC_IDLE mode, | | | | | | | 8.8 | TBD | μΑ | +70°C | | Timer1 as clock) | | | | | | All devices | 13 | TBD | μΑ | -10°C | | | | | | | | | 13 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | | 13 | TBD | μΑ | +70°C | | | | | | **Legend:** TBD = To Be Determined. Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. 27.2 DC Characteristics: Power-Down and Supply Current PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) (Continued) | PIC18LF2 | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial | | | | | | | | | | | |-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|----------------|------------|--------------------------------------------------|--|--|--|--| | PIC18F2480/2580/4480/4580<br>(Industrial, Extended) | | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial | | | | | | | | | | | Param<br>No. | Device | Тур | Max | Units | Conditions | | | | | | | | | Module Differential Currer | nts (∆lw | its ( $\Delta$ IWDT, $\Delta$ IBOR, $\Delta$ ILVD, $\Delta$ IOSCB, $\Delta$ IAD) | | | | | | | | | | D022 | Watchdog Timer | 1.7 | TBD | μΑ | -40°C | | | | | | | | $(\Delta IWDT)$ | | 2.1 | TBD | μΑ | +25°C | VDD = 2.0V | | | | | | | | | 2.6 | TBD | μΑ | +85°C | | | | | | | | | | 2.2 | TBD | μΑ | -40°C | | | | | | | | | | 2.4 | TBD | μΑ | +25°C | VDD = 3.0V | | | | | | | | | 2.8 | TBD | μΑ | +85°C | | | | | | | | | | 2.9 | TBD | μΑ | -40°C | | | | | | | | | | 3.1 | TBD | μΑ | +25°C | VDD = 5.0V | | | | | | | | | 3.3 | TBD | μΑ | +85°C | | | | | | | | D022A | Brown-out Reset | 17 | TBD | μΑ | -40°C to +85°C | VDD = 3.0V | | | | | | | $(\Delta IBOR)$ | | 47 | TBD | μΑ | -40°C to +85°C | VDD = 5.0V | | | | | | | D022B | High/Low-Voltage Detect | 14 | TBD | μΑ | -40°C to +85°C | VDD = 2.0V | | | | | | | $(\Delta ILVD)$ | | 18 | TBD | μΑ | -40°C to +85°C | VDD = 3.0V | | | | | | | | | 21 | TBD | μΑ | -40°C to +85°C | VDD = 5.0V | | | | | | | D025 | Timer1 Oscillator | 1.0 | TBD | μΑ | -10°C | | | | | | | | $(\Delta IOSCB)$ | | 1.1 | TBD | μΑ | +25°C | VDD = 2.0V | 32 kHz on Timer1 <sup>(4)</sup> | | | | | | | | 1.1 | TBD | μΑ | +70°C | | | | | | | | | | 1.2 | TBD | μΑ | -10°C | | | | | | | | | | 1.3 | TBD | μΑ | +25°C | VDD = 3.0V | 32 kHz on Timer1(4) | | | | | | | | 1.2 | TBD | μΑ | +70°C | | | | | | | | | | 1.8 | TBD | μΑ | -10°C | | | | | | | | | | 1.9 | TBD | μΑ | +25°C | VDD = 5.0V | 32 kHz on Timer1 <sup>(4)</sup> | | | | | | | | 1.9 | TBD | μΑ | +70°C | | | | | | | | D026 | A/D Converter | 1.0 | TBD | μΑ | _ | VDD = 2.0V | | | | | | | (∆IAD) | | 1.0 | TBD | μΑ | _ | VDD = 3.0V | A/D on, not converting,<br>1.6 μs ≤ TAD ≤ 6.4 μs | | | | | | | | 1.0 | TBD | μА | _ | VDD = 5.0V | 1.0 μο Δ ΙΛυ Δ 0.4 μο | | | | | **Legend:** TBD = To Be Determined. Shading of rows is to assist in readability of the table. - Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). - 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in $k\Omega$ . - **4:** Standard low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 27.3 DC Characteristics: PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial | | | | | | |--------------|--------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|--------------------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min Max U | | Units | Conditions | | | | | VIL | Input Low Voltage | | | | | | | | | | I/O ports: | | | | | | | | D030 | | with TTL buffer | Vss | 0.15 VDD | V | VDD < 4.5V | | | | D030A | | | _ | 0.8 | V | 4.5V ≤ VDD ≤ 5.5V | | | | D031 | | with Schmitt Trigger buffer<br>RC3 and RC4 | Vss<br>Vss | 0.2 VDD<br>0.3 VDD | V<br>V | | | | | D032 | | MCLR | Vss | 0.2 VDD | V | | | | | D032A | | OSC1 and T1OSI | Vss | 0.3 VDD | V | LP, XT, HS, HSPLL modes <sup>(1)</sup> | | | | D033 | | OSC1 | Vss | 0.2 VDD | V | EC mode <sup>(1)</sup> | | | | | VIH | Input High Voltage | | | | | | | | | | I/O ports: | | | | | | | | D040 | | with TTL buffer | 0.25 VDD + 0.8V | VDD | V | VDD < 4.5V | | | | D040A | | | 2.0 | VDD | V | 4.5V ≤ VDD ≤ 5.5V | | | | D041 | | with Schmitt Trigger buffer<br>RC3 and RC4 | 0.8 VDD<br>0.7 VDD | Vdd<br>Vdd | V<br>V | | | | | D042 | | MCLR | 0.8 VDD | VDD | V | | | | | D042A | | OSC1 and T1OSI | 0.7 VDD | VDD | V | LP, XT, HS, HSPLL modes <sup>(1)</sup> | | | | D043 | | OSC1 | 0.8 VDD | VDD | V | EC mode <sup>(1)</sup> | | | | | lı∟ | Input Leakage Current <sup>(2,3)</sup> | | | | | | | | D060 | | I/O ports | _ | ±1 | μΑ | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance | | | | D061 | | MCLR | | ±5 | μА | Vss ≤ Vpin ≤ Vdd | | | | D063 | | OSC1 | _ | ±5 | μA | Vss ≤ VPIN ≤ VDD | | | | | IPU | Weak Pull-up Current | | | | | | | | D070 | IPURB | PORTB weak pull-up current | 50 | 400 | μΑ | VDD = 5V, VPIN = VSS | | | - **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PICmicro<sup>®</sup> device be driven with an external clock while in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: Parameter is characterized but not tested. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 427 # 27.3 DC Characteristics: PIC18F2480/2580/4480/4580 (Industrial) PIC18LF2480/2580/4480/4580 (Industrial) (Continued) | DC CHA | RACTE | RISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial | | | | | | |---------------------|-----------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-------|------------------------------------------------------------------------------------------------|--|--| | Param<br>No. | Symbol Characteristic | | Min | Max | Units | Conditions | | | | | Vol | Output Low Voltage | | | | | | | | D080 | | I/O ports | _ | 0.6 | V | IOL = $8.5 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | | D083 | | OSC2/CLKO<br>(RC, RCIO, EC, ECIO modes) | _ | 0.6 | V | IOL = $1.6 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | | | Vон | Output High Voltage <sup>(3)</sup> | | | | | | | | D090 | | I/O ports | VDD - 0.7 | _ | V | IOH = $-3.0$ mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C | | | | D092 | | OSC2/CLKO<br>(RC, RCIO, EC, ECIO modes) | VDD - 0.7 | _ | V | IOH = $-1.3$ mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C | | | | | | Capacitive Loading Specs on Output Pins | | | | | | | | D100 <sup>(4)</sup> | Cosc <sub>2</sub> | OSC2 pin | _ | 15 | pF | In XT, HS and LP modes when external clock is used to drive OSC1 | | | | D101 | Cio | All I/O pins and OSC2<br>(in RC mode) | _ | 50 | pF | To meet the AC Timing Specifications | | | | D102 | Св | SCL, SDA | _ | 400 | pF | I <sup>2</sup> C™ Specification | | | - **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PICmicro® device be driven with an external clock while in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: Parameter is characterized but not tested. TABLE 27-1: MEMORY PROGRAMMING REQUIREMENTS | DC Cha | racteris | stics | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial | | | | | | | |--------------|----------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|-------|-------|------------------------------------------------------------------|--|--| | Param<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | | | | Internal Program Memory<br>Programming Specifications <sup>(1)</sup> | | | | | | | | | D110 | VPP | Voltage on MCLR/VPP/RE3 pin | 9.00 | _ | 13.25 | V | (Note 3) | | | | D113 | IDDP | Supply Current during<br>Programming | _ | _ | 10 | mA | | | | | | | Data EEPROM Memory | | | | | | | | | D120 | ED | Byte Endurance | 100K | 1M | _ | E/W | -40°C to +85°C | | | | D121 | VDRW | VDD for Read/Write | VMIN | _ | 5.5 | V | Using EECON to read/write<br>VMIN = Minimum operating<br>voltage | | | | D122 | TDEW | Erase/Write Cycle Time | _ | 4 | _ | ms | | | | | D123 | TRETD | Characteristic Retention | 40 | _ | _ | Year | Provided no other specifications are violated | | | | D124 | TREF | Number of Total Erase/Write Cycles before Refresh <sup>(2)</sup> | 1M | 10M | _ | E/W | -40°C to +85°C | | | | | | Program Flash Memory | | | | | | | | | D130 | EР | Cell Endurance | 10K | 100K | _ | E/W | -40°C to +85°C | | | | D131 | VPR | VDD for Read | VMIN | _ | 5.5 | V | VMIN = Minimum operating voltage | | | | D132 | VIE | VDD for Block Erase | 4.5 | _ | 5.5 | V | Using ICSP™ port | | | | D132A | Viw | VDD for Externally Timed Erase or Write | 4.5 | _ | 5.5 | V | Using ICSP port | | | | D132B | VPEW | VDD for Self-timed Write | VMIN | _ | 5.5 | V | VMIN = Minimum operating voltage | | | | D133 | TIE | ICSP Block Erase Cycle Time | _ | 4 | _ | ms | VDD > 4.5V | | | | D133A | Tıw | ICSP Erase or Write Cycle Time (externally timed) | 1 | _ | _ | ms | VDD > 4.5V | | | | D133A | Tıw | Self-timed Write Cycle Time | _ | 2 | _ | ms | | | | | D134 | TRETD | Characteristic Retention | 40 | 100 | _ | Year | Provided no other specifications are violated | | | <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **3:** Required only if Single-Supply Programming is disabled. © 2004 Microchip Technology Inc. Preliminary DS39637A-page 429 **Note 1:** These specifications are for programming the on-chip program memory through the use of table write instructions. <sup>2:</sup> Refer to Section 7.8 "Using the Data EEPROM" for a more detailed discussion on data EEPROM endurance. #### TABLE 27-2: COMPARATOR SPECIFICATIONS **Operating Conditions:** 3.0V < VDD < 5.5V, $-40^{\circ}C < TA < +85^{\circ}C$ (unless otherwise stated). **Param** Characteristics Min Units Comments Sym Тур Max No. D300 Vioff Input Offset Voltage $\pm 5.0$ ± 10 m۷ D301 VICM Input Common Mode Voltage\* 0 VDD - 1.5V D302 CMRR Common Mode Rejection Ratio\* 55 dΒ 300 TRESP Response Time(1)\* 150 400 PIC18FXXXX ns 300A 150 600 PIC18LFXXXX, ns VDD = 2.0V301 TMC2OV Comparator Mode Change to 10 μs Output Valid\* Note 1: Response time measured with one comparator input at (VDD – 1.5)/2 while the other input transitions from Vss to VDD. #### TABLE 27-3: VOLTAGE REFERENCE SPECIFICATIONS | Operating | <b>Operating Conditions:</b> $3.0 \text{V} < \text{VDD} < 5.5 \text{V}$ , $-40 ^{\circ}\text{C} < \text{TA} < +85 ^{\circ}\text{C}$ (unless otherwise stated). | | | | | | | | | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------|-----|------------|------------|-----------------------------------------------|--|--|--| | Param<br>No. | Sym | Characteristics | Min | Тур | Max | Units | Comments | | | | | D310 | VRES | Resolution | VDD/24 | _ | VDD/32 | LSb | | | | | | D311 | VRAA | Absolute Accuracy | _ | _ | 1/4<br>1/2 | LSb<br>LSb | Low Range (CVRR = 1)<br>High Range (CVRR = 0) | | | | | D312 | VRur | Unit Resistor Value (R)* | _ | 2k | _ | Ω | | | | | | 310 | TSET | Settling Time <sup>(1)*</sup> | _ | _ | 10 | μs | | | | | <sup>\*</sup> These parameters are characterized but not tested. Note 1: Settling time measured while CVRR = 1 and CVR3:CVR0 transitions from '0000' to '1111'. <sup>\*</sup> These parameters are characterized but not tested. FIGURE 27-3: HIGH/LOW-VOLTAGE DETECT CHARACTERISTICS TABLE 27-4: HIGH/LOW-VOLTAGE DETECT CHARACTERISTICS | | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial | | | | | | |--------------|--------|------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------|--| | Param<br>No. | Symbol | Characteristic | | Min | Тур† | Max | Units | Conditions | | | D420 | | HLVD Voltage on VDD | LVV = 0000 | 2.12 | 2.17 | 2.22 | V | | | | | | Transition High to Low | LVV = 0001 | 2.18 | 2.23 | 2.28 | V | | | | | | | LVV = 0010 | 2.31 | 2.36 | 2.42 | V | | | | | | | LVV = 0011 | 2.38 | 2.44 | 2.49 | V | | | | | | LVV = 0100 | 2.54 | 2.60 | 2.66 | V | | | | | | | LVV = 0101 | 2.72 | 2.79 | 2.85 | V | | | | | | | | LVV = 0110 | 2.82 | 2.89 | 2.95 | V | | | | | | | LVV = 0111 | 3.05 | 3.12 | 3.19 | V | | | | | | | LVV = 1000 | 3.31 | 3.39 | 3.47 | V | | | | | | | LVV = 1001 | 3.46 | 3.55 | 3.63 | V | | | | | | | LVV = 1010 | 3.63 | 3.71 | 3.80 | V | | | | | | | LVV = 1011 | 3.81 | 3.90 | 3.99 | V | | | | | | | LVV = 1100 | 4.01 | 4.11 | 4.20 | V | | | | | | | LVV = 1101 | 4.23 | 4.33 | 4.43 | V | | | | | | | LVV = 1110 | 4.48 | 4.59 | 4.69 | V | | | $<sup>\</sup>dagger$ Production tested at TAMB = 25°C. Specifications over temperature limits ensured by characterization. #### 27.4 AC (Timing) Characteristics #### 27.4.1 TIMING PARAMETER SYMBOLOGY The timing parameter symbols have been created using one of the following formats: | 1. TppS2ppS | 3 | 3. Tcc:st | (I <sup>2</sup> C specifications only) | |---------------------------|---------------------------------|-----------|----------------------------------------| | 2. TppS | | 4. Ts | (I <sup>2</sup> C specifications only) | | Т | | | | | F | Frequency | Т | Time | | Lowercase le | etters (pp) and their meanings: | | | | рр | | | | | СС | CCP1 | osc | OSC1 | | ck | CLKO | rd | RD | | cs | CS | rw | RD or WR | | di | SDI | sc | SCK | | do | SDO | ss | SS | | dt | Data in | tO | T0CKI | | io | I/O port | t1 | T13CKI | | mc | MCLR | wr | WR | | Uppercase le | etters and their meanings: | | | | S | | | | | F | Fall | Р | Period | | Н | High | R | Rise | | I | Invalid (High-impedance) | V | Valid | | L | Low | Z | High-impedance | | I <sup>2</sup> C only | | | | | AA | output access | High | High | | BUF | Bus free | Low | Low | | TCC:ST (I <sup>2</sup> C: | specifications only) | | | | CC | | | | | HD | Hold | SU | Setup | | ST | | | | | DAT | DATA input hold | STO | Stop condition | | STA | Start condition | | | Note: #### 27.4.2 TIMING CONDITIONS The temperature and voltages specified in Table 27-5 apply to all timing specifications unless otherwise noted. Figure 27-4 specifies the load conditions for the timing specifications. Because of space limitations, the generic terms "PIC18FXXXX" and "PIC18LFXXXX" are used throughout this section to refer to the PIC18F2480/2580/4480/4580 and PIC18LF2480/2580/4480/4580 families of devices specifically and only those devices. TABLE 27-5: TEMPERATURE AND VOLTAGE SPECIFICATIONS – AC | | Standard Operating Conditions (unless otherwise stated) | | | | | | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | AC CHARACTERISTICS | Operating temperature -40°C ≤ TA ≤ +85°C for industrial Operating voltage VDD range as described in DC spec <b>Section 27.1</b> and | | | | | | | | | Section 27.3. LF parts operate for industrial temperatures only. | | | | | | | #### FIGURE 27-4: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS #### 27.4.3 TIMING DIAGRAMS AND SPECIFICATIONS FIGURE 27-5: EXTERNAL CLOCK TIMING (ALL MODES EXCEPT PLL) TABLE 27-6: EXTERNAL CLOCK TIMING REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | |---------------|--------|----------------------------------------|-----|--------|-------|--------------------------| | 1A | Fosc | External CLKI Frequency <sup>(1)</sup> | DC | 40 | MHz | EC, ECIO Oscillator mode | | | | Oscillator Frequency <sup>(1)</sup> | DC | 4 | MHz | RC Oscillator mode | | | | | 0.1 | 4 | MHz | XT Oscillator mode | | | | | 4 | 25 | MHz | HS Oscillator mode | | | | | 4 | 10 | MHz | HS + PLL Oscillator mode | | | | | 5 | 200 | kHz | LP Oscillator mode | | 1 | Tosc | External CLKI Period <sup>(1)</sup> | 25 | _ | ns | EC, ECIO Oscillator mode | | | | Oscillator Period <sup>(1)</sup> | 250 | _ | ns | RC Oscillator mode | | | | | 250 | 10,000 | ns | XT Oscillator mode | | | | | 40 | 250 | ns | HS Oscillator mode | | | | | 100 | 250 | ns | HS + PLL Oscillator mode | | | | | 25 | _ | μs | LP Oscillator mode | | 2 | Tcy | Instruction Cycle Time <sup>(1)</sup> | 100 | _ | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) | 30 | _ | ns | XT Oscillator mode | | | TosH | High or Low Time | 2.5 | _ | μs | LP Oscillator mode | | | | | 10 | _ | ns | HS Oscillator mode | | 4 | TosR, | External Clock in (OSC1) | _ | 20 | ns | XT Oscillator mode | | | TosF | Rise or Fall Time | _ | 50 | ns | LP Oscillator mode | | | | | | 7.5 | ns | HS Oscillator mode | Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period for all configurations except PLL. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices. TABLE 27-7: PLL CLOCK TIMING SPECIFICATIONS (VDD = 4.2V TO 5.5V) | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |--------------|-----------------|-------------------------------|-----|------|-----|-------|--------------| | F10 | Fosc | Oscillator Frequency Range | 4 | | 10 | MHz | HS mode only | | F11 | Fsys | On-Chip VCO System Frequency | 16 | | 40 | MHz | HS mode only | | F12 | t <sub>rc</sub> | PLL Start-up Time (Lock Time) | _ | _ | 2 | ms | | | F13 | $\Delta$ CLK | CLKO Stability (Jitter) | -2 | _ | +2 | % | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. TABLE 27-8: AC CHARACTERISTICS: INTERNAL RC ACCURACY PIC18F2480/2580/4480/4580 (INDUSTRIAL) PIC18LF2480/2580/4480/4580 (INDUSTRIAL) | | PIC18LF2480/2580/4480/4580<br>(Industrial) | | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial | | | | | | | | | |--------------|--------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------|-----------|----------|---------------------|-----------------------------|--|--|--|--| | | <b>2480/2580/4480/4580</b> ustrial) | | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial | | | | | | | | | | Param<br>No. | Device | Min | Тур | Max | Units | Conditions | | | | | | | | INTOSC Accuracy @ I | Freq = 8 | MHz, 4 N | /IHz, 2 N | 1Hz, 1 N | 1Hz, 500 kHz, 250 k | kHz, 125 kHz <sup>(1)</sup> | | | | | | | PIC18LF2X80/4X80 | -2 | +/-1 | 2 | % | +25°C | VDD = 2.7-3.3V | | | | | | | | -5 | _ | 5 | % | -10°C to +85°C | VDD = 2.7-3.3V | | | | | | | | -10 | +/-1 | 10 | % | -40°C to +85°C | VDD = 2.7-3.3V | | | | | | | PIC18F2X80/4X80 | -2 | +/-1 | 2 | % | +25°C | VDD = 4.5-5.5V | | | | | | | | -5 | | 5 | % | -10°C to +85°C | VDD = 4.5-5.5V | | | | | | | | -10 | +/-1 | 10 | % | -40°C to +85°C | VDD = 4.5-5.5V | | | | | | | INTRC Accuracy @ Fr | eq = 31 k | (Hz <sup>(2)</sup> | | | | | | | | | | | PIC18LF2X80/4X80 | 26.562 | | 35.938 | kHz | -40°C to +85°C | VDD = 2.7-3.3V | | | | | | | PIC18F2X80/4X80 | 26.562 | _ | 35.938 | kHz | -40°C to +85°C | VDD = 4.5-5.5V | | | | | | | INTRC Stability <sup>(3)</sup> | | | | | | | | | | | | F7 | PIC18LF2X80/4X80 | TBD | 1 | TBD | % | +25°C | VDD = 2.0V | | | | | | F8 | | TBD | 1 | TBD | % | +25°C | VDD = 3.0V | | | | | | F9 | All devices | TBD | 1 | TBD | % | +25°C | VDD = 5.0V | | | | | **Legend:** TBD = To Be Determined. Shading of rows is to assist in readability of the table. Note 1: Frequency calibrated at 25°C. OSCTUNE register can be used to compensate for temperature drift. - 2: INTRC frequency after calibration. - **3:** Change of INTRC frequency as VDD changes. FIGURE 27-6: CLKO AND I/O TIMING TABLE 27-9: CLKO AND I/O TIMING REQUIREMENTS | Param<br>No. | Symbol | Characteris | tic | Min | Тур | Max | Units | Conditions | |--------------|----------|----------------------------------------|----------------------|-----|--------------|-----|----------|------------| | 10 | TosH2cĸL | OSC1 ↑ to CLKO ↓ | | _ | 75 | 200 | ns | (Note 1) | | 11 | TosH2ckH | OSC1 ↑ to CLKO ↑ | | _ | 75 | 200 | ns | (Note 1) | | 12 | TckR | CLKO Rise Time | | _ | 35 | 100 | ns | (Note 1) | | 13 | TCKF | CLKO Fall Time | _ | 35 | 100 | ns | (Note 1) | | | 14 | TckL2ioV | CLKO ↓ to Port Out Valid | _ | _ | 0.5 Tcy + 20 | ns | (Note 1) | | | 15 | TioV2ckH | Port In Valid before CLKC | 0.25 Tcy + 25 | _ | _ | ns | (Note 1) | | | 16 | TckH2ioI | Port In Hold after CLKO 1 | 0 | _ | _ | ns | (Note 1) | | | 17 | TosH2ioV | OSC1 ↑ (Q1 cycle) to Por | _ | 50 | 150 | ns | | | | 18 | TosH2iol | OSC1 ↑ (Q2 cycle) to Port | PIC18FXXXX | 100 | _ | _ | ns | | | 18A | | Input Invalid (I/O in hold time) | PIC18 <b>LF</b> XXXX | 200 | _ | _ | ns | VDD = 2.0V | | 19 | TioV2osH | Port Input Valid to OSC1 1 setup time) | (I/O in | 0 | _ | _ | ns | | | 20 | TioR | Port Output Rise Time | PIC18FXXXX | _ | 10 | 25 | ns | | | 20A | | | PIC18 <b>LF</b> XXXX | _ | _ | 60 | ns | VDD = 2.0V | | 21 | TioF | Port Output Fall Time | PIC18FXXXX | _ | 10 | 25 | ns | | | 21A | | | PIC18 <b>LF</b> XXXX | _ | _ | 60 | ns | VDD = 2.0V | | 22† | TINP | INT pin High or Low Time | Tcy | _ | _ | ns | | | | 23† | TRBP | RB7:RB4 Change INT Hig | gh or Low Time | Tcy | _ | _ | ns | | | 24† | TRCP | RC7:RC4 Change INT Hi | gh or Low Time | 20 | | | ns | | <sup>†</sup> These parameters are asynchronous events not related to any internal clock edges. **Note 1:** Measurements are taken in RC mode, where CLKO output is 4 x Tosc. FIGURE 27-7: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING FIGURE 27-8: BROWN-OUT RESET TIMING TABLE 27-10: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER AND BROWN-OUT RESET REQUIREMENTS | Param.<br>No. | Sym | Characteristic | Min | Тур | Max | Units | Conditions | |---------------|--------|----------------------------------------------------------|-----------|------|-----------|-------|-----------------------| | 30 | ТмсL | MCLR Pulse Width (low) | 2 | _ | _ | μs | | | 31 | Twdt | Watchdog Timer Time-out Period (no postscaler) | _ | 4.00 | TBD | ms | | | 32 | Tost | Oscillation Start-up Timer Period | 1024 Tosc | _ | 1024 Tosc | _ | Tosc = OSC1 period | | 33 | TPWRT | Power-up Timer Period | _ | 65.5 | TBD | ms | | | 34 | Tioz | I/O High-Impedance from MCLR Low or Watchdog Timer Reset | _ | 2 | _ | μs | | | 35 | TBOR | Brown-out Reset Pulse Width | 200 | _ | _ | μs | VDD ≤ BVDD (see D005) | | 36 | Tivrst | Time for Internal Reference Voltage to become stable | _ | 20 | 50 | μs | | | 37 | TLVD | High/Low-Voltage Detect Pulse Width | 200 | _ | _ | μs | VDD ≤ VLVD | | 38 | TCSD | CPU Start-up Time | 5 | _ | 10 | μs | | | 39 | TIOBST | Time for INTOSC to stabilize | _ | 1 | _ | ms | | **Legend:** TBD = To Be Determined FIGURE 27-9: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS TABLE 27-11: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | Param<br>No. | Sym | | Characteristic | | Min | Max | Units | Conditions | |--------------|-----------|--------------------------------|-----------------------------|----------------------|-----------------------------------------|--------|-------|---------------------------------------| | 40 | Тт0Н | T0CKI High Po | ulse Width | No prescaler | 0.5 Tcy + 20 | _ | ns | | | | | | | With prescaler | 10 | _ | ns | | | 41 | TT0L | T0CKI Low Pu | lse Width | No prescaler | 0.5 Tcy + 20 | _ | ns | | | | | | | With prescaler | 10 | | ns | | | 42 | Тт0Р | T0CKI Period | | No prescaler | Tcy + 10 | | ns | | | | | | | With prescaler | Greater of:<br>20 ns or<br>(Tcy + 40)/N | _ | ns | N = prescale value<br>(1, 2, 4,, 256) | | 45 | T⊤1H | T13CKI High | Synchronous, r | no prescaler | 0.5 Tcy + 20 | | ns | | | | | Time | Synchronous, with prescaler | PIC18FXXXX | 10 | | ns | | | | | | | PIC18 <b>LF</b> XXXX | 25 | _ | ns | VDD = 2.0V | | | | | Asynchronous | PIC18FXXXX | 30 | _ | ns | | | | | | | PIC18 <b>LF</b> XXXX | 50 | | ns | VDD = 2.0V | | 46 | T⊤1L | T13CKI Low<br>Time | Synchronous, r | no prescaler | 0.5 Tcy + 5 | _ | ns | | | | | | Synchronous, | PIC18FXXXX | 10 | _ | ns | | | | | | with prescaler | PIC18 <b>LF</b> XXXX | 25 | _ | ns | VDD = 2.0V | | | | | Asynchronous | PIC18FXXXX | 30 | _ | ns | | | | | | | PIC18 <b>LF</b> XXXX | 50 | | ns | VDD = 2.0V | | 47 | Тт1Р | T13CKI Input<br>Period | Synchronous | | Greater of:<br>20 ns or<br>(TCY + 40)/N | _ | ns | N = prescale value (1, 2, 4, 8) | | | | | Asynchronous | | 60 | | ns | | | | FT1 | T13CKI Oscilla | itor Input Frequency Range | | DC | 50 | kHz | | | 48 | TCKE2TMRI | Delay from Ex<br>Timer Increme | ternal T13CKI C<br>nt | lock Edge to | 2 Tosc | 7 Tosc | | | FIGURE 27-10: CAPTURE/COMPARE/PWM TIMINGS (ALL CCP MODULES) TABLE 27-12: CAPTURE/COMPARE/PWM REQUIREMENTS (ALL CCP MODULES) | Param<br>No. | Sym | | Characteristic | | | Max | Units | Conditions | |--------------|----------------------------|---------------------|----------------|----------------------|-----------------|-----|-------|-----------------------------------| | 50 | TccL | CCPx Input Low | No prescaler | | 0.5 Tcy + 20 | _ | ns | | | | | Time | With prescaler | PIC18FXXXX | 10 | _ | ns | | | | | | | PIC18 <b>LF</b> XXXX | 20 | _ | ns | VDD = 2.0V | | 51 TccH ( | | CCPx Input High | No prescaler | | 0.5 Tcy + 20 | _ | ns | | | | | Time | With prescaler | PIC18FXXXX | 10 | _ | ns | | | | | | | PIC18 <b>LF</b> XXXX | 20 | _ | ns | VDD = 2.0V | | 52 | TCCP | CCPx Input Perio | od | | 3 Tcy + 40<br>N | _ | ns | N = prescale<br>value (1,4 or 16) | | 53 | TccR | CCPx Output Fal | l Time | PIC18FXXXX | _ | 25 | ns | | | | | PIC18 <b>LF</b> XXX | | PIC18 <b>LF</b> XXXX | _ | 45 | ns | VDD = 2.0V | | 54 | TccF CCPx Output Fall Time | | PIC18FXXXX | _ | 25 | ns | | | | | | | | PIC18 <b>LF</b> XXXX | _ | 45 | ns | VDD = 2.0V | FIGURE 27-11: PARALLEL SLAVE PORT TIMING (PIC18F4480/4580) TABLE 27-13: PARALLEL SLAVE PORT REQUIREMENTS (PIC18F4480/4580) | Param.<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |---------------|----------|------------------------------------------------|----------------------|-----|-------|-------|------------| | 62 | TDTV2WRH | Data In Valid before WR ↑ or CS ↑ (setup time) | | | _ | ns | | | 63 | TwrH2dtl | WR ↑ or CS ↑ to Data-In Invalid | PIC18FXXXX | 20 | _ | ns | | | | | (hold time) | PIC18 <b>LF</b> XXXX | 35 | | ns | VDD = 2.0V | | 64 | TRDL2DTV | RD ↓ and CS ↓ to Data–Out Valid | | _ | 80 | ns | | | 65 | TRDH2DTI | RD ↑ or CS ↓ to Data–Out Invalid | | | 30 | ns | | | 66 | TIBFINH | Inhibit of the IBF Flag bit being Cleared from | m WR ↑ or CS ↑ | _ | 3 Tcy | | | FIGURE 27-12: EXAMPLE SPI™ MASTER MODE TIMING (CKE = 0) TABLE 27-14: EXAMPLE SPI™ MODE REQUIREMENTS (MASTER MODE, CKE = 0) | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|-----------------------|--------------------------------------------|----------------------|---------------|-----|----------|------------| | 70 | TssL2scH,<br>TssL2scL | SS ↓ to SCK ↓ or SCK ↑ Input | | Tcy | _ | ns | | | 71 | TscH | SCK Input High Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 71A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 72 | TscL | SCK Input Low Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 73 | TDIV2SCH,<br>TDIV2SCL | Setup Time of SDI Data Input to | 100 | _ | ns | | | | 73A | Тв2в | Last Clock Edge of Byte 1 to the of Byte 2 | 1.5 Tcy + 40 | _ | ns | (Note 2) | | | 74 | TscH2DIL,<br>TscL2DIL | Hold Time of SDI Data Input to S | SCK Edge | 100 | _ | ns | | | 75 | TDOR | SDO Data Output Rise Time | PIC18FXXXX | _ | 25 | ns | | | | | | PIC18 <b>LF</b> XXXX | _ | 45 | ns | VDD = 2.0V | | 76 | TDOF | SDO Data Output Fall Time | | _ | 25 | ns | | | 78 | TscR | SCK Output Rise Time | PIC18FXXXX | _ | 25 | ns | | | | | (Master mode) | PIC18 <b>LF</b> XXXX | _ | 45 | ns | VDD = 2.0V | | 79 | TscF | SCK Output Fall Time (Master m | node) | | 25 | ns | | | 80 | TscH2DoV, | SDO Data Output Valid after | PIC18FXXXX | | 50 | ns | | | | TscL2doV | SCK Edge | PIC18 <b>LF</b> XXXX | | 100 | ns | VDD = 2.0V | Note 1: Requires the use of Parameter #73A. SS SCK (CKP = 0)SCK (CKP = 1)80 MSb LSb SDO 75, 76 MSb In SDI LSb In Note: Refer to Figure 27-4 for load conditions. FIGURE 27-13: EXAMPLE SPI™ MASTER MODE TIMING (CKE = 1) TABLE 27-15: EXAMPLE SPI™ MODE REQUIREMENTS (MASTER MODE, CKE = 1) | Param.<br>No. | Symbol | Characterist | ic | Min | Max | Units | Conditions | |---------------|-----------------------|------------------------------------------|----------------------|---------------|-----|----------|------------| | 71 | TscH | SCK Input High Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 71A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 72 | TscL | SCK Input Low Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | Slave mode) Single Byte | | 40 | _ | ns | (Note 1) | | 73 | TDIV2scH,<br>TDIV2scL | Setup Time of SDI Data Input | 100 | _ | ns | | | | 73A | Тв2в | Last Clock Edge of Byte 1 to t of Byte 2 | 1.5 Tcy + 40 | _ | ns | (Note 2) | | | 74 | TSCH2DIL,<br>TSCL2DIL | Hold Time of SDI Data Input to | 100 | _ | ns | | | | 75 | TDOR | SDO Data Output Rise Time | PIC18FXXXX | _ | 25 | ns | | | | | | PIC18 <b>LF</b> XXXX | | 45 | ns | VDD = 2.0V | | 76 | TDOF | SDO Data Output Fall Time | | _ | 25 | ns | | | 78 | TscR | SCK Output Rise Time | PIC18FXXXX | _ | 25 | ns | | | | | (Master mode) | PIC18 <b>LF</b> XXXX | | 45 | ns | VDD = 2.0V | | 79 | TscF | SCK Output Fall Time (Maste | r mode) | _ | 25 | ns | | | 80 | TscH2DoV, | SDO Data Output Valid after PIC18FXXXX | | | 50 | ns | | | | TscL2doV | PIC18 <b>LF</b> XXXX | | | 100 | ns | VDD = 2.0V | | 81 | TDOV2scH,<br>TDOV2scL | SDO Data Output Setup to SO | CK Edge | Tcy | _ | ns | | Note 1: Requires the use of Parameter #73A. FIGURE 27-14: EXAMPLE SPI™ SLAVE MODE TIMING (CKE = 0) TABLE 27-16: EXAMPLE SPI™ MODE REQUIREMENTS (SLAVE MODE TIMING, CKE = 0) | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|-----------------------|--------------------------------------------|---------------------------------------------------------|---------------|-----|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS ↓ to SCK ↓ or SCK ↑ Input | | Tcy | _ | ns | | | 71 | TscH | SCK Input High Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 71A | | (Slave mode) | Single Byte | 40 | | ns | (Note 1) | | 72 | TscL | SCK Input Low Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 73 | TDIV2SCH,<br>TDIV2SCL | Setup Time of SDI Data Input to SCK E | DI Data Input to SCK Edge | | | | | | 73A | Тв2в | Last Clock Edge of Byte1 to the First Cloc | t Clock Edge of Byte1 to the First Clock Edge of Byte 2 | | | | (Note 2) | | 74 | TSCH2DIL,<br>TSCL2DIL | Hold Time of SDI Data Input to SCK Ed | 100 | _ | ns | | | | 75 | TDOR | SDO Data Output Rise Time | PIC18FXXXX | _ | 25 | ns | | | | | | PIC18 <b>LF</b> XXXX | | 45 | ns | VDD = 2.0V | | 76 | TDOF | SDO Data Output Fall Time | | _ | 25 | ns | | | 77 | TssH2DoZ | SS ↑ to SDO Output High-Impedance | | 10 | 50 | ns | | | 78 | TscR | SCK Output Rise Time (Master mode) | PIC18FXXXX | _ | 25 | ns | | | | | | PIC18 <b>LF</b> XXXX | | 45 | ns | VDD = 2.0V | | 79 | TscF | SCK Output Fall Time (Master mode) | | _ | 25 | ns | | | 80 | TscH2DoV, | SDO Data Output Valid after SCK Edge | PIC18FXXXX | _ | 50 | ns | | | | TscL2doV | | PIC18 <b>LF</b> XXXX | | 100 | ns | VDD = 2.0V | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK Edge | | 1.5 Tcy + 40 | _ | ns | | Note 1: Requires the use of Parameter #73A. FIGURE 27-15: **EXAMPLE SPI™ SLAVE MODE TIMING (CKE = 1)** TABLE 27-17: EXAMPLE SPI™ SLAVE MODE REQUIREMENTS (CKE = 1) | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|-----------------------|----------------------------------------|---------------------------|---------------|-----|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS ↓ to SCK ↓ or SCK ↑ Input | SCK ↑ Input | | | ns | | | 71 | TscH | SCK Input High Time | Continuous | 1.25 Tcy + 30 | 1 | ns | | | 71A | | (Slave mode) | Single Byte | | 1 | ns | (Note 1) | | 72 | TscL | SCK Input Low Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | (Slave mode) | Single Byte | 40 | _ | ns | (Note 1) | | 73A | Тв2в | Last Clock Edge of Byte 1 to the first | Clock Edge of Byte 2 | 1.5 Tcy + 40 | - | ns | (Note 2) | | 74 | TSCH2DIL,<br>TSCL2DIL | Hold Time of SDI Data Input to SCI | DI Data Input to SCK Edge | | | ns | | | 75 | TDOR | SDO Data Output Rise Time | PIC18FXXXX | _ | 25 | ns | | | | | | PIC18LFXXXX | | 45 | ns | VDD = 2.0V | | 76 | TDOF | SDO Data Output Fall Time | | _ | 25 | ns | | | 77 | TssH2DoZ | SS↑ to SDO Output High-Impedand | ce | 10 | 50 | ns | | | 78 | TscR | SCK Output Rise Time | PIC18FXXXX | _ | 25 | ns | | | | | (Master mode) | PIC18LFXXXX | _ | 45 | ns | VDD = 2.0V | | 79 | TscF | SCK Output Fall Time (Master mod | e) | _ | 25 | ns | | | 80 | TscH2DoV, | SDO Data Output Valid after SCK | PIC18FXXXX | _ | 50 | ns | | | | TscL2doV | Edge | PIC18LFXXXX | | 100 | ns | VDD = 2.0V | | 82 | TssL2DoV | SDO Data Output Valid after SS ↓ | PIC18FXXXX | _ | 50 | ns | | | | | Edge | PIC18 <b>LF</b> XXXX | | 100 | ns | VDD = 2.0V | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK Edge | | 1.5 Tcy + 40 | _ | ns | | Note 1: Requires the use of Parameter #73A. FIGURE 27-16: I<sup>2</sup>C™ BUS START/STOP BITS TIMING TABLE 27-18: I<sup>2</sup>C™ BUS START/STOP BITS REQUIREMENTS (SLAVE MODE) | Param.<br>No. | Symbol | Characte | ristic | Min | Max | Units | Conditions | |---------------|---------|-----------------|--------------|------|-----|-------|------------------------------| | 90 | Tsu:sta | Start Condition | 100 kHz mode | 4700 | _ | ns | Only relevant for Repeated | | | | Setup Time | 400 kHz mode | 600 | _ | | Start condition | | 91 | THD:STA | Start Condition | 100 kHz mode | 4000 | _ | ns | After this period, the first | | | | Hold Time | 400 kHz mode | 600 | _ | | clock pulse is generated | | 92 | Tsu:sto | Stop Condition | 100 kHz mode | 4700 | _ | ns | | | | | Setup Time | 400 kHz mode | 600 | _ | | | | 93 | THD:STO | Stop Condition | 100 kHz mode | 4000 | _ | ns | | | | | Hold Time | 400 kHz mode | 600 | _ | | | FIGURE 27-17: I<sup>2</sup>C™ BUS DATA TIMING TABLE 27-19: I<sup>2</sup>C™ BUS DATA REQUIREMENTS (SLAVE MODE) | Param.<br>No. | Symbol | Characte | eristic | Min | Max | Units | Conditions | |---------------|---------|------------------------|--------------|-------------|------|-------|-------------------------------------------------| | 100 | THIGH | Clock High Time | 100 kHz mode | 4.0 | _ | μs | PIC18FXXXX must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | _ | μs | PIC18FXXXX must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5 Tcy | | | | | 101 | TLOW | Clock Low Time | 100 kHz mode | 4.7 | _ | μs | PIC18FXXXX must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 1.3 | _ | μs | PIC18FXXXX must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5 TcY | | | | | 102 | Tr | SDA and SCL Rise | 100 kHz mode | _ | 1000 | ns | | | | | Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | CB is specified to be from 10 to 400 pF | | 103 | TF | SDA and SCL Fall | 100 kHz mode | _ | 300 | ns | | | | | Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | CB is specified to be from 10 to 400 pF | | 90 | TSU:STA | Start Condition Setup | 100 kHz mode | 4.7 | _ | μs | Only relevant for Repeated | | | | Time | 400 kHz mode | 0.6 | | μs | Start condition | | 91 | THD:STA | Start Condition Hold | 100 kHz mode | 4.0 | _ | μs | After this period, the first clock | | | | Time | 400 kHz mode | 0.6 | _ | μs | pulse is generated | | 106 | THD:DAT | Data Input Hold Time | 100 kHz mode | 0 | _ | ns | | | | | | 400 kHz mode | 0 | 0.9 | μs | | | 107 | TSU:DAT | Data Input Setup Time | 100 kHz mode | 250 | _ | ns | (Note 2) | | | | | 400 kHz mode | 100 | | ns | | | 92 | Tsu:sto | Stop Condition Setup | 100 kHz mode | 4.7 | | μs | | | | | Time | 400 kHz mode | 0.6 | | μs | | | 109 | TAA | Output Valid from | 100 kHz mode | _ | 3500 | ns | (Note 1) | | | | Clock | 400 kHz mode | _ | _ | ns | | | 110 | TBUF | Bus Free Time | 100 kHz mode | 4.7 | _ | μs | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | μs | before a new transmission can start | | D102 | Св | Bus Capacitive Loading | g | _ | 400 | pF | | Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. <sup>2:</sup> A Fast mode I<sup>2</sup>C<sup>™</sup> bus device can be used in a Standard mode I<sup>2</sup>C bus system, but the requirement Tsu:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line, TR max. + Tsu:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCL line is released. FIGURE 27-18: MASTER SSP I<sup>2</sup>C™ BUS START/STOP BITS TIMING WAVEFORMS TABLE 27-20: MASTER SSP I<sup>2</sup>C™ BUS START/STOP BITS REQUIREMENTS | Param.<br>No. | Symbol | ol Characteristic | | Min | Max | Units | Conditions | |---------------|---------|-------------------|---------------------------|------------------|-----|-------|------------------------------| | 90 | Tsu:sta | Start condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ns | Only relevant for | | | | Setup Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | | Repeated Start condition | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | | | | 91 | THD:STA | Start Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ns | After this period, the first | | | | Hold Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | | clock pulse is generated | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | | | | 92 | Tsu:sto | Stop Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ns | | | | | Setup Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | | | | 93 | THD:STO | Stop Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ns | | | | | Hold Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | | | **Note 1:** Maximum pin capacitance = 10 pF for all $I^2$ C pins. FIGURE 27-19: MASTER SSP I<sup>2</sup>C™ BUS DATA TIMING TABLE 27-21: MASTER SSP I<sup>2</sup>C™ BUS DATA REQUIREMENTS | Param.<br>No. | Symbol | Charac | eteristic | Min | Max | Units | Conditions | | |---------------|---------|------------------|---------------------------|------------------|------|-------|------------------------------|--| | 100 | THIGH | Clock High | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | | 101 | TLOW | Clock Low Time | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | | 102 | Tr | SDA and SCL | 100 kHz mode | _ | 1000 | ns | CB is specified to be from | | | | | Rise Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | 10 to 400 pF | | | | | | 1 MHz mode <sup>(1)</sup> | _ | 300 | ns | | | | 103 | TF | SDA and SCL | 100 kHz mode | _ | 300 | ns | CB is specified to be from | | | | | Fall Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | 10 to 400 pF | | | | | | 1 MHz mode <sup>(1)</sup> | _ | 100 | ns | | | | 90 | Tsu:sta | Start Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | Only relevant for | | | | | Setup Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | Repeated Start | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | condition | | | 91 | THD:STA | Start Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | After this period, the first | | | | | Hold Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | clock pulse is generated | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | | 106 | THD:DAT | Data Input | 100 kHz mode | 0 | _ | ns | | | | | | Hold Time | 400 kHz mode | 0 | 0.9 | ms | | | | | | | 1 MHz mode <sup>(1)</sup> | TBD | _ | ns | | | | 107 | TSU:DAT | Data Input | 100 kHz mode | 250 | _ | ns | (Note 2) | | | | | Setup Time | 400 kHz mode | 100 | _ | ns | | | | | | | 1 MHz mode <sup>(1)</sup> | TBD | _ | ns | | | | 92 | Tsu:sto | Stop Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | Setup Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | | 109 | Таа | Output Valid | 100 kHz mode | _ | 3500 | ns | | | | | | from Clock | 400 kHz mode | _ | 1000 | ns | | | | | | | 1 MHz mode <sup>(1)</sup> | _ | _ | ns | | | | 110 | TBUF | Bus Free Time | 100 kHz mode | 4.7 | _ | ms | Time the bus must be free | | | | | | 400 kHz mode | 1.3 | _ | ms | before a new transmission | | | | | | 1 MHz mode <sup>(1)</sup> | TBD | _ | ms | can start | | | D102 | Св | Bus Capacitive L | oading | _ | 400 | pF | | | **Legend:** TBD = To Be Determined **Note 1:** Maximum pin capacitance = 10 pF for all $I^2C^{TM}$ pins. 2: A Fast mode I<sup>2</sup>C bus device can be used in a Standard mode I<sup>2</sup>C bus system, but parameter #107 ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line, parameter #102 + parameter #107 = 1000 + 250 = 1250 ns (for 100 kHz mode), before the SCL line is released. #### FIGURE 27-20: EUSART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING #### TABLE 27-22: EUSART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Param<br>No. | Symbol | Characteristic | Characteristic | | | Units | Conditions | |---------------|----------|-----------------------------------|----------------------|----|-----|------------|------------| | 120 | TCKH2DTV | SYNC XMIT (MASTER & SLAVE) | | | | | | | | | Clock High to Data Out Valid | PIC18FXXXX | - | 40 | ns | | | | | | PIC18 <b>LF</b> XXXX | | 100 | ns | VDD = 2.0V | | 121 | TCKRF | Clock Out Rise Time and Fall Time | PIC18FXXXX | | 20 | ns | | | (Master mode) | | PIC18 <b>LF</b> XXXX | _ | 50 | ns | VDD = 2.0V | | | 122 | TDTRF | Data Out Rise Time and Fall Time | PIC18FXXXX | _ | 20 | ns | | | | | | PIC18 <b>LF</b> XXXX | _ | 50 | ns | VDD = 2.0V | #### FIGURE 27-21: EUSART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING #### **TABLE 27-23: EUSART SYNCHRONOUS RECEIVE REQUIREMENTS** | Param.<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | |---------------|----------|----------------------------------------------------------------|-----|-----|-------|------------| | 125 | | SYNC RCV (MASTER & SLAVE) Data Hold before CK ↓ (DT hold time) | 10 | _ | ns | | | 126 | TCKL2DTL | Data Hold after CK ↓ (DT hold time) | 15 | _ | ns | | TABLE 27-24: A/D CONVERTER CHARACTERISTICS: PIC18F2480/2580/4480/4580 (INDUSTRIAL) PIC18LF2480/2580/4480/4580 (INDUSTRIAL) | Param<br>No. | Sym | Charac | teristic | Min | Тур | Max | Units | Conditions | |--------------|-------|--------------------------------------------|--------------|-------------|----------|------------------|----------|--------------------------------------------------------------------------| | A01 | NR | Resolution | | _ | _ | 10 | bit | ΔVREF ≥ 3.0V | | A03 | EIL | Integral Linearity Error | | _ | _ | <±1 | LSb | ΔVREF ≥ 3.0V | | A04 | Edl | Differential Linearity Error | | _ | _ | <±1 | LSb | $\Delta VREF \ge 3.0V$ | | A06 | Eoff | Offset Error | | _ | _ | <±1 | LSb | $\Delta VREF \ge 3.0V$ | | A07 | Egn | Gain Error | | _ | _ | <±1 | LSb | $\Delta VREF \ge 3.0V$ | | A10 | _ | Monotonicity | | Gı | ıarantee | d <sup>(1)</sup> | _ | | | A20 | ΔVREF | Reference Voltage Range<br>(VREFH – VREFL) | | 3 | _ | AVDD - AVSS | V | For 10-bit resolution | | A21 | VREFH | Reference Voltag | ge High | AVss + 3.0V | _ | AVDD + 0.3V | V | For 10-bit resolution | | A22 | VREFL | Reference Voltag | ge Low | AVss - 0.3V | _ | AVDD - 3.0V | V | For 10-bit resolution | | A25 | Vain | Analog Input Voltage | | VREFL | _ | VREFH | V | | | A28 | AVDD | Analog Supply V | oltage/ | VDD - 0.3 | _ | VDD + 0.3 | V | | | A29 | AVss | Analog Supply V | oltage | Vss - 0.3 | _ | Vss + 0.3 | V | | | A30 | ZAIN | Recommended I<br>Analog Voltage S | | _ | _ | 2.5 | kΩ | | | A40 | IAD | A/D Conversion<br>Current (VDD) | PIC18FXXXX | _ | 180 | _ | μΑ | Average current consumption when A/D is on (Note 2) | | | | PIC18LFXXXX | | _ | 90 | _ | μА | VDD = 2.0V;<br>average current<br>consumption when<br>A/D is on (Note 2) | | A50 | IREF | VREF Input Curre | ent (Note 3) | _ | _ | ±5<br>±150 | μA<br>μA | During VAIN acquisition.<br>During A/D conversion<br>cycle. | Note 1: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes. <sup>2:</sup> When A/D is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module. **<sup>3:</sup>** VREFH current is from RA3/AN3/VREF+ pin or AVDD, whichever is selected as the VREFH source. VREFL current is from RA2/AN2/VREF- pin or AVSS, whichever is selected as the VREFL source. FIGURE 27-22: A/D CONVERSION TIMING #### **TABLE 27-25: A/D CONVERSION REQUIREMENTS** | Param<br>No. | Symbol | Charact | eristic | Min | Max | Units | Conditions | |--------------|--------|----------------------------------------|------------------------------------------------------------------------|----------|-------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 130 | TAD | A/D Clock Period | PIC18FXXXX | 1.6 | 20 <sup>(1)</sup> | μs | Tosc based, VREF ≥ 3.0V | | | | | PIC18 <b>LF</b> XXXX | 3.0 | 20 <sup>(1)</sup> | μs | VDD = 2.0V;<br>Tosc based, VREF full range | | | | | PIC18FXXXX | | 6.0 | μs | A/D RC mode | | | | PIC18 <b>LF</b> XXXX | | 3.0 | 9.0 | μs | VDD = 2.0V;<br>A/D RC mode | | 131 | TCNV | Conversion Time (not including acquisi | 11 | 12 | TAD | | | | 132 | TACQ | Acquisition Time (No | ote 3) | 15<br>10 | _ | μs<br>μs | -40°C to +85°C<br>0°C ≤ to ≤ +85°C | | 135 | Tswc | Switching Time from | Convert → Sample | _ | (Note 4) | _ | | | 136 | Тамр | Amplifier Settling Tir | Switching Time from Convert → Sample Amplifier Settling Time (Note 5) | | _ | μs | This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 5 mV @ 5.12V) from the last sampled voltage (as stated on CHOLD). | Note 1: The time of the A/D clock period is dependent on the device frequency and the TAD clock divider. - 2: ADRES register may be read on the following Tcy cycle. - 3: The time for the holding capacitor to acquire the "New" input voltage when the voltage changes full scale after the conversion (AVDD to AVSS or AVSS to AVDD). The source impedance (RS) on the input channels is $50\Omega$ . - **4:** On the following cycle of the device clock. - 5: See Section 19.0 "10-Bit Analog-to-Digital Converter (A/D) Module" for minimum conditions when input voltage has changed more than 1 LSb. NOTES: # 28.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES Graphs and tables are not available at this time. NOTES: #### 29.0 PACKAGING INFORMATION #### 29.1 Package Marking Information #### 28-Lead SPDIP #### Example #### 28-Lead SOIC #### Example #### 28-Lead QFN #### Example **Legend:** XX...X Customer specific information\* Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information. \* Standard PICmicro device marking consists of Microchip part number, year code, week code and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. #### 29.1 Package Marking Information (Continued) #### 40-Lead PDIP #### Example #### 44-Lead TQFP #### Example #### 44-Lead QFN #### Example #### **Package Details** 29.2 The following sections give the technical details of the packages. #### 28-Lead Skinny Plastic Dual In-line (SP) – 300 mil Body (PDIP) | | Units | | INCHES* | | M | IILLIMETERS | | |----------------------------|-------|-------|---------|-------|-------|-------------|-------| | Dimension I | imits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 28 | | | 28 | | | Pitch | р | | .100 | | | 2.54 | | | Top to Seating Plane | Α | .140 | .150 | .160 | 3.56 | 3.81 | 4.06 | | Molded Package Thickness | A2 | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | Shoulder to Shoulder Width | Е | .300 | .310 | .325 | 7.62 | 7.87 | 8.26 | | Molded Package Width | E1 | .275 | .285 | .295 | 6.99 | 7.24 | 7.49 | | Overall Length | D | 1.345 | 1.365 | 1.385 | 34.16 | 34.67 | 35.18 | | Tip to Seating Plane | L | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | Upper Lead Width | B1 | .040 | .053 | .065 | 1.02 | 1.33 | 1.65 | | Lower Lead Width | В | .016 | .019 | .022 | 0.41 | 0.48 | 0.56 | | Overall Row Spacing § | еВ | .320 | .350 | .430 | 8.13 | 8.89 | 10.92 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | Dimension D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-095 Drawing No. C04-070 <sup>\*</sup> Controlling Parameter § Significant Characteristic Notes: #### 28-Lead Plastic Small Outline (SO) - Wide, 300 mil Body (SOIC) | | Units | INCHES* | | | MILLIMETERS | | | | |--------------------------|--------|---------|------|------|-------------|-------|-------|--| | Dimension | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 28 | | | 28 | | | | Pitch | р | | .050 | | | 1.27 | | | | Overall Height | Α | .093 | .099 | .104 | 2.36 | 2.50 | 2.64 | | | Molded Package Thickness | A2 | .088 | .091 | .094 | 2.24 | 2.31 | 2.39 | | | Standoff § | A1 | .004 | .008 | .012 | 0.10 | 0.20 | 0.30 | | | Overall Width | Е | .394 | .407 | .420 | 10.01 | 10.34 | 10.67 | | | Molded Package Width | E1 | .288 | .295 | .299 | 7.32 | 7.49 | 7.59 | | | Overall Length | D | .695 | .704 | .712 | 17.65 | 17.87 | 18.08 | | | Chamfer Distance | h | .010 | .020 | .029 | 0.25 | 0.50 | 0.74 | | | Foot Length | L | .016 | .033 | .050 | 0.41 | 0.84 | 1.27 | | | Foot Angle Top | ф | 0 | 4 | 8 | 0 | 4 | 8 | | | Lead Thickness | С | .009 | .011 | .013 | 0.23 | 0.28 | 0.33 | | | Lead Width | В | .014 | .017 | .020 | 0.36 | 0.42 | 0.51 | | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-052 <sup>\*</sup> Controlling Parameter § Significant Characteristic #### 28-Lead Plastic Quad Flat No Lead Package (ML) 6x6 mm Body, Saw Singulated (QFN) | | Units | Units INCHES | | | MILLIMETERS* | | | |--------------------|------------------|--------------|------|------|--------------|------|------| | | Dimension Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 28 | | | 28 | | | Pitch | р | .026 BSC | | | 0.65 BSC | | | | Overall Height | A | .031 | .035 | .039 | 0.80 | 0.90 | 1.00 | | Standoff | A1 | .000 | .001 | .002 | 0.00 | 0.02 | 0.05 | | Overall Width | E | .232 | .236 | .240 | 5.90 | 6.00 | 6.10 | | Exposed Pad Width | E2 | .140 | .146 | .152 | 3.55 | 3.70 | 3.85 | | Overall Length | D | .232 | .236 | .240 | 5.90 | 6.00 | 6.10 | | Exposed Pad Length | D2 | .140 | .146 | .152 | 3.55 | 3.70 | 3.85 | | Lead Width | В | .009 | .011 | .013 | 0.23 | 0.28 | 0.33 | | Lead Length | L | .020 | .022 | .024 | 0.50 | 0.55 | 0.60 | \*Controlling Parameter Notes: JEDEC equivalent: MO-220 Drawing No. C04-105 #### 40-Lead Plastic Dual In-line (P) – 600 mil Body (PDIP) | | Units INCHES* | | | MILLIMETERS | | | | |----------------------------|---------------|-------|-------|-------------|-------|-------|-------| | Dimension Limits | | MIN | MOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 40 | | | 40 | | | Pitch | р | | .100 | | | 2.54 | | | Top to Seating Plane | Α | .160 | .175 | .190 | 4.06 | 4.45 | 4.83 | | Molded Package Thickness | A2 | .140 | .150 | .160 | 3.56 | 3.81 | 4.06 | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | Shoulder to Shoulder Width | Е | .595 | .600 | .625 | 15.11 | 15.24 | 15.88 | | Molded Package Width | E1 | .530 | .545 | .560 | 13.46 | 13.84 | 14.22 | | Overall Length | D | 2.045 | 2.058 | 2.065 | 51.94 | 52.26 | 52.45 | | Tip to Seating Plane | L | .120 | .130 | .135 | 3.05 | 3.30 | 3.43 | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | Upper Lead Width | B1 | .030 | .050 | .070 | 0.76 | 1.27 | 1.78 | | Lower Lead Width | В | .014 | .018 | .022 | 0.36 | 0.46 | 0.56 | | Overall Row Spacing § | eВ | .620 | .650 | .680 | 15.75 | 16.51 | 17.27 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-011 Drawing No. C04-016 <sup>\*</sup> Controlling Parameter § Significant Characteristic #### 44-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 1.0/0.10 mm Lead Form (TQFP) | Dimension Limits Number of Pins n Pitch p Pins per Side n1 Overall Height A Molded Package Thickness A2 Standoff § A1 | MIN | NOM<br>44 | MAX | MIN | NOM | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|------|-------|-------|-------| | Pitch P Pins per Side n1 Overall Height A Molded Package Thickness A2 | | 44 | | | NOM | MAX | | Pins per Side n1 Overall Height A Molded Package Thickness A2 | | | | | 44 | | | Overall Height A Molded Package Thickness A2 | | .031 | | | 0.80 | | | Molded Package Thickness A2 | | 11 | | | 11 | | | Ü | .039 | .043 | .047 | 1.00 | 1.10 | 1.20 | | Standoff § A1 | .037 | .039 | .041 | 0.95 | 1.00 | 1.05 | | | .002 | .004 | .006 | 0.05 | 0.10 | 0.15 | | Foot Length L | .018 | .024 | .030 | 0.45 | 0.60 | 0.75 | | Footprint (Reference) (F) | | .039 | | 1.00 | | | | Foot Angle | 0 | 3.5 | 7 | 0 | 3.5 | 7 | | Overall Width E | .463 | .472 | .482 | 11.75 | 12.00 | 12.25 | | Overall Length D | .463 | .472 | .482 | 11.75 | 12.00 | 12.25 | | Molded Package Width E1 | .390 | .394 | .398 | 9.90 | 10.00 | 10.10 | | Molded Package Length D1 | .390 | .394 | .398 | 9.90 | 10.00 | 10.10 | | Lead Thickness c | .004 | .006 | .008 | 0.09 | 0.15 | 0.20 | | Lead Width B | .012 | .015 | .017 | 0.30 | 0.38 | 0.44 | | Pin 1 Corner Chamfer CH | .025 | .035 | .045 | 0.64 | 0.89 | 1.14 | | Mold Draft Angle Top α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom β | 5 | 10 | 15 | 5 | 10 | 15 | <sup>\*</sup> Controlling Parameter § Significant Characteristic Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-026 Drawing No. C04-076 **Preliminary** © 2004 Microchip Technology Inc. DS39637A-page 461 #### 44-Lead Plastic Quad Flat No Lead Package (ML) 8x8 mm Body (QFN) | | Units | INCHES | | | MILLIMETERS* | | | |--------------------|-------|------------|------|-----------------------|--------------|------|------| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Contacts | n | 44 | | | 44 | | | | Pitch | р | .026 BSC 1 | | 0.65 BSC 1 | | | | | Overall Height | Α | .031 | .035 | .039 | 0.80 | 0.90 | 1.00 | | Standoff | A1 | .000 | .001 | .002 | 0 | 0.02 | 0.05 | | Base Thickness | (A3) | .010 REF 2 | | 0.25 REF <sup>2</sup> | | | | | Overall Width | E | .309 | .315 | .321 | 7.85 | 8.00 | 8.15 | | Exposed Pad Width | E2 | .246 | .268 | .274 | 6.25 | 6.80 | 6.95 | | Overall Length | D | .309 | .315 | .321 | 7.85 | 8.00 | 8.15 | | Exposed Pad Length | D2 | .246 | .268 | .274 | 6.25 | 6.80 | 6.95 | | Contact Width | В | .008 | .013 | .013 | 0.20 | 0.33 | 0.35 | | Contact Length | L | .014 | .016 | .019 | 0.35 | 0.40 | 0.48 | #### \*Controlling Parameter #### Notes: - BSC: Basic Dimension. Theoretically exact value shown without tolerances. See ASME Y14.5M - REF: Reference Dimension, usually without tolerance, for information purposes only. See ASME Y14.5M - 3. Contact profiles may vary. - 4. JEDEC equivalent: M0-220 Drawing No. C04-103 **APPENDIX A: REVISION HISTORY** **APPENDIX B: DEVICE** **DIFFERENCES** Revision A (July 2004) Original data sheet for PIC18F2480/2580/4480/4580 devices. The differences between the devices listed in this data sheet are shown in Table B-1. #### TABLE B-1: DEVICE DIFFERENCES | Features | PIC18F2480 | PIC18F2580 | PIC18F4480 | PIC18F4580 | |------------------------------------------|-------------------------------------------|-------------------------------------------|------------------------------------------|------------------------------------------| | Program Memory (Bytes) | 16384 | 32768 | 16384 | 32768 | | Program Memory (Instructions) | 8192 | 16384 | 8291 | 16384 | | Interrupt Sources | 19 | 19 | 20 | 20 | | I/O Ports | Ports A, B, C, (E) | Ports A, B, C, (E) | Ports A, B, C, D, E | Ports A, B, C, D, E | | Capture/Compare/PWM Modules | 1 | 1 | 1 | 1 | | Enhanced Capture/Compare/<br>PWM Modules | 0 | 0 | 1 | 1 | | Parallel Communications (PSP) | No | No | Yes | Yes | | 10-bit Analog-to-Digital Module | 8 input channels | 8 input channels | 11 input channels | 11 input channels | | Packages | 28-pin SPDIP<br>28-pin SOIC<br>28-pin QFN | 28-pin SPDIP<br>28-pin SOIC<br>28-pin QFN | 40-pin PDIP<br>44-pin TQFP<br>44-pin QFN | 40-pin PDIP<br>44-pin TQFP<br>44-pin QFN | # APPENDIX C: CONVERSION CONSIDERATIONS This appendix discusses the considerations for converting from previous versions of a device to the ones listed in this data sheet. Typically, these changes are due to the differences in the process technology used. An example of this type of conversion is from a PIC16C74A to a PIC16C74B. **Not Applicable** # APPENDIX D: MIGRATION FROM BASELINE TO ENHANCED DEVICES This section discusses how to migrate from a Baseline device (i.e., PIC16C5X) to an Enhanced MCU device (i.e., PIC18FXXX). The following are the list of modifications over the PIC16C5X microcontroller family: **Not Currently Available** # APPENDIX E: MIGRATION FROM MID-RANGE TO ENHANCED DEVICES A detailed discussion of the differences between the mid-range MCU devices (i.e., PIC16CXXX) and the enhanced devices (i.e., PIC18FXXX) is provided in AN716, "Migrating Designs from PIC16C74A/74B to PIC18C442." The changes discussed, while device specific, are generally applicable to all mid-range to enhanced device migrations. This Application Note is available as Literature Number DS00716. APPENDIX F: MIGRATION FROM HIGH-END TO ENHANCED DEVICES A detailed discussion of the migration pathway and differences between the high-end MCU devices (i.e., PIC17CXXX) and the enhanced devices (i.e., PIC18FXXX) is provided in *AN726, "PIC17CXXX to PIC18CXXX Migration.*" This Application Note is available as Literature Number DS00726. NOTES: ### **INDEX** | Α | | Bit Timing | |----------------------------------------------------------|-------------|------------| | A/D | 247 | BRG | | A/D Converter Interrupt, Configuring | | BRG | | Acquisition Requirements | | BRG | | ADCON0 Register | | Block Diag | | ADCON1 Register | | A/D . | | ADCON2 Register | | Anal | | ADRESH Register | | Baud | | ADRESL Register | | CAN | | Analog Port Pins, Configuring | | Capt | | Associated Registers | | Com | | Automatic Acquisition Time | | Com | | Calculating the Minimum Required | 200 | Com | | Acquisition Time | 252 | Com | | Configuring the Module | | Devi | | Conversion Clock (TAD) | | Enha | | Conversion Status (GO/DONE Bit) | | EUS | | Conversions | | EUS | | Converter Characteristics | | Exte | | Operation in Power Managed Modes | | | | Special Event Trigger (CCP1) | | Fail- | | Special Event Trigger (ECCP) | | Gene | | Use of the CCP1 Trigger | | High | | Absolute Maximum Ratings | | MSS | | AC (Timing) Characteristics | | MSS | | Load Conditions for Device | 432 | MSS | | | 122 | On-C | | Timing Specifications | | PIC1 | | Parameter Symbology | | PIC1 | | Temperature and Voltage Specifications Timing Conditions | | PLL | | Access Bank | | POR | | Mapping with Indexed Literal Offset Mode | | PWN | | ACKSTAT | | Read | | ACKSTAT Status Flag | | Singl | | ADCON0 Register | | Table | | GO/DONE Bit | | Table | | ADCON1 Register | | Table | | ADCON1 Register | | Time | | ADDFSR | | Time | | ADDLW | | Time | | ADDULNK | | Time | | ADDUF | | Time | | ADDWF | | Time | | ADRESH Register | | Time | | ADDEOLD : A | 0.47 050 | Volta | | Analog-to-Digital Converter. See A/D. | 247, 200 | Wato | | and BSR | 04 | Block Diag | | ANDLW | | BN | | ANDWF | | BNC | | Assembler | 309 | BNN | | MPASM Assembler | <i>A</i> 11 | BNOV | | Auto-Wake-up on Sync Break Character | | BNZ | | Auto-wake-up on Sync Break Character | 240 | BOR. See | | В | | BOV | | Bank Select Register (BSR) | 67 | BRA | | Baud Rate Generator | | BRG. See | | Baud Rate Generator (BRG) | | Brown-ou | | BC | | Disal | | BCF | | BSF | | BF | | BTFSC | | BF Status Flag | | BTFSS | | | 211 | BTG | | | | BZ | | I Iming Configuration Registers | | |---------------------------------------------|------| | BRGCON1 | | | BRGCON2 | | | BRGCON3 | 338 | | ck Diagrams | | | A/D | | | Analog Input Model | 251 | | Baud Rate Generator | | | CAN Buffers and Protocol Engine | | | Capture Mode Operation | | | Comparator I/O Operating Modes | 250 | | | | | Comparator Output | | | Comparator Voltage Reference | | | Compare Mode Operation | | | Device Clock | | | Enhanced PWM | 175 | | EUSART Receive | 238 | | EUSART Transmit | 236 | | External Power-on Reset Circuit | | | (Slow VDD Power-up) | 13 | | Fail-Safe Clock Monitor | | | | | | Generic I/O Port | | | High/Low-Voltage Detect with External Input | | | MSSP (I <sup>2</sup> C Master Mode) | 211 | | MSSP (I <sup>2</sup> C Mode) | | | MSSP (SPI Mode) | 187 | | On-Chip Reset Circuit | . 41 | | PIC18F2480/2580 | | | PIC18F4480/4580 | | | PLL (HS Mode) | | | PORTD and PORTE (Parallel Slave Port) | | | | | | PWM Operation (Simplified) | | | Reads from Flash Program Memory | . 99 | | Single Comparator | | | Table Read Operation | | | Table Write Operation | . 96 | | Table Writes to Flash Program Memory | 101 | | Timer0 in 16-Bit Mode | 148 | | Timer0 in 8-Bit Mode | | | Timer1 | | | Timer1 (16-Bit Read/Write Mode) | | | Timer2 | | | | | | Timer3 | | | Timer3 (16-Bit Read/Write Mode) | 160 | | Voltage Reference Output Buffer Example | | | Watchdog Timer | | | ck Diagrams Comparator Analog Input Model | 261 | | | 370 | | C | 371 | | N | | | OV | | | Z | | | R. See Brown-out Reset. | J1 Z | | | 275 | | V | | | A | 3/3 | | G. See Baud Rate Generator. | | | wn-out Reset (BOR) | | | Disabling in Sleep Mode | | | F | | | FSC | 374 | | FSS | | | G | | | | | | | | | C | COMF | |-----------------------------------------------------|--------------------------------------------| | C Compilers | Comparator257 | | MPLAB C17412 | Analog Input Connection Considerations 261 | | MPLAB C18412 | Associated Registers261 | | MPLAB C30412 | Configuration | | CALL 376 | Effects of a Reset260 | | CALLW | Interrupts260 | | Capture (CCP Module)165 | Operation259 | | Associated Registers168 | Speration During Sleep260 | | CCP Pin Configuration165 | Outputs259 | | Software Interrupt165 | Reference259 | | Timer1/Timer3 Mode Selection | External Signal259 | | Capture (ECCP Module)174 | Internal Signal259 | | ECCPR1H:ECCPR1L Registers169 | Response Time | | Capture/Compare/PWM (CCP)163 | Comparator Specifications | | Capture Mode. See Capture. | Comparator Voltage Reference263 | | CCP Mode and Timer Resources164 | Accuracy and Error | | CCPRxH Register164 | Associated Registers | | CCPRxL Register164 | Configuring | | Compare Mode. See Compare. | Connection Considerations | | Interaction Between CCP1 and ECCP1 | | | for Timer Resources164 | Operation During Sleep | | Module Configuration164 | Compare (CCP Module) | | PWM Mode. See PWM. | CCP Pin Configuration | | Clock Sources | CCDB1 Bogistor | | Selecting the 31 kHz Source29 | Software Interrupt 167 | | Selection Using OSCCON Register29 | Special Event Trigger 161 167 | | Clocking Scheme/Instruction Cycle65 | Timor1/Timor2 Mode Selection 167 | | CLRF | Compare (CCP1 Module) | | CLRWDT | Special Event Trigger256 | | Code Examples | Compare (ECCP Module) | | 16 x 16 Signed Multiply Routine112 | Special Event Trigger 17/ | | 16 x 16 Unsigned Multiply Routine112 | Configuration Rits 343 | | 8 x 8 Signed Multiply Routine11 | Configuration Mode | | 8 x 8 Unsigned Multiply Routine11 | Configuration Projector Protection 360 | | Changing Between Capture Prescalers | Contaxt Saving During Interrupts 129 | | Changing to Configuration Mode | Conversion Considerations 464 | | Computed GOTO Using an Offset Value64 | CDECEO 270 | | Data EEPROM Read | CDESCT 370 | | Data EEPROM Refresh Routine108 Data EEPROM Write107 | | | Erasing a Flash Program Memory Row100 | | | Fast Register Stack64 | | | How to Clear RAM (Bank 1) Using | _ | | Indirect Addressing89 | Data Addressing Modes89 | | Implementing a Real-Time Clock Using a | Comparing Addressing Modes with the | | Timer1 Interrupt Service155 | Extended Instruction Set Enabled | | Initializing PORTA129 | Direct 89 | | Initializing PORTB132 | nidexed Literal Offset92 | | Initializing PORTC135 | indirect89 | | Initializing PORTD138 | innerent and Literal89 | | Initializing PORTE14 | Data EEPROW Gode Protection | | Loading the SSPBUF (SSPSR) Register190 | Data EEPROW Memory105 | | Reading a CAN Message293 | Associated Registers109 | | Reading a Flash Program Memory Word99 | EEADR REGISTER 105 | | Saving Status, WREG and | EECONT and EECONZ Registers 105 | | BSR Registers in RAM128 | Operation During Code-Protect | | Transmitting a CAN Message Using | Protection Against Spurious write108 | | Banked Method286 | Reading107 | | Transmitting a CAN Message Using WIN Bits286 | S Using108 | | WIN and ICODE Bits Usage in Interrupt Service | write verify107 | | Routine to Access TX/RX Buffers278 | Writing107 | | Writing to Flash Program Memory102-103 | 3 | | Code Protection | | | Data Memory | 67 | CAN Message Buffers | 326 | |--------------------------------------|-----|-----------------------------------------|-----------| | Access Bank | | Dedicated Receive | 326 | | and the Extended Instruction Set | 92 | Dedicated Transmit | 326 | | Bank Select Register (BSR) | 67 | Programmable Auto-RTR | 327 | | General Purpose Registers | | Programmable Transmit/Receive | | | Map for PIC18F2480/4480 | | CAN Message Transmission | | | Map for PIC18F2580/4580 | | Aborting | | | Special Function Registers | | Initiating | | | DAW | | Priority | | | DC and AC Characteristics | | CAN Modes of Operation | | | DC Characteristics | | CAN Registers | | | Power-Down and Supply Current | | Configuration Mode | | | Supply Voltage | | Dedicated CAN Receive Buffer Registers | | | DCFSNZ | | Dedicated CAN Transmit Buffer Registers | | | DECF | | Disable Mode | | | DECFSZ | | Error Detection | | | Demonstration Boards | | Acknowledge | | | PICDEM 1 | 111 | Bit | | | PICDEM 17 | | CRC | | | | | | | | PICDEM 18R | | Error Modes and Counters | | | PICDEM 2 Plus | | Error States | | | PICDEM 3 | | Form | | | PICDEM 4 | | Stuff Bit | | | PICDEM LIN | | Error Modes State (diagram) | | | PICDEM USB | | Error Recognition Mode | | | PICDEM.net Internet/Ethernet | | Filter-Mask Truth (table) | | | Development Support | | Functional Modes | | | Device Differences | | Mode 0 (Legacy Mode) | | | Device Overview | | Mode 1 (Enhanced Legacy Mode) | | | Features (table) | | Mode 2 (Enhanced FIFO Mode) | | | Device Reset Timers | | Information Processing Time (IPT) | | | Oscillator Start-up Timer (OST) | | Lengthening a Bit Period | | | PLL Lock Time-out | 45 | Listen Only Mode | 325 | | Power-up Timer (PWRT) | 45 | Loopback Mode | | | Direct Addressing | 90 | Message Acceptance Filters and Masks | 302, 330 | | Disable Mode | 324 | Message Acceptance Mask | | | E | | and Filter Operation | | | | | Message Reception | 329 | | ECAN Module | | Enhanced FIFO Mode | 330 | | Baud Rate Setting | | Priority | 329 | | Bit Time Partitioning | 332 | Time-Stamping | 330 | | Bit Timing Configuration Registers | 338 | Normal Mode | 324 | | Calculating TQ, Nominal Bit Rate and | | Oscillator Tolerance | 337 | | Nominal Bit Time | 335 | Overview | 273 | | CAN Baud Rate Registers | 311 | Phase Buffer Segments | 335 | | CAN Control and Status Registers | 275 | Programmable TX/RX and Auto-RTR Buffers | 294 | | CAN Controller Register Map | 319 | Programming Time Segments | | | CAN I/O Control Register | 314 | Propagation Segment | | | CAN Interrupt Registers | 315 | Sample Point | | | CAN Interrupts | 339 | Shortening a Bit Period | | | Acknowledge | 341 | Synchronization | | | Bus Activity Wake-up | 340 | Hard | | | Bus-Off | 341 | Resynchronization | | | Code Bits | | Rules | | | Error | 340 | Synchronization Segment | | | Message Error | 340 | Time Quanta | | | Receive | | Values for ICODE (table) | | | Receiver Bus Passive | | ECCP | 570 | | Receiver Overflow | | Capture and Compare Modes | 17/ | | Receiver Warning | | Standard PWM Mode | | | Transmit | | Effect on Standard PIC Instructions | | | Transmitter Bus Passive | | Effects of Power Managed Modes on | . 32, 400 | | Transmitter Warning | | | 24 | | manomille wanting | | Various Clock Sources | 31 | | Electrical Characteristics | 447 | |-------------------------------------------|-------| | Electrical Characteristics | 417 | | Enhanced Capture/Compare/PWM (ECCP) | . 173 | | Capture Mode. See Capture (ECCP Module). | | | Outputs and Configuration | 174 | | Pin Configurations for ECCP1 | | | | . 174 | | PWM Mode. See PWM (ECCP Module). | | | Timer Resources | .174 | | Enhanced PWM Mode. See PWM (ECCP Module). | | | Enhanced Universal Synchronous Receiver | | | | | | Transmitter (EUSART). See EUSART. | | | Equations | | | A/D Acquisition Time | 252 | | | | | A/D Minimum Charging Time | | | Errata | | | Error Recognition Mode | 324 | | EUSART | | | | 000 | | Asynchronous Mode | | | Associated Registers, Receive | . 239 | | Associated Registers, Transmit | 237 | | Auto-Wake-up on Sync Break | | | | | | Break Character Sequence | | | Receiver | . 238 | | Setting up 9-Bit Mode with | | | Address Detect | 238 | | | | | Transmitter | 236 | | Baud Rate Generator (BRG) | | | Associated Registers | .231 | | Auto-Baud Rate Detect | | | | | | Baud Rate Error, Calculating | | | Baud Rates, Asynchronous Modes | . 232 | | High Baud Rate Select (BRGH Bit) | 231 | | Operation in Power Managed Mode | | | Operation in Fower Managed Mode | . 231 | | Sampling | | | Synchronous Master Mode | . 242 | | Associated Registers, Receive | 244 | | Associated Registers, Transmit | | | | | | Reception | | | Transmission | . 242 | | Synchronous Slave Mode | 245 | | • | | | Associated Registers, Receive | | | Associated Registers, Transmit | . 245 | | Reception | . 246 | | Transmission | 245 | | | | | Evaluation and Programming Tools | .413 | | Extended Instruction Set | | | ADDFSR | . 404 | | ADDULNK | 404 | | CALLW | | | | | | MOVSF | . 405 | | MOVSS | 406 | | PUSHL | 406 | | | | | SUBFSR | - | | SUBULNK | - | | External Clock Input | 24 | | · · | | | F | | | Fail Cafe Clask Maniton | 255 | | Fail-Safe Clock Monitor343, | | | Interrupts in Power Managed Modes | . 356 | | POR or Wake-up from Sleep | 356 | | WDT During Oscillator Failure | | | | | | Fast Register Stack | | | Firmware Instructions | 361 | | Flash Program Memory | | |-------------------------------------|-----| | Associated Registers | | | Control Registers | | | EECON1 and EECON2 | | | TABLAT (Table Latch) Register | | | TBLPTR (Table Pointer) Register | | | Erase Sequence | | | Erasing | | | Operation During Code-Protect | | | Reading | 99 | | Table Pointer | | | Boundaries Based on Operation | | | Table Pointer Boundaries | | | Table Reads and Table Writes | | | Write Sequence | | | Writing To | | | Protection Against Spurious Writes | | | Unexpected Termination | 103 | | Write Verify | 103 | | FSCM. See Fail-Safe Clock Monitor. | | | G | | | GOTO | 202 | | GO10 | 302 | | Н | | | Hardware Multiplier | 111 | | Introduction | | | Operation | 111 | | Performance Comparison | | | High/Low-Voltage Detect | | | Applications | | | Characteristics | | | Current Consumption | | | Effects of a Reset | | | Operation | | | Associated Registers | 271 | | During Sleep | | | Setup | | | Start-up Time | | | Typical Application | | | HLVD. See High/Low-Voltage Detect. | 270 | | | | | I | | | I/O Ports | 129 | | I <sup>2</sup> C Mode (MSSP) | | | Acknowledge Sequence Timing | | | Baud Rate Generator | 213 | | Bus Collision | | | During a Repeated Start Condition | 224 | | During a Stop Condition | | | Clock Arbitration | 214 | | Clock Stretching | | | 10-Bit Slave Receive Mode (SEN = 1) | | | 10-Bit Slave Transmit Mode | | | 7-Bit Slave Receive Mode (SEN = 1) | 206 | | 7-Bit Slave Transmit Mode | 206 | | Clock Synchronization and the | | | CKP Bit (SEN = 1) | 207 | | Effect of a Reset | | | General Call Address Support | | | I <sup>2</sup> C Clock Rate w/BRG | | | Master Mode | 211 | DCFSNZ | 381 | |--------------------------------------------|-------|-------------------------------------------------|-----| | Operation | 212 | DECF | 380 | | Reception | 217 | DECFSZ | 381 | | Repeated Start Condition Timing | 216 | Extended Instructions | 403 | | Start Condition | | and Using MPLAB Tools | 410 | | Transmission | 217 | Considerations when Enabling | | | Transmit Sequence | | Syntax | | | Multi-Master Communication, Bus Collision | | General Format | | | and Arbitration | 221 | GOTO | | | Multi-Master Mode | | INCF | | | | | INCFSZ | | | Operation | | | | | Read/Write Bit Information (R/W Bit) | • | INFSNZ | | | Registers | | IORLW | | | Serial Clock (RC3/SCK/SCL) | | IORWF | | | Slave Mode | | LFSR | | | Addressing | 200 | MOVF | 385 | | Reception | 201 | MOVFF | 386 | | Transmission | 201 | MOVLB | 386 | | Sleep Operation | 221 | MOVLW | 387 | | Stop Condition Timing | | MOVWF | 387 | | D Locations | | MULLW | 388 | | NCF | , | MULWF | 388 | | NCFSZ | | NEGF | | | n-Circuit Debugger | | NOP | | | n-Circuit Serial Programming (ICSP) | | POP | | | | | PUSH | | | ndexed Literal Offset Addressing Mode | | | | | and Standard PIC18 Instructions | | RCALL | | | ndexed Literal Offset Mode | • | RESET | | | ndirect Addressing | | RETFIE | | | NFSNZ | | RETLW | | | nitialization Conditions for all Registers | 49–60 | RETURN | 393 | | nstruction Cycle | 65 | RLCF | 393 | | nstruction Flow/Pipelining | 65 | RLNCF | 394 | | nstruction Set | 361 | RRCF | 394 | | ADDLW | 367 | RRNCF | 395 | | ADDWF | 367 | SETF | 395 | | ADDWF (Indexed Literal Offset mode) | 409 | SETF (Indexed Literal Offset Mode) | 409 | | ADDWFC | | SLEEP | | | ANDLW | | Standard Instructions | | | ANDWF | | SUBFWB | | | BC | | SUBLW | | | BCF | | SUBWF | | | | | | | | BN | | SUBWFB | | | BNC | | SWAPF | | | BNN | | TBLRD | | | BNOV | - | TBLWT | | | BNZ | | TSTFSZ | | | BOV | 375 | XORLW | 401 | | BRA | 373 | XORWF | 402 | | BSF | 373 | Summary Table | 364 | | BSF (Indexed Literal Offset mode) | 409 | Instructions in Program Memory | 66 | | BTFSC | 374 | Two-Word Instructions | | | BTFSS | | INTCON Register | | | BTG | | RBIF Bit | 132 | | BZ | | INTCON Registers | | | CALL | | Inter-Integrated Circuit. See I <sup>2</sup> C. | 110 | | | | | 26 | | CLRF | | Internal Oscillator Block | | | CLRWDT | | Adjustment | | | COMF | | INTIO Modes | | | CPFSEQ | | INTOSC Output Frequency | | | CPFSGT | 070 | OCCUPIED | 0.0 | | | | OSCTUNE Register | ∠٤ | | CPFSLT | | Internal RC Oscillator Use with WDT | | | Interrupt Sources | 343 | MSSP | | |-----------------------------------------------|-----|---------------------------------------------------|----------| | A/D Conversion Complete | 251 | ACK Pulse | 200, 201 | | Capture Complete (CCP) | 165 | Control Registers (general) | 187 | | Compare Complete (CCP) | 167 | I <sup>2</sup> C Mode. See I <sup>2</sup> C Mode. | | | ECAN Module | | Module Overview | 187 | | Interrupt-on-Change (RB7:RB4) | 132 | SPI Master/Slave Connection | 191 | | INTn Pin | | SPI Mode. See SPI Mode. | | | PORTB, Interrupt-on-Change | | SSPBUF | 192 | | TMR0 | | SSPSR | | | TMR0 Overflow | | MULLW | | | TMR1 Overflow | _ | MULWF | | | TMR2 to PR2 Match (PWM) | - | | | | TMR3 Overflow | | N | | | Interrupts | | NEGF | 389 | | Logic (diagram) | | NOP | | | - · · · · · | 114 | Normal Operation Mode | | | Interrupts, Flag Bits | | Normal Operation Wode | | | Interrupt-on-Change (RB7:RB4) | 400 | 0 | | | Flag (RBIF Bit) | | Opcode Field Descriptions | 362 | | INTOSC Frequency Drift | 26 | OPTION_REG Register | | | INTOSC, INTRC. See Internal Oscillator Block. | | PSA Bit | 1.10 | | IORLW | | | _ | | IORWF | | TOCS Bit | | | IPR Registers | 124 | T0PS2:T0PS0 Bits | | | L | | TOSE Bit | _ | | L | | Oscillator Configuration | | | LFSR | | EC | | | Listen Only Mode | 324 | ECIO | _ | | Loopback Mode | 324 | HS | 23 | | Low-Voltage ICSP Programming. | | HSPLL | 23 | | See Single-Supply ICSP Programming. | | Internal Oscillator Block | 26 | | | | INTIO1 | 23 | | M | | INTIO2 | 23 | | Master Clear Reset (MCLR) | 43 | LP | 23 | | Master Synchronous Serial Port (MSSP). See M | | RC | 23 | | Memory Organization | | RCIO | 23 | | Data Memory | | XT | 23 | | Program Memory | | Oscillator Selection | 343 | | Memory Programming Requirements | | Oscillator Start-up Timer (OST) | | | Migration from Baseline to | | Oscillator Switching | | | Enhanced Devices | 464 | Oscillator Transitions | | | Migration from High-End to | | Oscillator, Timer1 | | | Enhanced Devices | 165 | Oscillator, Timer3 | | | Migration from Mid-Range to | 403 | Oscillator, Timers | 139 | | Enhanced Devices | 165 | P | | | | | Packaging Information | 155 | | MOVF | | | | | MOVFF | | Marking | | | MOVLB | | Parallel Slave Port (PSP) | | | MOVLW | | Associated Registers | | | MOVSF | | CS (Chip Select) | | | MOVSS | | PORTD | | | MOVWF | | RD (Read Input) | | | MPLAB ASM30 Assembler, Linker, Librarian | 412 | Select (PSPMODE Bit) | | | MPLAB ICD 2 In-Circuit Debugger | 413 | WR (Write Input) | | | MPLAB ICE 2000 High-Performance Universal | | PICkit 1 Flash Starter Kit | | | In-Circuit Emulator | 413 | PICSTART Plus Development Programmer | 414 | | MPLAB ICE 4000 High-Performance Universal | | PIE Registers | 121 | | In-Circuit Emulator | 413 | Pin Functions | | | MPLAB Integrated Development | - | MCLR/VPP/RE3 | 12, 16 | | Environment Software | 411 | OSC1/CLKI/RA7 | | | MPLAB PM3 Device Programmer | | OSC2/CLKO/RA6 | , | | MPLINK Object Linker/MPLIB | | RA0/AN0 | , | | Object Librarian | 412 | RA0/AN0/CVREF | | | RA1/AN113, 17 | PORTC | | |----------------------------------|--------------------------------------------------------------------|--------| | RA2/AN2/VREF 13, 17 | Associated Registers | 137 | | RA3/AN3/VREF+13, 17 | I/O Summary | | | RA4/T0CKI13, 17 | LATC Register | | | RA5/AN4/SS/HLVDIN | PORTC Register | | | RB0/INT0/AN1014 | RC3/SCK/SCL Pin | | | RB0/INT0/FLT0/AN1018 | TRISC Register | | | RB1/INT1/AN814, 18 | PORTD | | | RB2/INT2/CANTX | Associated Registers | 140 | | RB3/CANRX14, 18 | I/O Summary | | | RB4/KBI0/AN914, 18 | LATD Register | | | RB5/KBI1/PGM14, 18 | Parallel Slave Port (PSP) Function | | | RB6/KBI2/PGC14, 18 | PORTD Register | | | RB7/KBI3/PGD14 | TRISD Register | | | RB7/PGD | PORTE | | | RC0/T10S0/T13CKI | Associated Registers | 1/13 | | RC1/T10SI | I/O Summary | | | RC2/CCP1 | LATE Register | | | RC3/SCK/SCL | PORTE Register | | | RC4/SDI/SDA15, 19 | PSP Mode Select (PSPMODE Bit) | | | RC5/SDO | TRISE Register | | | RC6/TX/CK | Postscaler, WDT | 141 | | RC7/RX/DT15, 19 | Assignment (PSA Bit) | 1/0 | | RD0/PSP0/C1IN+ | Rate Select (T0PS2:T0PS0 Bits) | | | RD1/PSP1/C1IN | | | | RD2/PSP2/C2IN+ | Switching Between Timer0 and WDT<br>Power Managed Modes | | | RD3/PSP3/C2IN | | | | RD4/PSP4/ECCP1/P1A20 | and A/D Operation | | | RD5/PSP5/P1B | and EUSART Operation | | | RD6/PSP6/P1C | and Multiple Sleep CommandsClock Transitions and Status Indicators | | | RD7/PSP7/P1D | Effects on Clock Sources | | | RE0/RD/AN5 | | | | RE1/WR/AN6/C1OUT | Entering | | | | Exiting Idle and Sleep Modes | | | RE2/CS/AN7/C2OUT21 | by Reset | | | VDD | by WDT Time-out | | | Vss | Without an Oscillator Start-up Delay | | | Pinout I/O Descriptions | Idle Modes | | | PIC18F2480/4580 | PRI_IDLE | | | PIC18F4480/4580 | RC_IDLE | | | PIR Registers | SEC_IDLE | | | PLL 25 INTO 20 | Run Modes | | | Use with INTOSC | PRI_RUN | | | PLL Frequency Multiplier | RC_RUN | | | HSPLL Oscillator Mode | SEC_RUN | | | In INTOSC Modes | Selecting | | | PLL Lock Time-out | Sleep Mode | | | POP | Summary (table) | | | POR. See Power-on Reset. | Power-on Reset (POR) | | | PORTA | Oscillator Start-up Timer (OST) | | | Associated Registers131 | Power-up Timer (PWRT) | 45 | | I/O Summary130 | Time-out Sequence | | | LATA Register129 | Power-up Delays | 31 | | PORTA Register129 | Power-up Timer (PWRT) | 31, 45 | | TRISA Register129 | Prescaler | | | PORTB | Timer2 | 176 | | Associated Registers134 | Prescaler, Capture | 165 | | I/O Summary133 | Prescaler, Timer0 | 149 | | LATB Register132 | Assignment (PSA Bit) | 149 | | PORTB Register132 | Rate Select (T0PS2:T0PS0 Bits) | 149 | | RB7:RB4 Interrupt-on-Change Flag | Switching Between Timer0 and WDT | | | (RBIF Bit)132 | Prescaler, Timer2 | | | TRISB Register132 | PRI_IDLE Mode | | | PRI_RUN Mode | 34 | Registers | | |----------------------------------------------|----------|---------------------------------------------|-----------------| | PRO MATE II Universal Device Programmer | 413 | ADCON0 (A/D Control 0) | 24 | | Program Counter | 62 | ADCON1 (A/D Control 1) | 248 | | PCL, PCH and PCU Registers | 62 | ADCON2 (A/D Control 2) | 249 | | PCLATH and PCLATU Registers | | BAUDCON (Baud Rate Control) | | | Program Memory | | BIE0 (Buffer Interrupt Enable 0) | 318 | | and the Extended Instruction Set | 92 | BnCON (TX/RX Buffer n Control, | | | Code Protection | | Receive Mode) | 294 | | Interrupt Vector | 61 | BnCON (TX/RX Buffer n Control, | | | Look-up Tables | 64 | Transmit Mode) | 29 | | Map and Stack (diagram) | | BnDLC (TX/RX Buffer n Data Length Code | | | Reset Vector | | in Receive Mode) | 300 | | Program Verification and Code Protection | 357 | BnDLC (TX/RX Buffer n Data Length Code | | | Associated Registers | 358 | in Transmit Mode) | 30 <sup>-</sup> | | Programming, Device Instructions | 361 | BnDm (TX/RX Buffer n Data Field Byte m | | | PSP. See Parallel Slave Port. | | in Receive Mode) | 299 | | Pulse-Width Modulation. See PWM (CCP Module) | | BnDm (TX/RX Buffer n Data Field Byte m | | | and PWM (ECCP Module). | | in Transmit Mode) | 299 | | PUSH | 390 | BnEIDH (TX/RX Buffer n Extended Identifier, | | | PUSH and POP Instructions | 63 | High Byte in Receive Mode) | 298 | | PUSHL | 406 | BnEIDH (TX/RX Buffer n Extended Identifier, | | | PWM (CCP Module) | 169 | High Byte in Transmit Mode) | 298 | | Associated Registers | | BnEIDL (TX/RX Buffer n Extended Identifier, | | | Auto-Shutdown | | Low Byte in Receive Mode) | 298 | | Duty Cycle | 169 | BnEIDL (TX/RX Buffer n Extended Identifier, | | | ECCPR1H:ECCPR1L Registers | | Low Byte in Transmit Mode) | 299 | | Example Frequencies/Resolutions | | BnSIDH (TX/RX Buffer n Standard Identifier, | | | Period | | High Byte in Receive Mode) | 296 | | Setup for PWM Operation | | BnSIDH (TX/RX Buffer n Standard Identifier, | | | TMR2 to PR2 Match | | High Byte in Transmit Mode) | 296 | | PWM (ECCP Module) | 175 | BnSIDL (TX/RX Buffer n Standard Identifier, | | | Associated Registers | | Low Byte in Receive Mode) | 297 | | Direction Change in Full-Bridge | | BnSIDL (TX/RX Buffer n Standard Identifier, | | | Output Mode | 180 | Low Byte in Transmit Mode) | 297 | | Duty Cycle | | BRGCON1 (Baud Rate Control 1) | | | Effects of a Reset | | BRGCON2 (Baud Rate Control 2) | | | Enhanced PWM Auto-Shutdown | 182 | BRGCON3 (Baud Rate Control 3) | | | Example Frequencies/Resolutions | | BSEL0 (Buffer Select 0) | | | Full-Bridge Application Example | | CANCON (CAN Control) | | | Full-Bridge Mode | 179 | CANSTAT (CAN Status) | | | Half-Bridge Mode | | CCP1CON (Capture/Compare/ | | | Half-Bridge Output Mode | | PWM Control 1) | 163 | | Applications Example | 178 | CIOCON (CAN I/O Control) | | | Output Configurations | 176 | CMCON (Comparator Control) | | | Output Relationships (Active-High) | | COMSTAT (CAN Communication Status) | | | Output Relationships (Active-Low) | 177 | CONFIG1H (Configuration 1 High) | 344 | | Programmable Dead-Band Delay | | CONFIG2H (Configuration 2 High) | | | Start-up Considerations | | CONFIG2L (Configuration 2 Low) | | | PWM (ECCP1 Module) | | CONFIG3H (Configuration 3 High) | | | ECCPR1H:ECCPR1L Registers | 175 | CONFIG4L (Configuration 4 Low) | | | | | CONFIG5H (Configuration 5 High) | | | Q | | CONFIG5L (Configuration 5 Low) | | | Q Clock | 170, 176 | CONFIG6H (Configuration 6 High) | | | n. | | CONFIG6L (Configuration 6 Low) | | | R | | CONFIG7H (Configuration 7 High) | | | RAM. See Data Memory. | | CONFIG7L (Configuration 7 Low) | | | RC Oscillator | 25 | CVRCON (Comparator Voltage | | | RCIO Oscillator Mode | - | Reference Control) | 26 | | RC_IDLE Mode | 39 | Device ID Register 1 | | | RC_RUN Mode | 35 | Device ID Register 2 | | | RCALL | 391 | ECANCON (Enhanced CAN Control) | | | RCON Register | | ECCP1AS (ECCP Auto-Shutdown Control) | | | Bit Status During Initialization | 48 | ECCP1CON (Enhanced | | | Receiver Warning | 341 | Capture/Compare/PWM Control) | 173 | | Register File | 70 | ECCP1DEL (PWM Configuration) | | | Register File Summary | 77–87 | · · · · · · · · · · · · · · · · · · | . 3. | | 5500N4 (D. 4. 55000N0 . 4. 44) | 0 | | |----------------------------------------------------|---------------------------------------------------|-------| | EECON1 (Data EEPROM Control 1) | Status | | | HLVDCON (HLVD Control) | STKPTR (Stack Pointer) | | | INTCON (Interrupt Control) | TOCON (Timer0 Control) | | | INTCON2 (Interrupt Control 2) | T1CON (Timer 1 Control) | | | INTCON3 (Interrupt Control 3) | T2CON (Timer 2 Control) | | | IPR1 (Peripheral Interrupt Priority 1) | T3CON (Timer3 Control) | | | IPR2 (Peripheral Interrupt Priority 2) | TRISE (PORTE/PSP Control) | | | IPR3 (Peripheral Interrupt Priority 3) | TXBIE (Transmit Buffers Interrupt Enable) | | | MSEL0 (Mask Select 0) | TXBnCON (Transmit Buffer n Control) | 282 | | MSEL1 (Mask Select 1) | TXBnDLC (Transmit Buffer n | | | MSEL2 (Mask Select 2) | Data Length Code) | 285 | | MSEL3 (Mask Select 3) | TXBnDm (Transmit Buffer n | | | OSCCON (Oscillator Control) | Data Field Byte m) | 284 | | OSCTUNE (Oscillator Tuning) | TXBnEIDH (Transmit Buffer n | | | PIE1 (Peripheral Interrupt Enable 1)121 | Extended Identifier, High Byte) | 283 | | PIE2 (Peripheral Interrupt Enable 2)122 | TXBnEIDL (Transmit Buffer n | | | PIE3 (Peripheral Interrupt Enable 3)123, 316 | Extended Identifier, Low Byte) | 284 | | PIR1 (Peripheral Interrupt | TXBnSIDH (Transmit Buffer n | | | Request (Flag) 1)118 | Standard Identifier, High Byte) | 283 | | PIR2 (Peripheral Interrupt | TXBnSIDL (Transmit Buffer n | | | Request (Flag) 2)119 | Standard Identifier, Low Byte) | 283 | | PIR3 (Peripheral Interrupt | TXERRCNT (Transmit Error Count) | 285 | | Request (Flag) 3)120, 315 | TXSTA (Transmit Status and Control) | | | RCON (Reset Control)42, 127 | WDTCON (Watchdog Timer Control) | 353 | | RCSTA (Receive Status and Control)229 | RESET | 391 | | RXB0CON (Receive Buffer 0 Control)287 | Resets41 | , 343 | | RXB1CON (Receive Buffer 1 Control)289 | Brown-out Reset (BOR) | 343 | | RXBnDLC (Receive Buffer n | Oscillator Start-up Timer (OST) | 343 | | Data Length Code)292 | Power-on Reset (POR) | 343 | | RXBnDm (Receive Buffer n | Power-up Timer (PWRT) | 343 | | Data Field Byte m)292 | RETFIE | 392 | | RXBnEIDH (Receive Buffer n | RETLW | 392 | | Extended Identifier, High Byte)291 | RETURN | 393 | | RXBnEIDL (Receive Buffer n | Return Address Stack | 62 | | Extended Identifier, Low Byte)291 | and Associated Registers | 62 | | RXBnSIDH (Receive Buffer n | Return Stack Pointer (STKPTR) | 63 | | Standard Identifier, High Byte)290 | Revision History | 463 | | RXBnSIDL (Receive Buffer n | RLCF | 393 | | Standard Identifier, Low Byte)291 | RLNCF | 394 | | RXERRCNT (Receive Error Count)293 | RRCF | 394 | | RXFBCONn (Receive Filter Buffer Control n) 306 | RRNCF | 395 | | RXFCONn (Receive Filter Control n)305 | • | | | RXFnEIDH (Receive Acceptance Filter n | S | | | Extended Identifier, High Byte)303 | SCK | _ | | RXFnEIDL (Receive Acceptance Filter n | SDI | 187 | | Extended Identifier, Low Byte)303 | SDO | | | RXFnSIDH (Receive Acceptance Filter n | SEC_IDLE Mode | 38 | | Standard Identifier Filter, High Byte)302 | SEC_RUN Mode | | | RXFnSIDL (Receive Acceptance Filter n | Serial Clock, SCK | | | Standard Identifier Filter, Low Byte)302 | Serial Data In (SDI) | 187 | | RXMnEIDH (Receive Acceptance Mask n | Serial Data Out (SDO) | 187 | | Extended Identifier Mask, High Byte)304 | Serial Peripheral Interface. See SPI Mode. | | | RXMnEIDL (Receive Acceptance Mask n | SETF | 395 | | Extended Identifier Mask, Low Byte)304 | Slave Select (SS) | | | RXMnSIDH (Receive Acceptance Mask n | SLEEP | 396 | | Standard Identifier Mask, High Byte)303 | Sleep | | | RXMnSIDL (Receive Acceptance Mask n | OSC1 and OSC2 Pin States | | | Standard Identifier Mask, Low Byte)304 | Sleep Mode | 37 | | SDFLC (Standard Data Bytes | Software Enabled BOR | 44 | | Filter Length Count)305 | Software Simulator (MPLAB SIM) | 412 | | SSPCON1 (MSSP Control 1, I <sup>2</sup> C Mode)198 | Software Simulator (MPLAB SIM30) | | | SSPCON1 (MSSP Control 1, SPI Mode)189 | Special Event Trigger. See Compare (ECCP Mode). | | | SSPCON2 (MSSP Control 2, I <sup>2</sup> C Mode) | Special Event Trigger. See Compare (ECCP Module). | | | SSPSTAT (MSSP Status, I <sup>2</sup> C Mode) | Special Features of the CPU | 343 | | SSPSTAT (MSSP Status, SPI Mode)188 | | | | Special Function Registers | 71 | Timer2 | 157 | |----------------------------------------|----------|-----------------------------------------------------------------------------|----------| | , Мар | | Associated Registers | 158 | | SPI Mode (MSSP) | | Interrupt | 158 | | Associated Registers | 195 | Operation | 157 | | Bus Mode Compatibility | | Output | 158 | | Effects of a Reset | 195 | PR2 Register | | | Enabling SPI I/O | 191 | TMR2 to PR2 Match Interrupt | | | Master Mode | 192 | Timer3 | | | Master/Slave Connection | 191 | 16-Bit Read/Write Mode | 161 | | Operation | | Associated Registers | | | Operation in Power Managed Modes | | Operation | | | Serial Clock | | Oscillator | 159, 161 | | Serial Data In | 187 | Overflow Interrupt | 159, 161 | | Serial Data Out | 187 | Special Event Trigger (CCP) | | | Slave Mode | 193 | TMR3H Register | | | Slave Select | 187 | TMR3L Register | 159 | | Slave Select Synchronization | 193 | Timing Diagrams | | | SPI Clock | | A/D Conversion | 451 | | Typical Connection | 191 | Acknowledge Sequence | 220 | | <u>SS</u> | | Asynchronous Reception | | | SSPOV | 217 | Asynchronous Transmission | | | SSPOV Status Flag | 217 | Asynchronous Transmission (Back to Back) . | | | SSPSTAT Register | | Automatic Baud Rate Calculation | | | R/W Bit | 200, 201 | Auto-Wake-up Bit (WUE) During | | | Stack Full/Underflow Resets | 64 | Normal Operation | 240 | | Status Register | | Auto-Wake-up Bit (WUE) During Sleep | | | SUBFSR | | Baud Rate Generator with Clock Arbitration | | | SUBFWB | | BRG Overflow Sequence | | | SUBLW | | BRG Reset Due to SDA Arbitration | | | SUBULNK | | During Start Condition | 223 | | SUBWF | | Brown-out Reset (BOR) | | | SUBWFB | | Bus Collision During a Repeated | | | SWAPF | | Start Condition (Case 1) | 224 | | | | Bus Collision During a Repeated | | | Т | | Start Condition (Case 2) | 224 | | Table Pointer Operations (table) | 98 | Bus Collision During a Start Condition | | | Table Reads/Table Writes | | (SCL = 0) | 223 | | TBLRD | 399 | Bus Collision During a Start Condition | | | TBLWT | 400 | (SDA only) | 222 | | Time-out in Various Situations (table) | | Bus Collision During a Stop Condition | | | Timer0 | | (Case 1) | 225 | | 16-Bit Mode Reads and Writes | 148 | Bus Collision During a Stop Condition | | | Associated Registers | 149 | (Case 2) | 225 | | Clock Source Edge Select (T0SE Bit) | | Bus Collision for Transmit and Acknowledge | | | Clock Source Select (T0CS Bit) | | Capture/Compare/PWM (CCP) | | | Operation | | CLKO and I/O | | | Overflow Interrupt | 149 | Clock Synchronization | | | Prescaler. See Prescaler, Timer0. | | EUSART Synchronous Receive | | | Timer1 | 151 | (Master/Slave) | 449 | | 16-Bit Read/Write Mode | 153 | EUSART Synchronous Transmission | | | Associated Registers | 155 | (Master/Slave) | 449 | | Interrupt | | Example SPI Master Mode (CKE = 0) | | | Operation | | Example SPI Master Mode (CKE = 1) | | | Oscillator | | Example SPI Slave Mode (CKE = 0) | | | Oscillator Layout Considerations | | Example SPI Slave Mode (CKE = 1) | | | Overflow Interrupt | | External Clock (All Modes except PLL) | | | Resetting, Using a Special Event | | Fail-Safe Clock Monitor | | | Trigger Output (CCP) | 154 | First Start Bit Timing | | | Special Event Trigger (ECCP) | | Full-Bridge PWM Output | | | TMR1H Register | | Half-Bridge PWM Output | | | TMR1L Register | | High/Low-Voltage Detect (VDIRMAG = 0) | | | Use as a Real-Time Clock | | High/Low-Voltage Detect (VDIRMAG = 0) High/Low-Voltage Detect (VDIRMAG = 1) | | | COC GO G TOGI TIMO CIOOR | | ringri/Low-voltage Detect (VDIRIVIAG = 1) | 210 | | I <sup>2</sup> C Bus Data | 445 | |---------------------------------------------------------|-----| | I <sup>2</sup> C Bus Start/Stop Bits | 445 | | I <sup>2</sup> C Master Mode (7 or 10-Bit Transmission) | 218 | | I <sup>2</sup> C Master Mode (7-Bit Reception) | 219 | | I <sup>2</sup> C Slave Mode (10-Bit Reception, SEN = 0) | 204 | | I <sup>2</sup> C Slave Mode (10-Bit Reception, SEN = 1) | 204 | | I <sup>2</sup> C Slave Mode (10-Bit Transmission) | 205 | | | | | I <sup>2</sup> C Slave Mode (7-Bit Reception, SEN = 0) | 202 | | I <sup>2</sup> C Slave Mode (7-Bit Reception, SEN = 1) | 208 | | I <sup>2</sup> C Slave Mode (7-Bit Transmission) | 203 | | I <sup>2</sup> C Slave Mode General Call Address | | | Sequence (7 or 10-Bit Address Mode) | 210 | | Master SSP I <sup>2</sup> C Bus Data | 447 | | Master SSP I <sup>2</sup> C Bus Start/Stop Bits | 447 | | Parallel Slave Port (PIC18F4480/4580) | 440 | | Parallel Slave Port (PSP) Read | | | Parallel Slave Port (PSP) Write | | | PWM Auto-Shutdown (PRSEN = 0, | 143 | | | 404 | | Auto-Restart Disabled) | 184 | | PWM Auto-Shutdown (PRSEN = 1, | | | Auto-Restart Enabled) | | | PWM Direction Change | 181 | | PWM Direction Change at Near | | | 100% Duty Cycle | 181 | | PWM Output | | | Repeat Start Condition | | | Reset, Watchdog Timer (WDT), | | | Oscillator Start-up Timer (OST) and | | | | 127 | | Power-up Timer (PWRT) | | | Send Break Character Sequence | | | Slave Synchronization | 193 | | Slow Rise Time (MCLR Tied to VDD, | | | VDD Rise > TPWRT) | | | SPI Mode (Master Mode) | | | SPI Mode (Slave Mode with CKE = 0) | 194 | | SPI Mode (Slave Mode with CKE = 1) | | | Stop Condition Receive or Transmit Mode | | | Synchronous Reception | | | (Master Mode, SREN) | 244 | | Synchronous Transmission | | | Synchronous Transmission (Through TXEN) | | | Time-out Sequence on POR w/PLL | 243 | | | 47 | | Enabled (MCLR Tied to VDD) | 47 | | Time-out Sequence on Power-up | | | (MCLR Not Tied to VDD), Case 1 | 46 | | Time-out Sequence on Power-up | | | (MCLR Not Tied to VDD), Case 2 | 46 | | Time-out Sequence on Power-up | | | (MCLR Tied to VDD, VDD Rise TPWRT) | 46 | | Timer0 and Timer1 External Clock | | | Transition for Entry to Idle Mode | | | Transition for Entry to SEC_RUN Mode | | | | | | Transition for Entry to Sleep Mode | 31 | | Transition for Two-Speed Start-up | | | (INTOSC to HSPLL) | | | Transition for Wake from Idle to Run Mode | | | Transition for Wake from Sleep (HSPLL) | 37 | | Transition from RC_RUN Mode to | | | PRI_RUN Mode | 36 | | Transition from SEC_RUN Mode to | | | PRI_RUN Mode (HSPLL) | 35 | | Transition to RC RLIN Mode | 36 | | A/D Conversion Requirements 45 | 34 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | A/D Conversion Requirements45 | 51 | | AC Characteristics | | | Internal RC Accuracy43 | 35 | | Capture/Compare/PWM Requirements 43 | | | CLKO and I/O Requirements43 | | | EUSART Synchronous Receive | | | Requirements | 10 | | EUSART Synchronous Transmission | 10 | | Requirements44 | 10 | | Example SPI Mode Requirements | +3 | | | | | Master Mode, CKE = 0 | | | Master Mode, CKE = 1 | | | Slave Mode, CKE = 0 | | | Slave Mode, CKE = 1 | | | External Clock Requirements | | | High/Low-Voltage Detect Characteristics 43 | | | I <sup>2</sup> C Bus Data Requirements (Slave Mode) 44 | 16 | | Master SSP I <sup>2</sup> C Bus Data Requirements 44 | 18 | | Master SSP I <sup>2</sup> C Bus Start/Stop | | | Bits Requirements44 | 17 | | Parallel Slave Port Requirements | | | (PIC18F4480/4580) | 10 | | PLL Clock43 | | | Reset, Watchdog Timer, Oscillator | | | Start-up Timer, Power-up Timer | | | and Brown-out Reset Requirements | 27 | | Timer0 and Timer1 External | ,, | | Clock Requirements43 | 00 | | · | | | Top-of-Stack Access | )2 | | TRISE Register | | | PSPMODE Bit | | | TSTFSZ | | | Two-Speed Start-up | 54 | | Two-Word Instructions | | | Example Cases6 | 66 | | TXSTA Register | | | BRGH Bit | 31 | | | | | N/ | | | V | | | V Voltage Reference Specifications43 | 30 | | Voltage Reference Specifications | 30 | | Voltage Reference Specifications | | | Voltage Reference Specifications | | | Voltage Reference Specifications | 52 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) | 52<br>53 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 | 52<br>53<br>52 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 During Oscillator Failure 35 | 52<br>53<br>52<br>55 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 During Oscillator Failure 35 Programming Considerations 35 | 52<br>53<br>52<br>55<br>52 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 During Oscillator Failure 35 Programming Considerations 35 WCOL 215, 216, 217, 22 | 52<br>53<br>52<br>55<br>52<br>20 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 During Oscillator Failure 35 Programming Considerations 35 WCOL 215, 216, 217, 22 WCOL Status Flag 215, 216, 217, 22 | 52<br>53<br>52<br>55<br>52<br>20<br>20 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 During Oscillator Failure 35 Programming Considerations 35 WCOL 215, 216, 217, 22 | 52<br>53<br>52<br>55<br>52<br>20<br>20 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 During Oscillator Failure 35 Programming Considerations 35 WCOL 215, 216, 217, 22 WCOL Status Flag 215, 216, 217, 22 | 52<br>53<br>52<br>55<br>52<br>20<br>20 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 During Oscillator Failure 35 Programming Considerations 35 WCOL 215, 216, 217, 22 WCOL Status Flag 215, 216, 217, 22 WWW, On-Line Support X | 52<br>53<br>55<br>55<br>52<br>20<br>5 | | Voltage Reference Specifications 43 W Watchdog Timer (WDT) 343, 35 Associated Registers 35 Control Register 35 During Oscillator Failure 35 Programming Considerations 35 WCOL 215, 216, 217, 22 WCOL Status Flag 215, 216, 217, 22 WWW, On-Line Support 215, 216, 217, 22 | 52<br>53<br>52<br>55<br>52<br>20<br>5 | NOTES: #### **ON-LINE SUPPORT** Microchip provides on-line support on the Microchip World Wide Web site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape® or Microsoft® Internet Explorer. Files are also available for FTP download from our FTP site. ### **Connecting to the Microchip Internet Web Site** The Microchip web site is available at the following URL: #### www.microchip.com The file transfer site is available by using an FTP service to connect to: #### ftp://ftp.microchip.com The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is: - Latest Microchip Press Releases - Technical Support Section with Frequently Asked Questions - · Design Tips - · Device Errata - Job Postings - · Microchip Consultant Program Member Listing - Links to other useful web sites related to Microchip Products - Conferences for products, Development Systems, technical information and more - · Listing of seminars and events ### SYSTEMS INFORMATION AND UPGRADE HOT LINE The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive the most current upgrade kits. The Hot Line Numbers are: 1-800-755-2345 for U.S. and most of Canada, and 1-480-792-7302 for the rest of the world. 042003 ### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information and use this outline to provide us with your comments about this document. | 10: | Technical Publications Manager | Total Pages Sent | | | |-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------|--|--| | RE: | Reader Response | | | | | Fror | m: Name | | | | | | Company | | | | | | | | | | | | City / State / ZIP / Country | | | | | | Telephone: () | FAX: () | | | | App | lication (optional): | | | | | Wou | ıld you like a reply?YN | | | | | Dev | ice: PIC18F2480/2580/4480/4580 | Literature Number: DS39637A | | | | Que | estions: | | | | | 1. | What are the best features of this document? | | | | | | | | | | | 2. | How does this document meet your hardware and software development needs? | | | | | | | | | | | 3. Do you find the organization of this document easy to follow? If not, why? | | | | | | | | | | | | 4. | What additions to the document do yo | ou think would enhance the structure and subject? | | | | | | | | | | 5. | What deletions from the document could be made without affecting the overall usefulness? | | | | | | | | | | | 6. | Is there any incorrect or misleading in | formation (what and where)? | | | | | | | | | | 7. | How would you improve this documer | nt? | | | | | | | | | ### PIC18F2480/2580/4480/4580 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | X /XX XXX | Examples: | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Temperature Package Pattern<br>Range | <ul> <li>a) PIC18F4580-I/P 301 = Industrial temp., PDIP package, Extended VDD limits, QTP pattern #301.</li> <li>b) PIC18F2580-I/SO = Industrial temp., SOIC</li> </ul> | | Device | PIC18F2480/2580 <sup>(1)</sup> , PIC18F4480/4580 <sup>(1)</sup> , PIC18F2480/2580T <sup>(2)</sup> , PIC18F4480/4580T <sup>(2)</sup> ; VDD range 4.2V to 5.5V PIC18LF2480/2580 <sup>(1)</sup> , PIC18LF4480/4580 <sup>(1)</sup> , PIC18LF2480/25800T <sup>(2)</sup> , PIC18LF4480/4580T <sup>(2)</sup> ; VDD range 2.0V to 5.5V | package, Extended VDD limits. c) PIC18F45805-I/P = Industrial temp., PDIP package, normal VDD limits. | | Temperature Range | I = -40°C to +85°C (Industrial)<br>E = -40°C to +125°C (Extended) | | | Package | PT = TQFP (Thin Quad Flatpack) SO = SOIC SP = SPDIP (Skinny Plastic DIP) P = PDIP ML = QFN | Note 1: F = Standard Voltage Range LF = Wide Voltage Range 2: T = in tape and reel PLCC and TQFP packages only. | | Pattern | QTP, SQTP, Code or Special Requirements (blank otherwise) | | © 2004 Microchip Technology Inc. Preliminary DS39637A-page 481 ### WORLDWIDE SALES AND SERVICE #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: www.microchip.com 3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307 **Boston** 2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821 Chicago 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** 16200 Addison Road, Suite 255 Addison Plaza Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924 Detroit Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 Kokomo 2767 S. Albright Road Kokomo, IN 46902 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles 25950 Acero St., Suite 200 Mission Viejo, CA 92691 Tel: 949-462-9523 Fax: 949-462-9608 San Jose 1300 Terra Bella Avenue Mountain View, CA 94043 Tel: 650-215-1444 Fax: 650-961-0286 **Toronto** 6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC Australia Microchip Technology Australia Pty Ltd Unit 32 41 Rawson Street Epping 2121, NSW Sydney, Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Unit 706B Wan Tai Bei Hai Bldg. No. 6 Chaoyangmen Bei Str. Beijing, 100027, China Tel: 86-10-85282100 Fax: 86-10-85282104 China - Chengdu Rm. 2401-2402, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-86766200 Fax: 86-28-86766599 China - Fuzhou Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 China - Hong Kong SAR Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 China - Shanghai Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 China - Shenzhen Rm. 1812, 18/F, Building A, United Plaza No. 5022 Binhe Road, Futian District Shenzhen 518033. China Tel: 86-755-82901380 Fax: 86-755-8295-1393 China - Shunde Room 401, Hongjian Building, No. 2 Fengxiangnan Road, Ronggui Town, Shunde District, Foshan City, Guangdong 528303, China Tel: 86-757-28395507 Fax: 86-757-28395571 China - Qingdao Rm. B505A, Fullhope Plaza, No. 12 Hong Kong Central Rd. Qingdao 266071, China Tel: 86-532-5027355 Fax: 86-532-5027205 India Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-22290061 Fax: 91-80-22290062 Yusen Shin Yokohama Building 10F 3-17-2, Shin Yokohama, Kohoku-ku, Yokohama, Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul. Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Singapore 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan Kaohsiung Branch 30F - 1 No. 8 Min Chuan 2nd Road Kaohsiung 806, Taiwan Tel: 886-7-536-4816 Fax: 886-7-536-4817 Taiwan Taiwan Branch 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 Taiwan Branch 13F-3, No. 295, Sec. 2, Kung Fu Road Hsinchu City 300, Taiwan Tel: 886-3-572-9526 Fax: 886-3-572-6459 #### **EUROPE** Austria Durisolstrasse 2 A-4600 Wels Austria Tel: 43-7242-2244-399 Fax: 43-7242-2244-393 Denmark Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45-4420-9895 Fax: 45-4420-9910 France Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy Via Salvatore Quasimodo, 12 20025 Legnano (MI) Milan, Italy Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands Waegenburghtplein 4 NL-5152 JR, Drunen, Netherlands Tel: 31-416-690399 Fax: 31-416-690340 **United Kingdom** 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44-118-921-5869 Fax: 44-118-921-5820 07/12/04