### 2.5 V to 5.5 V, 500 $\mu$ A, 2-Wire Interface Quad Voltage Output, 8-/10-/12-Bit DACs ### AD5305/AD5315/AD5325\* #### **FEATURES** AD5305: 4 Buffered 8-Bit DACs in 10-Lead MSOP A Version: ±1 LSB INL, B Version: ±0.625 LSB INL AD5315: 4 Buffered 10-Bit DACs in 10-Lead MSOP A Version: ±4 LSB INL, B Version: ±2.5 LSB INL AD5325: 4 Buffered 12-Bit DACs in 10-Lead MSOP A Version: ±16 LSB INL, B Version: ±10 LSB INL Low Power Operation: 500 μA @ 3 V, 600 μA @ 5 V 2-Wire (I<sup>2</sup>C® Compatible) Serial Interface 2.5 V to 5.5 V Power Supply **Guaranteed Monotonic by Design over All Codes** Power-Down to 80 nA @ 3 V, 200 nA @ 5 V **Three Power-Down Modes Double-Buffered Input Logic** Output Range: 0 V to V<sub>REF</sub> Power-On Reset to 0 V Simultaneous Update of Outputs (LDAC Function) **Software Clear Facility Data Readback Facility** On-Chip Rail-to-Rail Output Buffer Amplifiers #### **APPLICATIONS** **Portable Battery-Powered Instruments Digital Gain and Offset Adjustment Programmable Voltage and Current Sources Programmable Attenuators Industrial Process Control** Temperature Range -40°C to +105°C #### **GENERAL DESCRIPTION** The AD5305/AD5315/AD5325 are guad 8-, 10-, and 12-bit buffered voltage output DACs in a 10-lead MSOP that operate from a single 2.5 V to 5.5 V supply, consuming 500 µA at 3 V. Their on-chip output amplifiers allow rail-to-rail output swing with a slew rate of 0.7 V/µs. A 2-wire serial interface, which operates at clock rates up to 400 kHz, is used. This interface is SMBus compatible at $V_{\rm DD}$ < 3.6 V. Multiple devices can be placed on the same bus. The references for the four DACs are derived from one reference pin. The outputs of all DACs may be updated simultaneously using the software $\overline{\text{LDAC}}$ function. The parts incorporate a power-on reset circuit, which ensures that the DAC outputs power up to 0 V and remain there until a valid write takes place to the device. There is also a software clear function that resets all input and DAC registers to 0 V. The parts contain a power-down feature that reduces the current consumption of the devices to 200 nA @ 5 V (80 nA @ 3 V). The low power consumption of these parts in normal operation makes them ideally suited to portable battery-operated equipment. The power consumption is 3 mW at 5 V, 1.5 mW at 3 V, reducing to 1 µW in power-down mode. #### FUNCTIONAL BLOCK DIAGRAM \*Protected by U.S.Patent No. 5,969,657and 5,684,481. #### REV. F Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © 2004 Analog Devices, Inc. All rights reserved. # $\begin{array}{ll} \textbf{AD5305/AD5315/AD5325-SPECIFICATIONS} & (\textbf{V}_{DD}=2.5~\text{V}~\text{to}~5.5~\text{V};~\textbf{V}_{REF}=2~\text{V};~\textbf{R}_{L}=2~\text{k}\Omega~\text{to}~\text{GND};\\ \textbf{C}_{L}=200~\text{pF}~\text{to}~\text{GND};~\text{all specifications}~\textbf{T}_{\text{MIN}}~\text{to}~\textbf{T}_{\text{MAX}},~\text{unless otherwise noted.}) \end{array}$ | Parameter <sup>1</sup> | A<br>Min | Version <sup>2</sup> Typ | Max | Min B | Version <sup>2</sup><br>Typ | Max | Unit | Conditions/Comments | |----------------------------------------------------------------------------|------------------------|--------------------------|-----------------------|------------------------|-----------------------------|-----------------------|----------------|--------------------------------------------------------------| | DC PERFORMANCE <sup>3, 4</sup> | 17444 | - JP | 111021 | .,,,,,,,, | 171 | 111021 | | Control of Comments | | AD5305 | | | | | | | | | | Resolution | | 8 | | | 8 | | Bits | | | Relative Accuracy | | $\pm 0.15$ | ±1 | | $\pm 0.15$ | $\pm 0.625$ | LSB | | | Differential Nonlinearity | | ±0.02 | ±0.25 | | ±0.02 | ±0.25 | LSB | Guaranteed Monotonic by Design over All Codes | | AD5315<br>Resolution | | 10 | | | 10 | | Bits | | | Relative Accuracy | | ±0.5 | ±4 | | ±0.5 | ±2.5 | LSB | | | Differential Nonlinearity | | ±0.05 | ±0.5 | | ±0.05 | ±0.5 | LSB | Guaranteed Monotonic by Design | | AD5325 | | | | | | | <b></b> | over mir codes | | Resolution | | 12 | 1.16 | | 12 | 1.10 | Bits | | | Relative Accuracy Differential Nonlinearity | | ±2<br>±0.2 | ±16<br>±1 | | ±2<br>±0.2 | ±10 | LSB<br>LSB | Guaranteed Monotonic by Design | | • | | | | | | ±1 | | over All Codes | | Offset Error | | ±0.4 | ±3 | | ±0.4 | ±3 | % of FSR | | | Gain Error<br>Lower Deadband | | ±0.15<br>20 | ±1<br>60 | | ±0.15<br>20 | ±1<br>60 | % of FSR<br>mV | Lower deadband exists only if | | Lower Deadband | | 20 | 00 | | 20 | 00 | 111 V | offset error is negative. | | Offset Error Drift <sup>5</sup> | | -12 | | | -12 | | ppm of FSR/°C | | | Gain Error Drift⁵ | | -5 | | | -5 | | ppm of FSR/°C | | | Power Supply Rejection Ratio <sup>5</sup> | | -60 | | | -60 | | dB | $\Delta V_{DD} = \pm 10\%$ | | DC Crosstalk <sup>5</sup> | | 200 | | | 200 | | μV | $R_L = 2 \text{ k}\Omega \text{ to GND or } V_{DD}$ | | DAC REFERENCE INPUTS <sup>5</sup> V <sub>REF</sub> Input Range | 0.25 | | $V_{\mathrm{DD}}$ | 0.25 | | $V_{\mathrm{DD}}$ | V | | | V <sub>REF</sub> Input Impedance | 37 | 45 | V DD | 37 | 45 | ▼ DD | kΩ | Normal Operation | | | | >10 | | | >10 | | ΜΩ | Power-Down Mode | | Reference Feedthrough | | -90 | | | -90 | | dB | Frequency = 10 kHz | | OUTPUT CHARACTERISTICS <sup>5</sup><br>Minimum Output Voltage <sup>6</sup> | | 0.001 | | | 0.001 | | V | This is a measure of the minimum | | | | | | | | | | and maximum drive capability | | Maximum Output Voltage <sup>6</sup> | | $V_{\rm DD} - 0.001$ | | | $V_{\rm DD} - 0.001$ | | V | of the output amplifier. | | DC Output Impedance<br>Short Circuit Current | | 0.5<br>25 | | | 0.5<br>25 | | Ω<br>mA | V - 5 V | | Short Circuit Current | | 16 | | | 16 | | mA | $\begin{vmatrix} V_{DD} = 5 V \\ V_{DD} = 3 V \end{vmatrix}$ | | Power-Up Time | | 2.5 | | | 2.5 | | μs | Coming out of Power-Down Mode | | - | | | | | | | | $V_{DD} = 5 \text{ V}$ | | | | 5 | | | 5 | | μs | Coming out of Power-Down Mode. V <sub>DD</sub> = 3 V | | LOGIC INPUTS (A0) <sup>5</sup> | | | | | | | | | | Input Current | | | ±1 | | | ±1 | μΑ | | | V <sub>IL</sub> , Input Low Voltage | | | 0.8<br>0.6 | | | 0.8<br>0.6 | V | $V_{DD} = 5 V \pm 10\%$<br>$V_{DD} = 3 V \pm 10\%$ | | | | | 0.6 | | | 0.6 | V | $V_{DD} = 3 \text{ V} \pm 10\%$<br>$V_{DD} = 2.5 \text{ V}$ | | V <sub>IH</sub> , Input High Voltage | 2.4 | | 0.5 | 2.4 | | 0.5 | v | $V_{DD} = 5 \text{ V} \pm 10\%$ | | | 2.1 | | | 2.1 | | | V | $V_{\rm DD} = 3 \text{ V} \pm 10\%$ | | Pin Capacitance | 2.0 | 3 | | 2.0 | 3 | | V<br>pF | $V_{\rm DD} = 2.5 \text{ V}$ | | LOGIC INPUTS (SCL, SDA) <sup>5</sup> | | | | | | | - | | | V <sub>IH</sub> , Input High Voltage | $0.7 V_{\mathrm{DD}}$ | | $V_{\rm DD} + 0.3$ | 0.7 V <sub>DD</sub> | | $V_{\rm DD} + 0.3$ | V | SMBus Compatible at $V_{DD}$ < 3.6 V | | V <sub>IL</sub> , Input Low Voltage | -0.3 | | $0.3~\mathrm{V_{DD}}$ | -0.3 | | $0.3~\mathrm{V_{DD}}$ | V | SMBus Compatible at $V_{DD}$ < 3.6 V | | I <sub>IN</sub> , Input Leakage Current | | | $\pm 1$ | | | $\pm 1$ | μΑ | | | V <sub>HYST</sub> , Input Hysteresis | $0.05~\mathrm{V_{DD}}$ | 0 | | $0.05~\mathrm{V_{DD}}$ | 0 | | V | | | C <sub>IN</sub> , Input Capacitance<br>Glitch Rejection | | 8 | 50 | | 8 | 50 | pF<br>ns | Input filtering suppresses noise | | | | | | | | | | spikes of less than 50 ns. | | LOGIC OUTPUT (SDA) <sup>5</sup> | | | | | | | | | | V <sub>OL</sub> , Output Low Voltage | | | 0.4 | | | 0.4 | V | $I_{SINK} = 3 \text{ mA}$ | | | | | 0.6 | | | 0.6 | V | $I_{SINK} = 6 \text{ mA}$ | | Three-State Leakage Current | | | ±1 | | | ±1 | μA | | -2-REV. F | | A Version <sup>2</sup> | | | | B Version <sup>2</sup> | | | | | | |--------------------------------------------|------------------------|------|-----|-----|------------------------|-----|------|--------------------------------------|--|--| | Parameter <sup>1</sup> | Min | Typ | Max | Min | Typ | Max | Unit | Conditions/Comments | | | | POWER REQUIREMENTS | | | | | | | | | | | | $ m V_{DD}$ | 2.5 | | 5.5 | 2.5 | | 5.5 | V | | | | | I <sub>DD</sub> (Normal Mode) <sup>7</sup> | | | | | | | | $V_{IH} = V_{DD}$ and $V_{IL} = GND$ | | | | $V_{\rm DD}$ = 4.5 V to 5.5 V | | 600 | 900 | | 600 | 900 | μΑ | | | | | $V_{\rm DD}$ = 2.5 V to 3.6 V | | 500 | 700 | | 500 | 700 | μΑ | | | | | I <sub>DD</sub> (Power-Down Mode) | | | | | | | | $V_{IH} = V_{DD}$ and $V_{IL} = GND$ | | | | $V_{\rm DD}$ = 4.5 V to 5.5 V | | 0.2 | 1 | | 0.2 | 1 | μΑ | $I_{DD} = 4 \mu A (Max) During 0$ | | | | | | | | | | | | Readback on SDA | | | | $V_{\rm DD}$ = 2.5 V to 3.6 V | | 0.08 | 1 | | 0.08 | 1 | μΑ | $I_{DD} = 1.5 \mu A (Max) During 0$ | | | | | | | | | | | | Readback on SDA | | | #### NOTES Specifications subject to change without notice. # $\textbf{AC CHARACTERISTICS}^{1} \overset{(V_{DD} = 2.5 \text{ V to } 5.5 \text{ V; } R_L = 2 \text{ k}\Omega \text{ to GND; } C_L = 200 \text{ pF to GND; all specifications } T_{\text{MIN}} \text{ to } T_{\text{MAX}}, \text{ unless otherwise noted.)}$ | | A, | B Versio | n <sup>3</sup> | | | | | |-------------------------------------|-----|----------|----------------|------|---------------------------------------------------------------------------------------------|--|--| | Parameter <sup>2</sup> | Min | Typ | Max | Unit | Conditions/Comments | | | | Output Voltage Settling Time | | | | | $V_{REF} = V_{DD} = 5 \text{ V}$ | | | | AD5305 | | 6 | 8 | μs | 1/4 Scale to 3/4 Scale Change (0x40 to 0xC0) | | | | AD5315 | | 7 | 9 | μs | 1/4 Scale to 3/4 Scale Change (0x100 to 0x300) | | | | AD5325 | | 8 | 10 | μs | 1/4 Scale to 3/4 Scale Change (0x400 to 0xC00) | | | | Slew Rate | | 0.7 | | V/µs | | | | | Major-Code Transition Glitch Energy | | 12 | | nV-s | 1 LSB Change around Major Carry | | | | Digital Feedthrough | | 1 | | nV-s | | | | | Digital Crosstalk | | 1 | | nV-s | | | | | DAC-to-DAC Crosstalk | | 3 | | nV-s | | | | | Multiplying Bandwidth | | 200 | | kHz | $V_{REF} = 2 V \pm 0.1 V p-p$ | | | | Total Harmonic Distortion | | -70 | | dB | $V_{REF} = 2.5 \text{ V} \pm 0.1 \text{ V} \text{ p-p}, \text{ Frequency} = 10 \text{ kHz}$ | | | #### NOTES REV. F –3– <sup>&</sup>lt;sup>1</sup>See the Terminology section. <sup>&</sup>lt;sup>2</sup>Temperature range (A, B Version): -40°C to +105°C; typical at +25°C. <sup>&</sup>lt;sup>3</sup>DC specifications tested with the outputs unloaded. <sup>&</sup>lt;sup>4</sup>Linearity is tested using a reduced code range: AD5305 (Code 8 to 248); AD5315 (Code 28 to 995); AD5325 (Code 115 to 3981). <sup>&</sup>lt;sup>5</sup>Guaranteed by design and characterization, not production tested. $<sup>^6</sup>$ For the amplifier output to reach its minimum voltage, offset error must be negative; to reach its maximum voltage, $V_{REF} = V_{DD}$ and offset plus gain error must be positive. <sup>&</sup>lt;sup>7</sup>I<sub>DD</sub> specification is valid for all DAC codes. Interface inactive. All DACs active and excluding load currents. <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not production tested. <sup>&</sup>lt;sup>2</sup>See the Terminology section. <sup>&</sup>lt;sup>3</sup>Temperature range (A, B Version): -40°C to +105°C; typical at +25°C. Specifications subject to change without notice. ## | Parameter | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> (A, B Version) | Unit | Conditions/Comments | |-----------------|-------------------------------------------------------------|---------|----------------------------------------------------------------------------| | $f_{SCL}$ | 400 | kHz max | SCL Clock Frequency | | $t_1$ | 2.5 | μs min | SCL Cycle Time | | $t_2$ | 0.6 | μs min | t <sub>HIGH</sub> , SCL High Time | | $t_3$ | 1.3 | μs min | t <sub>LOW</sub> , SCL Low Time | | $t_4$ | 0.6 | μs min | t <sub>HD,STA</sub> , Start/Repeated Start Condition Hold Time | | t <sub>5</sub> | 100 | ns min | t <sub>SU,DAT</sub> , Data Setup Time | | $t_6^{-3}$ | 0.9 | μs max | t <sub>HD,DAT</sub> , Data Hold Time | | | 0 | μs min | t <sub>HD,DAT</sub> , Data Hold Time | | $t_7$ | 0.6 | μs min | t <sub>SU,STA</sub> , Setup Time for Repeated Start | | $t_8$ | 0.6 | μs min | t <sub>SU,STO</sub> , Stop Condition Setup Time | | $t_9$ | 1.3 | μs min | t <sub>BUF</sub> , Bus Free Time between a STOP and a START Condition | | t <sub>10</sub> | 300 | ns max | t <sub>R</sub> , Rise Time of SCL and SDA when Receiving | | | 0 | ns min | t <sub>R</sub> , Rise Time of SCL and SDA when Receiving (CMOS Compatible) | | t <sub>11</sub> | 250 | ns max | t <sub>F</sub> , Fall Time of SDA when Transmitting | | | 0 | ns min | t <sub>F</sub> , Fall Time of SDA when Receiving (CMOS Compatible) | | | 300 | ns max | t <sub>F</sub> , Fall Time of SCL and SDA when Receiving | | | $20 + 0.1C_{B}^{4}$ | ns min | t <sub>F</sub> , Fall Time of SCL and SDA when Transmitting | | $C_B$ | 400 | pF max | Capacitive Load for Each Bus Line | #### NOTES Specifications subject to change without notice. Figure 1. 2-Wire Serial Interface Timing Diagram -4- REV. F <sup>&</sup>lt;sup>1</sup>See Figure 1. <sup>&</sup>lt;sup>2</sup>Guaranteed by design and characterization; not production tested. <sup>&</sup>lt;sup>3</sup>A master device must provide a hold time of at least 300 ns for the SDA signal (referred to V<sub>IH</sub> min of the SCL signal) in order to bridge the undefined region of SCL's falling edge. $<sup>^4</sup>C_B$ is the total capacitance of one bus line in pF. $t_R$ and $t_F$ measured between 0.3 $V_{DD}$ and 0.7 $V_{DD}.$ ### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup> $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ | (1 <sub>A</sub> = 25 °C, unless otherwise noted.) | |-------------------------------------------------------------------| | $V_{DD}$ to GND | | SCL, SDA to GND | | A0 to GND | | Reference Input Voltage to GND $\dots$ -0.3 V to $V_{DD}$ + 0.3 V | | $V_{OUT}$ A–D to GND | | Operating Temperature Range | | Industrial (A, B Version)40°C to +105°C | | Storage Temperature Range65°C to +150°C | | Junction Temperature (T <sub>r</sub> max) 150°C | #### **MSOP** | Power Dissipation | $\dots (T_I max - T_A)/\theta_{IA}$ | |---------------------------------|-------------------------------------| | $\theta_{IA}$ Thermal Impedance | 206°C/W | | $\theta_{IC}$ Thermal Impedance | | | Reflow Soldering | | | Peak Temperature | 220°C | | Time at Peak Temperature | 10 sec to 40 sec | | NOTES | | <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | Branding | |-----------------|-------------------|---------------------|----------------|----------| | AD5305ARM | −40°C to +105°C | 10-Lead MSOP | RM-10 | DEA | | AD5305ARM-REEL7 | −40°C to +105°C | 10-Lead MSOP | RM-10 | DEA | | AD5315ARM | −40°C to +105°C | 10-Lead MSOP | RM-10 | DFA | | AD5315ARM-REEL7 | −40°C to +105°C | 10-Lead MSOP | RM-10 | DFA | | AD5325ARM | −40°C to +105°C | 10-Lead MSOP | RM-10 | DGA | | AD5325ARM-REEL7 | −40°C to +105°C | 10-Lead MSOP | RM-10 | DGA | | AD5305BRM | −40°C to +105°C | 10-Lead MSOP | RM-10 | DEB | | AD5305BRM-REEL | −40°C to +105°C | 10-Lead MSOP | RM-10 | DEB | | AD5305BRM-REEL7 | −40°C to +105°C | 10-Lead MSOP | RM-10 | DEB | | AD5315BRM | −40°C to +105°C | 10-Lead MSOP | RM-10 | DFB | | AD5315BRM-REEL | −40°C to +105°C | 10-Lead MSOP | RM-10 | DFB | | AD5315BRM-REEL7 | −40°C to +105°C | 10-Lead MSOP | RM-10 | DFB | | AD5325BRM | −40°C to +105°C | 10-Lead MSOP | RM-10 | DGB | | AD5325BRM-REEL | −40°C to +105°C | 10-Lead MSOP | RM-10 | DGB | | AD5325BRM-REEL7 | −40°C to +105°C | 10-Lead MSOP | RM-10 | DGB | ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5305/AD5315/AD5325 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. F -5- <sup>&</sup>lt;sup>2</sup>Transient currents of up to 100 mA will not cause SCR latch-up. #### PIN CONFIGURATION #### PIN FUNCTION DESCRIPTIONS | Pin No. | Mnemonic | Function | |---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{\mathrm{DD}}$ | Power Supply Input. These parts can be operated from 2.5 V to 5.5 V and the supply should be decoupled to GND. | | 2 | V <sub>OUT</sub> A | Buffered Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation. | | 3 | V <sub>OUT</sub> B | Buffered Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation. | | 4 | V <sub>OUT</sub> C | Buffered Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation. | | 5 | REFIN | Reference Input Pin for All Four DACs. It has an input range from 0.25 V to $V_{\rm DD}$ . | | 6 | V <sub>OUT</sub> D | Buffered Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation. | | 7 | GND | Ground Reference Point for All Circuitry on the Part. | | 8 | SDA | Serial Data Line. This is used in conjunction with the SCL line to clock data into or out of the 16-bit input shift register. It is a bidirectional open-drain data line that should be pulled to the supply with an external pull-up resistor. | | 9 | SCL | Serial Clock Line. This is used in conjunction with the SDA line to clock data into or out of the 16-bit input shift register. Clock rates of up to 400 kbit/s can be accommodated in the 2-wire interface. | | 10 | A0 | Address Input. Sets the least significant bit of the 7-bit slave address. | #### **TERMINOLOGY** #### Relative Accuracy For the DAC, relative accuracy or integral nonlinearity (INL) is a measure of the maximum deviation, in LSB, from a straight line passing through the endpoints of the DAC transfer function. Typical INL versus code plots can be seen in TPCs 1, 2, and 3. #### **Differential Nonlinearity** Differential nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. Typical DNL versus code plots can be seen in TPCs 4, 5, and 6. #### Offset Error This is a measure of the offset error of the DAC and the output amplifier. It is expressed as a percentage of the full-scale range. #### **Gain Error** This is a measure of the span error of the DAC. It is the deviation in slope of the actual DAC transfer characteristic from the ideal expressed as a percentage of the full-scale range. #### Offset Error Drift This is a measure of the change in offset error with changes in temperature. It is expressed in (ppm of full-scale range)/°C. #### **Gain Error Drift** This is a measure of the change in gain error with changes in temperature. It is expressed in (ppm of full-scale range)/°C. #### Power Supply Rejection Ratio (PSRR) This indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in $V_{OUT}$ to a change in $V_{DD}$ for full-scale output of the DAC. It is measured in dB. $V_{REF}$ is held at 2 V and $V_{DD}$ is varied $\pm 10\%$ . #### DC Crosstalk This is the dc change in the output level of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) and output change of another DAC. It is expressed in $\mu V$ . #### Reference Feedthrough This is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated. It is expressed in dB. –6– REV. F #### Major-Code Transition Glitch Energy Major-code transition glitch energy is the energy of the impulse injected into the analog output when the code in the DAC register changes state. It is normally specified as the area of the glitch in nV-s and is measured when the digital code is changed by 1 LSB at the major carry transition $(011 \dots 11 \text{ to } 100 \dots 00, \text{ or } 100 \dots 00 \text{ to } 011 \dots 11)$ . #### Digital Feedthrough Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital input pins of the device when the DAC output is not being updated. It is specified in nV-s and is measured with a worst-case change on the digital input pins, e.g., from all 0s to all 1s or vice versa. #### **Digital Crosstalk** This is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC. It is expressed in nV-s. #### **DAC-to-DAC** Crosstalk This is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent output change of another DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs with a full-scale code change (all 0s to all 1s and vice versa) with the $\overline{\text{LDAC}}$ bit set low and monitoring the output of another DAC. The energy of the glitch is expressed in nV-s. #### **Multiplying Bandwidth** The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input. #### **Total Harmonic Distortion** This is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC and the THD is a measure of the harmonics present on the DAC output. It is measured in dB. Figure 2. Transfer Function with Negative Offset Figure 3. Transfer Function with Positive Offset REV. F -7- ### AD5305/AD5315/AD5325—Typical Performance Characteristics TPC 1. AD5305 Typical INL Plot TPC 2. AD5315 Typical INL Plot TPC 3. AD5325 Typical INL Plot TPC 4. AD5305 Typical DNL Plot TPC 5. AD5315 Typical DNL Plot TPC 6. AD5325 Typical DNL Plot TPC 7. AD5305 INL and DNL $Error vs. V_{REF}$ TPC 8. AD5305 INL and DNL Error vs. Temperature TPC 9. AD5305 Offset Error and Gain Error vs. Temperature -8- REV. F TPC 10. Offset Error and Gain Error vs. V<sub>DD</sub> TPC 11. $V_{OUT}$ Source and Sink Current Capability TPC 12. Supply Current vs. DAC Code TPC 13. Supply Current vs. Supply Voltage TPC 14. Power-Down Current vs. Supply Voltage TPC 15. Supply Current vs. Logic Input Voltage for SDA and SCL Voltage Increasing and Decreasing TPC 16. Half-Scale Settling (1/4 to 3/4 Scale Code Change) TPC 17. Power-On Reset to 0 V TPC 18. Exiting Power-Down to Midscale REV. F –9– TPC 19. $I_{DD}$ Histogram with $V_{DD} = 3 V$ and $V_{DD} = 5 V$ TPC 20. AD5325 Major-Code Transition Glitch Energy TPC 21. Multiplying Bandwidth (Small-Signal Frequency Response) TPC 22. Full-Scale Error vs. V<sub>REF</sub> TPC 23. DAC-to-DAC Crosstalk #### **FUNCTIONAL DESCRIPTION** The AD5305/AD5315/AD5325 are quad resistor-string DACs fabricated on a CMOS process with resolutions of 8, 10, and 12 bits, respectively. Each contains four output buffer amplifiers and is written to via a 2-wire serial interface. They operate from single supplies of 2.5 V to 5.5 V, and the output buffer amplifiers provide rail-to-rail output swing with a slew rate of 0.7 V/ $\mu$ s. The four DACs share a single reference input pin. The devices have three programmable power-down modes, in which all DACs may be turned off completely with a high impedance output, or the outputs may be pulled low by on-chip resistors. #### Digital-to-Analog Section The architecture of one DAC channel consists of a resistor-string DAC followed by an output buffer amplifier. The voltage at the REFIN pin provides the reference voltage for the DAC. Figure 4 shows a block diagram of the DAC architecture. Since the input coding to the DAC is straight binary, the ideal output voltage is given by $$V_{OUT} = \frac{V_{REF} \times D}{2^N}$$ ### where D = decimal equivalent of the binary code, which is loaded to the DAC register: 0-255 for AD5305 (8 bits) 0-1023 for AD5315 (10 bits) 0-4095 for AD5325 (12 bits) N = DAC resolution Figure 4. DAC Channel Architecture –10– REV. F #### **Resistor String** The resistor string section is shown in Figure 5. It is simply a string of resistors, each of value R. The digital code loaded to the DAC register determines at what node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic. Figure 5. Resistor String #### **DAC Reference Inputs** There is a single reference input pin for the four DACs. The reference input is unbuffered. The user can have a reference voltage as low as 0.25 V and as high as $V_{\rm DD}$ since there is no restriction due to headroom and footroom of any reference amplifier. It is recommended to use a buffered reference in the external circuit (e.g., REF192). The input impedance is typically 45 k $\Omega$ . #### **Output Amplifier** The output buffer amplifier is capable of generating rail-to-rail voltages on its output, which gives an output range of 0 V to $V_{DD}$ when the reference is $V_{DD}$ . It is capable of driving a load of 2 k $\Omega$ to GND or $V_{DD}$ , in parallel with 500 pF to GND or $V_{DD}$ . The source and sink capabilities of the output amplifier can be seen in the plot in TPC 11. The slew rate is 0.7 V/ $\mu$ s with a half-scale settling time to $\pm 0.5$ LSB (at eight bits) of 6 $\mu$ s. #### POWER-ON RESET The AD5305/AD5315/AD5325 are provided with a power-on reset function, so that they power up in a defined state. The power-on state is - Normal operation - Output voltage set to 0 V Both input and DAC registers are filled with zeros and remain so until a valid write sequence is made to the device. This is particularly useful in applications where it is important to know the state of the DAC outputs while the device is powering up. #### **SERIAL INTERFACE** The AD5305/AD5315/AD5325 are controlled via an $I^2C$ compatible serial bus. The DACs are connected to this bus as slave devices (i.e., no clock is generated by the AD5305/AD5315/AD5325 DACs). This interface is SMBus compatible at $V_{\rm DD}$ < 3.6 V. The AD5305/AD5315/AD5325 have a 7-bit slave address. The 6 MSB are 000110 and the LSB is determined by the state of the A0 pin. The facility to make hardwired changes to A0 allows the user to use up to two of these devices on one bus. The 2-wire serial bus protocol operates as follows: - The master initiates data transfer by establishing a START condition, which is when a high-to-low transition on the SDA line occurs while SCL is high. The following byte is the address byte, which consists of the 7-bit slave address followed by an R/W bit (this bit determines whether data will be read from or written to the slave device). - The slave whose address corresponds to the transmitted address responds by pulling SDA low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its shift register. - Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL. - 3. When all data bits have been read or written, a STOP condition is established. In write mode, the master will pull the SDA line high during the 10th clock pulse to establish a STOP condition. In read mode, the master will issue a No Acknowledge for the ninth clock pulse (i.e., the SDA line remains high). The master will then bring the SDA line low before the 10th clock pulse and then high during the 10th clock pulse to establish a STOP condition. #### Read/Write Sequence In the case of the AD5305/AD5315/AD5325, all write access sequences and most read sequences begin with the device address (with $R/\overline{W}=0$ ) followed by the pointer byte. This pointer byte specifies the data format and determines which DAC is being accessed in the subsequent read/write operation. (See Figure 6.) In a write operation, the data follows immediately. In a read operation, the address is resent with $R/\overline{W}=1$ and then the data is read back. However, it is also possible to perform a read operation by sending only the address with $R/\overline{W}=1$ . The previously loaded pointer settings are then used for the readback operation. See Figure 7 for a graphical explanation of the interface. Figure 6. Pointer Byte REV. F -11- #### Pointer Byte Bits The following is an explanation of the individual bits that make up the pointer byte. X Don't care bits. 0 Reserved bits, must be set to 0. DACD DACC DACC 1: The following data bytes are for DAC C. DACB 1: The following data bytes are for DAC B. DACA 1: The following data bytes are for DAC A. #### Input Shift Register The input shift register is 16 bits wide. Data is loaded into the device as two data bytes on the serial data line, SDA, under the control of the serial clock input, SCL. The timing diagram for this operation is shown in Figure 1. The two data bytes consist of four control bits followed by 8, 10, or 12 bits of DAC data, depending on the device type. The first two bits loaded are PD1 and PD0 bits that control the mode of operation of the device. See the Power-Down Modes section for a complete description. Bit 13 is $\overline{\text{CLR}}$ , Bit 12 is $\overline{\text{LDAC}}$ , and the remaining bits are leftjustified DAC data bits, starting with the MSB. See Figure 7. O: All DAC registers and input registers are filled with zeros on completion of the write sequence. 1: Normal operation. LDAC 0: All four DAC registers and, therefore, all DAC outputs simultaneously updated on completion of the write sequence. 1: Only addressed input register is updated. There is no change in the contents of the DAC registers. #### **Default Readback Condition** All pointer byte bits power up to 0. Therefore, if the user initiates a readback without writing to the pointer byte first, no single DAC channel has been specified. In this case, the default readback bits are all 0, except for the $\overline{CLR}$ bit, which is a 1. #### **Multiple-DAC Write Sequence** Because there are individual bits in the pointer byte for each DAC, it is possible to write the same data and control bits to 2, 3, or 4 DACs simultaneously by setting the relevant bits to 1. #### Multiple-DAC Readback Sequence If the user attempts to read back data from more than one DAC at a time, the part will read back the default, power-on reset conditions, i.e., all 0s except for $\overline{\text{CLR}}$ , which is 1. #### **DATA BYTES (WRITE AND READBACK)** | | | | | | DAIA | | . S (Wh | III A | ND NE | ADDA | JK) | | | | | | |-----|-----|--------|---------|--------|--------|----|---------|-------|-------|------|--------|---------|--------|-------|----|-----| | | N | IOST S | GNIFIC | ANT DA | TA BYT | Έ | | | | LI | EAST S | IGNIFIC | ANT DA | TA BY | ΓΕ | | | MSB | | | 8-BIT A | D5305 | | | LSB | | MSB | | | 8-BIT A | D5305 | | | LSB | | PD1 | PD0 | CLR | LDAC | D7 | D6 | D5 | D4 | | D3 | D2 | D1 | D0 | 0 | 0 | 0 | 0 | | MSB | | | 10-BIT | AD5315 | 5 | | LSB | _ | MSB | | | 10-BIT | AD5315 | 1 | | LSB | | PD1 | PD0 | CLR | LDAC | D9 | D8 | D7 | D6 | | D5 | D4 | D3 | D2 | D1 | D0 | 0 | 0 | | MSB | | | 12-BIT | AD5325 | 5 | | LSB | | MSB | | | 12-BIT | AD5325 | i | | LSB | | PD1 | PD0 | CLR | LDAC | D11 | D10 | D9 | D8 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Figure 7. Data Formats for Write and Readback #### WRITE OPERATION When writing to the AD5305/AD5315/AD5325 DACs, the user must begin with an address byte ( $R/\overline{W} = 0$ ), after which the DAC will acknowledge that it is prepared to receive data by pulling SDA low. This address byte is followed by the pointer byte, which is also acknowledged by the DAC. Two bytes of data are then written to the DAC, as shown in Figure 8. A STOP condition follows. Figure 8. Write Sequence REV. F –13– #### READ OPERATION When reading data back from the AD5305/AD5315/AD5325 DACs, the user begins with an address byte ( $R\overline{W}=0$ ), after which the DAC will acknowledge that it is prepared to receive data by pulling SDA low. This address byte is usually followed by the pointer byte, which is also acknowledged by the DAC. Following this, there is a repeated start condition by the master and the address is resent with $R/\overline{W}=1$ . This is acknowledged by the DAC indicating that it is prepared to transmit data. Two bytes of data are then read from the DAC, as shown in Figure 9. A STOP condition follows. However, if the master sends an ACK and continues clocking SCL (no STOP is sent), the DAC will retransmit the same two bytes of data on SDA. This allows continuous readback of data from the selected DAC register. Alternatively, the user may send a START followed by the address with $R/\overline{W} = 1$ . In this case, the previously loaded pointer settings are used and readback of data can commence immediately. NOTE: DATA BYTES ARE THE SAME AS THOSE IN THE WRITE SEQUENCE EXCEPT THAT DON'T CARES ARE READ BACK AS 0s. Figure 9. Readback Sequence –14– REV. F #### **DOUBLE-BUFFERED INTERFACE** The AD5305/AD5315/AD5325 DACs have double-buffered interfaces consisting of two banks of registers—input registers and DAC registers. The input register is directly connected to the input shift register and the digital code is transferred to the relevant input register on completion of a valid write sequence. The DAC register contains the digital code used by the resistor string. Access to the DAC register is controlled by the $\overline{LDAC}$ bit. When the $\overline{LDAC}$ bit is set high, the DAC register is latched and, therefore, the input register may change state without affecting the contents of the DAC register. However, when the $\overline{LDAC}$ bit is set low, the DAC register becomes transparent and the contents of the input register are transferred to it. This is useful if the user requires simultaneous updating of all DAC outputs. The user may write to three of the input registers individually and then, by setting the $\overline{\text{LDAC}}$ bit low when writing to the remaining DAC input register, all outputs will update simultaneously. These parts contain an extra feature whereby the DAC register is not updated unless its input register has been updated since the last time that $\overline{\text{LDAC}}$ was brought low. Normally, when $\overline{\text{LDAC}}$ is brought low, the DAC registers are filled with the contents of the input registers. In the case of the AD5305/AD5315/AD5325, the part will update the DAC register only if the input register has been changed since the last time the DAC register was updated, thereby removing unnecessary digital crosstalk. #### **POWER-DOWN MODES** The AD5305/AD5315/AD5325 have very low power consumption, dissipating typically 1.5 mW with a 3 V supply and 3 mW with a 5 V supply. Power consumption can be further reduced when the DACs are not in use by putting them into one of three power-down modes, which are selected by Bits 15 and 14 (PD1 and PD0) of the data byte. Table I shows how the state of the bits corresponds to the mode of operation of the DAC. Table I. PD1/PD0 Operating Modes | PD1 | PD0 | Operating Mode | |-----|-----|---------------------------------| | 0 | 0 | Normal Operation | | 0 | 1 | Power-Down (1 kΩ Load to GND) | | 1 | 0 | Power-Down (100 kΩ Load to GND) | | 1 | 1 | Power-Down (Three-State Output) | When both bits are set to 0, the DAC works normally with its normal power consumption of 600 $\mu A$ at 5 V. However, for the three power-down modes, the supply current falls to 200 nA at 5 V (80 nA at 3 V). Not only does the supply current drop, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has an advantage in that the output impedance of the part is known while the part is in power-down mode and provides a defined input condition for whatever is connected to the output of the DAC amplifier. There are three different options. The output is connected internally to GND through either a 1 k $\Omega$ resistor or a 100 k $\Omega$ resistor, or it is left open-circuited (three-state). Resistor tolerance = $\pm 20\%$ . The output stage is illustrated in Figure 10. Figure 10. Output Stage during Power-Down The bias generator, the output amplifiers, the resistor string, and all other associated linear circuitry are shut down when the power-down mode is activated. However, the contents of the DAC registers are unchanged when in power-down. The time to exit power-down is typically 2.5 $\mu s$ for $V_{\rm DD}$ = 5 V and 5 $\mu s$ when $V_{\rm DD}$ = 3 V. This is the time from the rising edge of the eighth SCL pulse to when the output voltage deviates from its power-down voltage. See TPC 18 for a plot. #### **APPLICATIONS** #### **Typical Application Circuit** The AD5305/AD5315/AD5325 can be used with a wide range of reference voltages where the devices offer full, one-quadrant multiplying capability over a reference range of 0 V to $V_{\rm DD}$ . More typically, these devices are used with a fixed, precision reference voltage. Suitable references for 5 V operation are the AD780 and REF192 (2.5 V references). For 2.5 V operation, a suitable external reference would be the AD589, a 1.23 V band gap reference. Figure 11 shows a typical setup for the AD5305/AD5315/AD5325 when using an external reference. Note that A0 can be high or low. Figure 11. AD5305/AD5315/AD5325 Using External Reference REV. F –15– If an output range of 0 V to $V_{DD}$ is required, the simplest solution is to connect the reference input to $V_{DD}$ . As this supply may not be very accurate and may be noisy, the AD5305/AD5315/AD5325 may be powered from the reference voltage; for example, using a 5 V reference such as the REF195. The REF195 will output a steady supply voltage for the AD5305/AD5315/AD5325. The typical current required from the REF195 is 600 $\mu A$ supply current and approximately 112 $\mu A$ into the reference input. This is with no load on the DAC outputs. When the DAC outputs are loaded, the REF195 also needs to supply the current to the loads. The total current required (with a 10 k $\Omega$ load on each output) is $$712 \,\mu A + 4(5 \,V / 10 \,k\Omega) = 2.70 \,mA$$ The load regulation of the REF195 is typically 2 ppm/mA, which results in an error of 5.4 ppm (27 $\mu$ V) for the 2.7 mA current drawn from it. This corresponds to a 0.0014 LSB error at eight bits and 0.022 LSB error at 12 bits. #### Bipolar Operation Using the AD5305/AD5315/AD5325 The AD5305/AD5315/AD5325 have been designed for single-supply operation, but a bipolar output range is also possible using the circuit in Figure 12. This circuit will give an output voltage range of $\pm 5$ V. Rail-to-rail operation at the amplifier output is achievable using an AD820 or an OP295 as the output amplifier. Figure 12. Bipolar Operation with the AD5305 The output voltage for any input code can be calculated as follows: $$V_{OUT} = \left[ \begin{pmatrix} REFIN \times (D / 2^{N}) \times \\ (RI + R2) / R1 \end{pmatrix} - REFIN \times (R2 / R1) \right]$$ where D is the decimal equivalent of the code loaded to the DAC. N is the DAC resolution. REFIN is the reference voltage input. with REFIN= 5 V, $R1 = R2 = 10 \text{ k}\Omega$ : $$V_{OUT} = \left(10 \times D / 2^N\right) - 5 \text{ V}$$ #### Multiple Devices on One Bus Figure 13 shows two AD5305 devices on the same serial bus. Each has a different slave address since the state of the A0 pin is different. This allows each of eight DACs to be written to or read from independently. Figure 13. Multiple AD5305 Devices on One Bus ### AD5305/AD5315/AD5325 as a Digitally Programmable Window Detector A digitally programmable upper/lower limit detector using two of the DACs in the AD5305/AD5315/AD5325 is shown in Figure 14. The upper and lower limits for the test are loaded to DACs A and B, which, in turn, set the limits on the CMP04. If the signal at the $V_{\rm IN}$ input is not within the programmed window, an LED will indicate the fail condition. Similarly, DACs C and D can be used for window detection on a second $V_{\rm IN}$ signal. Figure 14. Window Detection ### Coarse and Fine Adjustment Using the AD5305/AD5315/AD5325 Two of the DACs in the AD5305/AD5315/AD5325 can be paired together to form a coarse and fine adjustment function, as shown in Figure 15. DAC A is used to provide the coarse adjustment while DAC B provides the fine adjustment. Varying the ratio of R1 and R2 will change the relative effect of the coarse and fine adjustments. With the resistor values and external reference shown, the output amplifier has unity gain for the DAC A output, so the output range is 0 V to 2.5 V – 1 LSB. For DAC B, the amplifier has a gain of $7.6 \times 10^{-3}$ , giving DAC B a range equal to 19 mV. Similarly, DACs C and D can be paired together for coarse and fine adjustment. The circuit is shown with a 2.5~V reference, but reference voltages up to $V_{\rm DD}$ may be used. The op amps indicated will allow a rail-to-rail output swing. –16– REV. F Figure 15. Coarse/Fine Adjustment #### POWER SUPPLY DECOUPLING In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5305/AD5315/AD5325 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5305/AD5315/AD5325 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The AD5305/AD5315/AD5325 should have ample supply bypassing of 10 $\mu$ F in parallel with 0.1 $\mu$ F on the supply located as close to the package as possible, ideally right up against the device. The 10 $\mu$ F capacitors are the tantalum bead type. The 0.1 $\mu$ F capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), like the common ceramic types that provide a low impedance path to ground at high frequencies, to handle transient currents due to internal logic switching. The power supply lines of the AD5305/AD5315/AD5325 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs. A ground line routed between the SDA and SCL lines will help reduce crosstalk between them (not required on a multilayer board as there will be a separate ground plane, but separating the lines will help). Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side. REV. F –17– Table II. Overview of All AD53xx Serial Devices | Part No. | Resolution | No. of DACs | DNL | Interface | Settling<br>Time (μs) | Package | Pins | |----------|------------|-------------|-------|-----------|-----------------------|--------------|------| | SINGLES | | | | | | | | | AD5300 | 8 | 1 | ±0.25 | SPI® | 4 | SOT-23, MSOP | 6, 8 | | AD5310 | 10 | 1 | ±0.5 | SPI | 6 | SOT-23, MSOP | 6, 8 | | AD5320 | 12 | 1 | ±1.0 | SPI | 8 | SOT-23, MSOP | 6, 8 | | AD5301 | 8 | 1 | ±0.25 | 2-Wire | 6 | SOT-23, MSOP | 6, 8 | | AD5311 | 10 | 1 | ±0.5 | 2-Wire | 7 | SOT-23, MSOP | 6, 8 | | AD5321 | 12 | 1 | ±1.0 | 2-Wire | 8 | SOT-23, MSOP | 6, 8 | | DUALS | | | | | | | | | AD5302 | 8 | 2 | ±0.25 | SPI | 6 | MSOP | 8 | | AD5312 | 10 | 2 | ±0.5 | SPI | 7 | MSOP | 8 | | AD5322 | 12 | 2 | ±1.0 | SPI | 8 | MSOP | 8 | | AD5303 | 8 | 2 | ±0.25 | SPI | 6 | TSSOP | 16 | | AD5313 | 10 | 2 | ±0.5 | SPI | 7 | TSSOP | 16 | | AD5323 | 12 | 2 | ±1.0 | SPI | 8 | TSSOP | 16 | | QUADS | | | | | | | | | AD5304 | 8 | 4 | ±0.25 | SPI | 6 | MSOP | 10 | | AD5314 | 10 | 4 | ±0.5 | SPI | 7 | MSOP | 10 | | AD5324 | 12 | 4 | ±1.0 | SPI | 8 | MSOP | 10 | | AD5305 | 8 | 4 | ±0.25 | 2-Wire | 6 | MSOP | 10 | | AD5315 | 10 | 4 | ±0.5 | 2-Wire | 7 | MSOP | 10 | | AD5325 | 12 | 4 | ±1.0 | 2-Wire | 8 | MSOP | 10 | | AD5306 | 8 | 4 | ±0.25 | 2-Wire | 6 | TSSOP | 16 | | AD5316 | 10 | 4 | ±0.5 | 2-Wire | 7 | TSSOP | 16 | | AD5326 | 12 | 4 | ±1.0 | 2-Wire | 8 | TSSOP | 16 | | AD5307 | 8 | 4 | ±0.25 | SPI | 6 | TSSOP | 16 | | AD5317 | 10 | 4 | ±0.5 | SPI | 7 | TSSOP | 16 | | AD5327 | 12 | 4 | ±1.0 | SPI | 8 | TSSOP | 16 | | OCTALS | | 1 | 1 | | | | | | AD5308 | 8 | 8 | ±0.25 | SPI | 6 | TSSOP | 16 | | AD5318 | 10 | 8 | ±0.5 | SPI | 7 | TSSOP | 16 | | AD5328 | 12 | 8 | ±1.0 | SPI | 8 | TSSOP | 16 | $Visit\ www.analog.com/support/standard\_linear/selection\_guides/AD53xx.html\ for\ more\ information.$ Table III. Overview of AD53xx Parallel Devices | Part No. | Resolution | DNL | V <sub>REF</sub> Pins | Settling Time (µs) | Additional Pin Functions | | | Package | Pins | | |----------|------------|-------|-----------------------|--------------------|--------------------------|------|------|---------|-------|----| | SINGLES | | | | | BUF | GAIN | HBEN | CLR | | | | AD5330 | 8 | ±0.25 | 1 | 6 | 1 | 1 | | 1 | TSSOP | 20 | | AD5331 | 10 | ±0.5 | 1 | 7 | | 1 | | 1 | TSSOP | 20 | | AD5340 | 12 | ±1.0 | 1 | 8 | 1 | ✓ | | 1 | TSSOP | 24 | | AD5341 | 12 | ±1.0 | 1 | 8 | 1 | 1 | 1 | 1 | TSSOP | 20 | | DUALS | | | | | | | | | | | | AD5332 | 8 | ±0.25 | 2 | 6 | | | | 1 | TSSOP | 20 | | AD5333 | 10 | ±0.5 | 2 | 7 | 1 | 1 | | 1 | TSSOP | 24 | | AD5342 | 12 | ±1.0 | 2 | 8 | 1 | 1 | | 1 | TSSOP | 28 | | AD5343 | 12 | ±1.0 | 1 | 8 | | | 1 | 1 | TSSOP | 20 | | QUADS | | | | | | | | | | | | AD5334 | 8 | ±0.25 | 2 | 6 | | 1 | | 1 | TSSOP | 24 | | AD5335 | 10 | ±0.5 | 2 | 7 | | | 1 | 1 | TSSOP | 24 | | AD5336 | 10 | ±0.5 | 4 | 7 | | 1 | | 1 | TSSOP | 28 | | AD5344 | 12 | ±1.0 | 4 | 8 | | | | | TSSOP | 28 | –18– REV. F #### **OUTLINE DIMENSIONS** ### 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-187BA REV. F -19- ### **Revision History** | Location | Page | |----------------------------------------------------------------------|-----------| | 10/04—Data Sheet changed from REV. E to REV. F. | | | Changes to Figure 6 | | | Changes to Pointer Byte Bits section | | | Changes to Figure 7 | | | 8/03—Data Sheet changed from REV. D to REV. E. | | | Added A Version | Universal | | Changes to FEATURES | | | Changes to SPECIFICATIONS | | | Changes to ABSOLUTE MAXIMUM RATINGS | | | Changes to ORDERING GUIDE | | | Changes to TPC 21 | | | Added OCTALS SECTION to Table II | | | Updated OUTLINE DIMENSIONS | | | 4/01—Data Sheet changed from REV. C to REV. D. | | | Edit to Features section | | | Edit to Figure 6 | | | Edits to RIGHT/LEFT and DOUBLE sections of Pointer Byte Bits section | | | Edit to Input Shift Register section | | | Edit to Multiple-DAC Readback Sequence section | | | Edits to Figure 7 | | | Edits to WRITE OPERATION section | | | Edits to Figure 8 | | | Edits to READ OPERATION section | | | Edits to Figure 9 | | | Edits to POWER-DOWN MODES section | | | Edits to Figure 12 | 16 | -20-