



## Wireless Components

434 MHz ASK/FSK Transmitter in 10-pin Package TDK 5100 F Version 0.1

Target Specification July 2003 Confidential

Preliminary

| Confidential<br>Revision Hist                                                                               | Confidential<br>Revision History             |                                              |  |
|-------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|--|
| Current Versio                                                                                              | Current Version: Version 0.1 as of July 2003 |                                              |  |
| Previous Vers                                                                                               | ion:                                         |                                              |  |
| Page<br>(in previous<br>Version)Page<br>(in current<br>Version)Subjects (major changes since last revision) |                                              | Subjects (major changes since last revision) |  |
|                                                                                                             |                                              |                                              |  |
|                                                                                                             |                                              |                                              |  |

ABM®, AOP®, ARCOFI®, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®54, FALC®56, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®-2, SICOFI®-4, SICO

Edition 31.10.2002 Published by Infineon Technologies AG, Balanstraße 73, 81541 München

© Infineon Technologies AG 2003. All Rights Reserved.

#### Attention please!

As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies AG is an approved CECC manufacturer.

#### Packing

Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport.

For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred.

**Components used in life-support devices or systems must be expressly authorized for such purpose!** Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG.

1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that lifesupport device or system, or to affect its safety or effectiveness of that device or system.

2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered.



## **Product Info**

| General Description | The TDK 5100 F is a single chip ASK/<br>FSK transmitter for the frequency band<br>433-435 MHz. The IC offers a high<br>level of integration and needs only a<br>few external components. The device<br>contains a fully integrated PLL synthe-<br>sizer and a high efficiency power ampli-<br>fier to drive a loop antenna. A special<br>circuit design and an unique power<br>amplifier design are used to save cur-<br>rent consumption and therefore to save<br>battery life. Additional features are a<br>power down mode and a divided clock<br>output. | Package                                                                                                                                                                                                                                                |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features            | <ul> <li>fully integrated frequency synthesizer</li> <li>VCO without external components</li> <li>ASK and FSK modulation</li> <li>frequency range 433-435 MHz</li> <li>high efficiency power amplifier (typically 5 dBm)</li> </ul>                                                                                                                                                                                                                                                                                                                          | <ul> <li>voltage supply range 2.1 - 4 V</li> <li>temperature range -40 +125°C</li> <li>power down mode</li> <li>crystal oscillator 13.56 MHz</li> <li>FSK-switch</li> <li>divided clock output for µC</li> <li>low external component count</li> </ul> |

- Iow supply current (typically 7mA)
- Applications
- Tire pressure monitoring systems
- Keyless entry systems
- Remote control systems

- Iow external component count
- Alarm systems
- Communication systems

#### **Ordering Information**

| Туре                       | Ordering Code | Package    |  |
|----------------------------|---------------|------------|--|
| TDK 5100 F                 | t.b.d.        | P-TSSOP-10 |  |
| available on tape and reel |               |            |  |

# **1** Product Description

#### **Contents of this Chapter**

| 1-2 |
|-----|
| 1-2 |
| 1-2 |
| 1-3 |
|     |



## 1.1 Overview

The TDK 5100 F is a single chip ASK/FSK transmitter for the frequency band 433-435 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a fully integrated PLL synthesizer and a high efficiency power amplifier to drive a loop antenna. A special circuit design and an unique power amplifier design are used to save current consumption and therefore to save battery life. Additional features are a power down mode and a divided clock output.

The IC can be used for both ASK and FSK modulation.

## 1.2 Applications

- Tire pressure monitoring systems
- Keyless entry systems
- Remote control systems
- Alarm systems
- Communication systems

### 1.3 Features

- fully integrated frequency synthesizer
- VCO without external components
- ASK and FSK modulation
- switchable frequency range 433-435 MHz
- high efficiency power amplifier (typically 5 dBm)
- Iow supply current (typically 7 mA)
- voltage supply range 2.1 4 V
- temperature range -40°C ... 125°C
- power down mode
- crystal oscillator 13.56 MHz
- FSK-switch
- divided clock output for μC
- Iow external component count



## 1.4 Package Outlines



Figure 1-1 P-TSSOP-10

## 2 Functional Description

#### **Contents of this Chapter**

| 2.1<br>2.2 | Pin Configuration                                                      |
|------------|------------------------------------------------------------------------|
| 2.3<br>2.4 | Functional Block diagram       2-5         Functional Blocks       2-6 |
| 2.4.1      | PLL Synthesizer                                                        |
| 2.4.2      | Crystal Oscillator                                                     |
| 2.4.3      | Power Amplifier                                                        |
| 2.4.4      | Power Modes                                                            |
| 2.4.4.1    | Power Down Mode                                                        |
| 2.4.4.2    | PLL Enable Mode2-7                                                     |
| 2.4.4.3    | Transmit Mode2-8                                                       |
| 2.4.5      | Recommended Timing Diagrams for ASK- and FSK-Modulation . 2-10         |



## 2.1 Pin Configuration



Pin\_config.wmf

Figure 2-1 IC Pin Configuration

| Table 2-1 |        |                                      |
|-----------|--------|--------------------------------------|
| Pin No.   | Symbol | Function                             |
| 1         | CLKOUT | Clock Driver Output (847.5 kHz)      |
| 2         | VS     | Voltage Supply                       |
| 3         | GND    | Ground                               |
| 4         | FSKOUT | Frequency Shift Keying Switch Output |
| 5         | COSC   | Crystal Oscillator Input (13.56 MHz) |
| 6         | ASKDTA | Amplitude Shift Keying Data Input    |
| 7         | FSKDTA | Frequency Shift Keying Data Input    |
| 8         | PAGND  | Power Amplifier Ground               |
| 9         | PAOUT  | Power Amplifier Output (434 MHz)     |
| 10        | PDWN   | Power Down Mode Control              |



## 2.2 Pin Definitions and Functions

| Table      | 2-2    |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|--------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin<br>No. | Symbol | Interface Schematic <sup>1)</sup>                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1          | CLKOUT | $V_{s}$ 1<br>300 $\Omega$                         | Clock output to supply an external device.<br>An external pull-up resistor has to be added<br>in accordance to the driving requirements of<br>the external device.<br>The clock frequency is 847.5 kHz.                                                                                                                                                                                                                                                                 |
| 2          | VS     |                                                   | This pin is the positive supply of the trans-<br>mitter electronics.<br>An RF bypass capacitor should be con-<br>nected directly to this pin and returned to<br>GND (pin 3) as short as possible.                                                                                                                                                                                                                                                                       |
| 3          | GND    |                                                   | General ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4          | FSKOUT | $V_{S}$<br>$200 \mu A$<br>$1.5 k\Omega$<br>4<br>4 | <ul> <li>This pin is connected to a switch to GND (pin 3).</li> <li>The switch is closed when the signal at FSKDTA (pin 7) is in a logic low state.</li> <li>The switch is open when the signal at FSKDTA (pin 7) is in a logic high state.</li> <li>FSKOUT can switch an additional capacitor to the reference crystal network to pull the crystal frequency by an amount resulting in the desired FSK frequency shift of the transmitter output frequency.</li> </ul> |
| 5          | COSC   | V <sub>S</sub><br>6 κΩ<br>100 μA                  | This pin is connected to the reference oscil-<br>lator circuit.<br>The reference oscillator is working as a neg-<br>ative impedance converter. It presents a<br>negative resistance in series to an induc-<br>tance at the COSC pin.                                                                                                                                                                                                                                    |



#### **Functional Description**



1) Indicated voltages and currents apply for PLL Enable Mode and Transmit Mode. In Power Down Mode, the values are zero or high-ohmic.



## 2.3 Functional Block diagram



Blockdiagram.wmf



## 2.4 Functional Blocks

#### 2.4.1 PLL Synthesizer

The Phase Locked Loop synthesizer consists of a Voltage Controlled Oscillator (VCO), an asynchronous divider chain, a phase detector, a charge pump and a loop filter. It is fully implemented on chip. The tuning circuit of the VCO consisting of spiral inductors and varactor diodes is on chip, too. Therefore no additional external components are necessary. The nominal center frequency of the VCO is 868 MHz. The oscillator signal is fed both, to the synthesizer divider chain and to the power amplifier. The overall division ratio of the asynchronous divider chain is 64. The phase detector is a Type IV PD with charge pump. The passive loop filter is realized on chip.

#### 2.4.2 Crystal Oscillator

The crystal oscillator operates at 13.56 MHz.

The crystal frequency is divided by 16. The resulting 847.5 kHz are available at the clock output CLKOUT (pin1) to drive the clock input of a micro controller.

To achieve FSK transmission, the oscillator frequency can be detuned by a fixed amount by switching an external capacitor via FSKOUT (pin 4).

The condition of the switch is controlled by the signal at FSKDTA (pin 7).

| Table 2-3                               |                   |            |
|-----------------------------------------|-------------------|------------|
| FSKDTA (pin7)                           |                   | FSK Switch |
| Low <sup>1)</sup>                       |                   | CLOSED     |
| Open <sup>2)</sup> , High <sup>3)</sup> |                   | OPEN       |
| 1) Low: Voltag                          | e at pin < 0.5 V  |            |
| 2) Open: Pin op                         | en                |            |
| 3) High Voltag                          | ho at nin $> 15V$ |            |

3) High: Voltage at pin > 1.5 V



#### 2.4.3 Power Amplifier

The VCO frequency is divided by 2 and fed to the Power Amplifier.

The Power Amplifier can be switched on and off by the signal at ASKDTA (pin 6).

| Table 2-4                                     |                 |
|-----------------------------------------------|-----------------|
| ASKDTA (pin 6)                                | Power Amplifier |
| Low <sup>1)</sup>                             | OFF             |
| Open <sup>2)</sup> , High <sup>3)</sup>       | ON              |
| 1) Low:Voltage at pin < 0.5 V2) Open:Pin open |                 |

3) High: Voltage at pin > 1.5 V

The Power Amplifier has an Open Collector output at PAOUT (pin 9) and requires an external pull-up coil to provide bias. The coil is part of the tuning and matching LC circuitry to get best performance with the external loop antenna. To achieve the best power amplifier efficiency, the high frequency voltage swing at PAOUT (pin 9) should be twice the supply voltage.

The power amplifier has its own ground pin PAGND (pin 8) in order to reduce the amount of coupling to the other circuits.

#### 2.4.4 Power Modes

The IC provides three power modes, the POWER DOWN MODE, the PLL ENABLE MODE and the TRANSMIT MODE.

#### 2.4.4.1 Power Down Mode

In the POWER DOWN MODE the complete chip is switched off.

The current consumption is typically 0.3 nA at 3 V 25°C.

This current doubles every 8°C. The values for higher temperatures are typically 14 nA at 85°C and typically 600 nA at 125°C.

#### 2.4.4.2 PLL Enable Mode

In the PLL ENABLE MODE the PLL is switched on but the power amplifier is turned off to avoid undesired power radiation during the time the PLL needs to settle. The turn on time of the PLL is determined mainly by the turn on time of the crystal oscillator and is less than 1 msec when the specified crystal is used.

The current consumption is typically 3.5 mA.



#### 2.4.4.3 Transmit Mode

In the TRANSMIT MODE the PLL is switched on and the power amplifier is turned on too.

The current consumption of the IC is typically 7 mA when using a proper transforming network at PAOUT, see Figure 3-1.

#### 2.4.4.4 Power mode control

The bias circuitry is powered up via a voltage V > 1.5 V at the pin PDWN (pin10). When the bias circuitry is powered up, the pins ASKDTA and FSKDTA are pulled up internally.

Forcing the voltage at the pins low overrides the internally set state.

Alternatively, if the voltage at ASKDTA or FSKDTA is forced high externally, the PDWN pin is pulled up internally via a current source. In this case, it is not necessary to connect the PDWN pin, it is recommended to leave it open.





The principle schematic of the power mode control circuitry is shown in Figure 2-5

Figure 2-5 Power mode control circuitry

Table 2-5 provides a listing of how to get into the different power modes

| Table 2-5            |                                                                               |            |            |
|----------------------|-------------------------------------------------------------------------------|------------|------------|
| PDWN                 | FSKDTA                                                                        | ASKDTA     | MODE       |
| Low <sup>1)</sup>    | Low, Open                                                                     | Low, Open  | POWER DOWN |
| Open <sup>2)</sup>   | Low                                                                           | Low        | FOWER DOWN |
| High <sup>3)</sup>   | Low, Open, High                                                               | Low        | PLL ENABLE |
| Open                 | High                                                                          | Low        |            |
| High                 | Low, Open, High                                                               | Open, High |            |
| Open                 | High                                                                          | Open, High | TRANSMIT   |
| Open                 | Low, Open, High                                                               | High       |            |
| 1) Low:              | , 5 1 ( ,                                                                     |            |            |
| 2) Open:<br>3) High: | Voltage at pin < 0.5 V (FSKDTA, ASKDTA)<br>Pin open<br>Voltage at pin > 1.5 V |            |            |

Other combinations of the control pins PDWN, FSKDTA and ASKDTA are not recommended.



## 2.4.5 Recommended Timing Diagrams for ASK- and FSK-Modulation

ASK Modulation using FSKDTA and ASKDTA, PDWN not connected



Figure 2-6 ASK Modulation





Figure 2-7 FSK Modulation

FSK\_mod.wmf





Alternative ASK Modulation, FSKDTA not connected.

Figure 2-8 Alternative ASK Modulation

Alternative FSK Modulation







Preliminary

**Functional Description** 



#### **Contents of this Chapter**

| 3.1 | 50 Ohm-Output Testboard Schematic           | 3-2 |
|-----|---------------------------------------------|-----|
| 3.2 | 50 Ohm-Output Testboard Layout              | 3-3 |
| 3.3 | Bill of material (50 Ohm-Output Testboard)  | 3-4 |
| 3.4 | Application Hints on the Crystal Oscillator | 3-5 |
| 3.5 | Design Hints on the Clock Output (CLKOUT)   | 3-7 |
| 3.6 | Application Hints on the Power-Amplifier    | 3-8 |



## 3.1 50 Ohm-Output Testboard Schematic



50ohm\_test.wmf

#### Figure 3-1 50Ω-output testboard schematic



## 3.2 50 Ohm-Output Testboard Layout



#### Figure 3-2 Top Side of TDK 5100 F-Testboard with 50 $\Omega$ -Output







## 3.3 Bill of material (50 Ohm-Output Testboard)

The bill of materials is to be determined.



## 3.4 Application Hints on the Crystal Oscillator

#### 1. Application Hints on the crystal oscillator

The crystal oscillator achieves a turn on time less than 1 msec when the specified crystal is used. To achieve this, a NIC oscillator type is implemented in the TDK 5100 F. The input impedance of this oscillator is a negative resistance in series to an inductance. Therefore the load capacitance of the crystal CL (specified by the crystal supplier) is transformed to the capacitance Cv.



$$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L}$$
 Formula 1)

- CL: crystal load capacitance for nominal frequency
- α angular frequency
- L: inductance of the crystal oscillator

#### Example for the ASK-Mode:

Referring to the application circuit, in ASK-Mode the capacitance C7 is replaced by a short to ground. Assume a crystal frequency of 13.56 MHz and a crystal load capacitance of CL = 20 pF. The inductance L at 13.5 MHz is about 4.6  $\mu$ H. Therefore C6 is calculated to 12 pF.

$$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L} = C6$$



#### Example for the FSK-Mode:

FSK modulation is achieved by switching the load capacitance of the crystal as shown below.



The frequency deviation of the crystal oscillator is multiplied with the divider factor N of the Phase Locked Loop to the output of the power amplifier. In case of small frequency deviations (up to +/- 1000 ppm), the two desired load capacitances can be calculated with the formula below.

$$CL \pm = \frac{CL \mp C0 \frac{\Delta f}{N * f1} (1 + \frac{2(C0 + CL)}{C1})}{1 \pm \frac{\Delta f}{N * f1} (1 + \frac{2(C0 + CL)}{C1})}$$

CL: crystal load capacitance for nominal frequency

- C<sub>0</sub>: shunt capacitance of the crystal
- f: frequency
- $\omega = 2\pi f$ : angular frequency
- N: division ratio of the PLL
- df: peak frequency deviation

Because of the inductive part of the TDK 5100 F, these values must be corrected by Formula 1. The value of  $Cv\pm$  can be calculated.

$$Cv \pm = \frac{1}{\frac{1}{CL \pm} + \omega^2 L}$$



If the FSK switch is closed,  $Cv_{-}$  is equal to Cv1 (C6 in the application diagram). If the FSK switch is open, Cv2 (C7 in the application diagram) can be calculated.

$$Cv2 = C7 = \frac{Csw * Cv1 - (Cv+) * (Cv1 + Csw)}{(Cv+) - Cv1}$$

- Csw: parallel capacitance of the FSK switch (3 pF incl. layout parasitics)
- Remark: These calculations are only approximations. The necessary values depend on the layout also and must be adapted for the specific application board.

## 3.5 Design Hints on the Clock Output (CLKOUT)

The CLKOUT pin is an open collector output. An external pull up resistor (RL) should be connected between this pin and the positive supply voltage. The value of RL is depending on the clock frequency and the load capacitance CLD (PCB board plus input capacitance of the microcontroller). RL can be calculated to:

$$RL = \frac{1}{fCLKOUT * 8 * CLD}$$

| Table 3-1 | =847 kHz  |
|-----------|-----------|
| ICEROUI   | =047 KHZ  |
| CL[ pF]   | RL[ kOhm] |
| 5         | 27        |
| 10        | 12        |
| 20        | 6.8       |

Remark: To achieve a low current consumption and a low spurious radiation, the largest possible RL should be chosen.

Even harmonics of the signal at CLKOUT can interact with the crystal oscillator input COSC preventing the start-up of oscillation. Care must be taken in layout by sufficient separation of the signal lines to ensure sufficiently small coupling.



## 3.6 Application Hints on the Power-Amplifier

The power amplifier operates in a high efficient class C mode. This mode is characterized by a pulsed operation of the power amplifier transistor at a current flow angle of  $\theta <<\pi$ . A frequency selective network at the amplifier output passes the fundamental frequency component of the pulse spectrum of the collector current to the load. The load and its resonance transformation to the collector of the power amplifier can be generalized by the equivalent circuit of Figure 3-4. The tank circuit L//C//RL in parallel to the output impedance of the transistor should be in resonance at the operating frequency of the transmitter.



Equivalent\_power\_wmf.



The optimum load at the collector of the power amplifier for "critical" operation under idealized conditions at resonance is:

$$R_{LC} = \frac{V_s^2}{2*P_o}$$

The theoretical value of  $R_{LC}$  for an RF output power of  $P_o = 5 \text{ dBm} (3.16 \text{ mW})$  is:

$$R_{LC} = \frac{3^2}{2*0.00316} = 1423\,\Omega$$

"Critical" operation is characterized by the RF peak voltage swing at the collector of the PA transistor to just reach the supply voltage  $V_S$ .

The high degree of efficiency under "critical" operating conditions can be explained by the low power losses at the transistor. During the conducting phase of the transistor, its collector voltage is very small. This way the power loss of the transistor, equal to  $i_C{}^*u_{CE}$ , is minimized. This is particularly true for small current flow angles of  $\theta{<<}\pi$ .

In practice the RF-saturation voltage of the PA transistor and other parasitics reduce the "critical"  $\mathsf{R}_{\mathsf{LC}}.$ 

Infineon



The output power  ${\sf P}_o$  is reduced by operating in an "overcritical" mode characterised by  ${\sf R}_L > {\sf R}_{LC}.$ 

The power efficiency (and the bandwidth) increase when operating at a slightly higher  $R_L$ , as shown in Figure 3-5.

The collector efficiency E is defined as

$$E = \frac{P_o}{V_s I_c}$$

The diagram of Figure 3-5 was measured directly at the PA-output at V<sub>S</sub> = 3 V. Losses in the matching circuitry decrease the output power by about 1.5 dB. As can be seen from the diagram, 550  $\Omega$  is the optimum impedance for operation at 3 V. For an approximation of R<sub>OPT</sub> and P<sub>OUT</sub> at other supply voltages those two formulas can be used:

$$R_{_{OPT}} \sim Vs$$

and

$$P_{OUT} \sim R_{OPT}$$



Power\_output.wmf

Figure 3-5 Output power Po (mW) and collector efficiency E vs. load resistor RL.

The DC collector current I<sub>c</sub> of the power amplifier and the RF output power P<sub>o</sub> vary with the load resistor R<sub>L</sub>. This is typical for overcritical operation of class C amplifiers. The collector current will show a characteristic dip at the resonance frequency for this type of "overcritical" operation. The depth of this dip will increase with higher values of R<sub>I</sub>.



As Figure 3-6 shows, detuning beyond the bandwidth of the matching circuit results in an increase of the collector current of the power amplifier and in some loss of output power. This diagram shows the data for the circuit of the test board at the frequency of 434 MHz. The effective load resistance of this circuit is  $R_L = 550 \Omega$ , which is the optimum impedance for operation at 3 V. This will lead to a dip of the collector current of approx. 40%.



tbd.wmf

Figure 3-6 Output power and collector current vs. frequency

C3, L2-C2 and C8 are the main matching components which are used to transform the 50  $\Omega$  load at the SMA-RF-connector to a higher impedance at the PA-output (700  $\Omega$  @ 3 V). L1 can be used for some finetuning of the resonant frequency but should not become too small in order to keep its losses low.

The transformed impedance of 550+j0  $\Omega$  at the PA-output-pin can be verified with a network analyzer using the following measurement procedure:

- 1. Calibrate your network analyzer.
- 2. Connect some short, low-loss 50  $\Omega$  cable to your network analyzer with an open end on one side. Semirigid cable works best.
- 3. Use the "Port Extension" feature of your network analyzer to shift the reference plane of your network analyzer to the open end of the cable.
- 4. Connect the center-conductor of the cable to the solder pad of the pin "PA" of the IC. The outer conductor has to be grounded. Very short connections have to be used. Do not remove the IC or any part of the matching-components!
- 5. Screw a 50  $\Omega$  dummy-load on the RF-I/O-SMA-connector
- 6. Be sure that your network analyzer is AC-coupled and turn on the power supply of the IC. The TDK 5100 F must not be in Transmit-Mode.
- 7. Measure the S-parameter S11





Figure 3-7 S-parameters of the load at the PA-output

Above you can see the measurement of the evalboard with a span of 100 MHz. The evalboard has been optimized for 3 V. The load is about 550+j0  $\Omega$  at the transmit frequency.

A tuning-free realization requires a careful design of the components within the matching network. A simple linear CAE-tool will help to see the influence of tolerances of matching components.

Suppression of spurious harmonics may require some additional filtering within the antenna matching circuit. The total spectrum of a typical 50  $\Omega$ -Output testboard can be summarized as:

| Table 3-2                |                                   |  |  |  |  |  |
|--------------------------|-----------------------------------|--|--|--|--|--|
| Frequency                | Output Power<br>434 MHz Testboard |  |  |  |  |  |
| Fundamental              | +5 dBm                            |  |  |  |  |  |
| Fund –13.56 MHz          | t.b.d.                            |  |  |  |  |  |
| Fund + 13.56 MHz         | t.b.d.                            |  |  |  |  |  |
| 2 <sup>nd</sup> harmonic | t.b.d.                            |  |  |  |  |  |
| 3 <sup>rd</sup> harmonic | t.b.d.                            |  |  |  |  |  |



#### **Contents of this Chapter**

| 1.1   | Absolute Maximum Ratings                           | . 1-2 |
|-------|----------------------------------------------------|-------|
| 1.2   | Operating Range                                    | . 1-2 |
| 1.3   | AC/DC Characteristics                              | . 1-3 |
| 1.3.1 | AC/DC Characteristics at 3V, 25°C                  | . 1-3 |
| 1.3.2 | AC/DC Characteristics at 2.1 V 4.0 V, -40°C +125°C | . 1-5 |



## 1.1 Absolute Maximum Ratings

The AC / DC characteristic limits are not guaranteed. The maximum ratings must not be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC may result.

| Table 1-1                                  |                   |              |                      |      |                                   |
|--------------------------------------------|-------------------|--------------|----------------------|------|-----------------------------------|
| Parameter                                  | Symbol            | Limit Values |                      | Unit | Remarks                           |
|                                            |                   | Min          | Max                  |      |                                   |
| Junction Temperature                       | Т <sub>Ј</sub>    | -40          | +150                 | °C   |                                   |
| Storage Temperature                        | Τ <sub>s</sub>    | -40          | +125                 | °C   |                                   |
| Thermal Resistance                         | R <sub>thJA</sub> |              | t.b.d.               | K/W  |                                   |
| Supply voltage                             | V <sub>S</sub>    | -0.3         | +4.0                 | V    |                                   |
| Voltage at any pin<br>excluding pin 9      | V <sub>pins</sub> | -0.3         | V <sub>S</sub> + 0.3 | V    |                                   |
| Voltage at pin 9                           | V <sub>pin9</sub> | -0.3         | 2 * V <sub>S</sub>   | V    | No ESD-Diode to<br>V <sub>S</sub> |
| Current into pin 4                         | I <sub>pin4</sub> | -10          | 10                   | mA   |                                   |
| ESD integrity, all pins                    | V <sub>ESD</sub>  | -1           | +1                   | kV   | JEDEC Standard<br>JESD22-A114-B   |
| ESD integrity, all pins<br>excluding pin 9 | V <sub>ESD</sub>  | -2           | +2                   | kV   | JEDEC Standard<br>JESD22-A114-B   |

Ambient Temperature under bias:  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ 

Note: All voltages referred to ground (pins) unless stated otherwise.

Pins 3 and 8 are grounded.

## 1.2 Operating Range

Within the operational range the IC operates as described in the circuit description.

| Table 1-2           |                     |     |     |      |                 |  |  |  |  |
|---------------------|---------------------|-----|-----|------|-----------------|--|--|--|--|
| Parameter           | Symbol Limit Values |     |     | Unit | Test Conditions |  |  |  |  |
|                     |                     | Min | Max |      |                 |  |  |  |  |
| Supply voltage      | V <sub>S</sub>      | 2.1 | 4.0 | V    |                 |  |  |  |  |
| Ambient temperature | Τ <sub>Α</sub>      | -40 | 125 | °C   |                 |  |  |  |  |



## **1.3 AC/DC Characteristics**

#### 1.3.1 AC/DC Characteristics at 3V, 25°C

| Parameter                              | Symbol                | Limit Values |     |                | Unit | Test Conditions                      |
|----------------------------------------|-----------------------|--------------|-----|----------------|------|--------------------------------------|
|                                        |                       | Min          | Тур | Мах            |      |                                      |
| Current consumption                    |                       |              |     |                |      |                                      |
| Power Down mode                        | I <sub>S PDWN</sub>   |              | 0.3 | 100            | nA   | V (Pins 10, 6 and 7)<br>< 0.2 V      |
| PLL Enable mode                        | I <sub>S PLL_EN</sub> |              | 3.5 | 4.2            | mA   |                                      |
| Transmit mode 434 MHz                  | I <sub>S TRANSM</sub> |              | 7   |                | mA   |                                      |
| Output frequency                       |                       |              |     |                |      |                                      |
| Output frequency                       | f <sub>OUT</sub>      |              | 434 |                | MHz  | $f_{OUT} = 32 * f_{COSC}$            |
| Clock Driver Output (Pin 1)            |                       |              |     |                |      |                                      |
| Output current (High)                  | I <sub>CLKOUT</sub>   |              |     | 5              | μA   | V <sub>CLKOUT</sub> = V <sub>S</sub> |
| Saturation Voltage (Low) <sup>1)</sup> | V <sub>SATL</sub>     |              |     | 0.56           | V    | I <sub>CLKOUT</sub> = 1 mA           |
| FSK Switch Output (Pin 4)              |                       |              |     |                |      |                                      |
| On resistance                          | R <sub>FSKOUT</sub>   |              |     | 250            | Ω    | V <sub>FSKDTA</sub> = 0 V            |
| On capacitance                         | C <sub>FSKOUT</sub>   |              |     | 6              | pF   | V <sub>FSKDTA</sub> = 0 V            |
| Off resistance                         | R <sub>FSKOUT</sub>   | 10           |     |                | kΩ   | V <sub>FSKDTA</sub> = V <sub>S</sub> |
| Off capacitance                        | C <sub>FSKOUT</sub>   |              |     | 1.5            | pF   | V <sub>FSKDTA</sub> = V <sub>S</sub> |
| Crystal Oscillator Input (Pin          | 5)                    |              |     |                |      |                                      |
| Load capacitance                       | C <sub>COSCmax</sub>  |              |     | 5              | pF   |                                      |
| Serial Resistance of the crys-<br>tal  |                       |              |     | 100            | Ω    | f = 13.56 MHz                        |
| Input inductance of the COSC pin       |                       |              | 4.6 |                | μH   | f = 13.56 MHz                        |
| ASK Modulation Data Input (            | Pin 6)                |              |     |                |      |                                      |
| ASK Transmit disabled                  | V <sub>ASKDTA</sub>   | 0            |     | 0.5            | ۷    |                                      |
| ASK Transmit enabled                   | V <sub>ASKDTA</sub>   | 1.5          |     | V <sub>S</sub> | V    |                                      |
| Input bias current ASKDTA              | I <sub>ASKDTA</sub>   |              |     | 30             | μA   | $V_{ASKDTA} = V_{S}$                 |
| Input bias current ASKDTA              | I <sub>ASKDTA</sub>   | -20          |     |                | μA   | V <sub>ASKDTA</sub> = 0 V            |
| ASK data rate                          | f <sub>ASKDTA</sub>   |              |     | 20             | kHz  |                                      |



Preliminary

Reference

| Parameter                                                      | ter Symbol Limit Values |     | Unit | Test Conditions |     |                                                            |
|----------------------------------------------------------------|-------------------------|-----|------|-----------------|-----|------------------------------------------------------------|
|                                                                |                         | Min | Тур  | Мах             |     |                                                            |
| FSK Modulation Data Input                                      | (Pin 7)                 |     |      |                 |     |                                                            |
| FSK Switch on                                                  | V <sub>FSKDTA</sub>     | 0   |      | 0.5             | V   |                                                            |
| FSK Switch off                                                 | V <sub>FSKDTA</sub>     | 1.5 |      | V <sub>S</sub>  | V   |                                                            |
| Input bias current FSKDTA                                      | I <sub>FSKDTA</sub>     |     |      | 30              | μA  | V <sub>FSKDTA</sub> = V <sub>S</sub>                       |
| Input bias current FSKDTA                                      | I <sub>FSKDTA</sub>     | -20 |      |                 | μA  | V <sub>FSKDTA</sub> = 0 V                                  |
| FSK data rate                                                  | f <sub>FSKDTA</sub>     |     |      | 20              | kHz |                                                            |
| Power Amplifier Output (Pin                                    | 9)                      |     |      |                 |     |                                                            |
| Output Power <sup>2)</sup> at 434 MHz<br>transformed to 50 Ohm | P <sub>OUT434</sub>     |     | 5    |                 | dBm |                                                            |
| Power Down Mode Control                                        | (Pin 10)                |     |      |                 |     |                                                            |
| Power Down mode                                                | V <sub>PDWN</sub>       | 0   |      | 0.7             | V   | V <sub>ASKDTA</sub> < 0.2 V<br>V <sub>FSKDTA</sub> < 0.2 V |
| PLL Enable mode                                                | V <sub>PDWN</sub>       | 1.5 |      | V <sub>S</sub>  | V   | V <sub>ASKDTA</sub> < 0.5 V                                |
| Transmit mode                                                  | V <sub>PDWN</sub>       | 1.5 |      | V <sub>S</sub>  | V   | V <sub>ASKDTA</sub> > 1.5 V                                |
| Input bias current PDWN                                        | I <sub>PDWN</sub>       |     |      | 30              | μA  | V <sub>PDWN</sub> = V <sub>S</sub>                         |

1) Derating linearly to a saturation voltage of max. 140 mV at  $I_{CLKOUT} = 0 \text{ mA}$ 

 Power amplifier in overcritical C-operation Matching circuitry as used in the 50 Ohm-Output Testboard at the specified frequency. Tolerances of the passive elements not taken into account.

## 1.3.2 AC/DC Characteristics at 2.1 V ... 4.0 V, -40°C ... +125°C

| Parameter                              | Symbol Limit Values   |     |     |     | Unit | Test Conditions                      |
|----------------------------------------|-----------------------|-----|-----|-----|------|--------------------------------------|
|                                        |                       | Min | Тур | Max |      |                                      |
| Current consumption                    |                       |     |     |     |      |                                      |
| Power Down mode                        | I <sub>S PDWN</sub>   |     |     | 4   | μA   | V (Pins 10, 6 and 7)<br>< 0.2 V      |
| PLL Enable mode                        | I <sub>S PLL_EN</sub> |     | 3.5 | 4.6 | mA   |                                      |
| Transmit mode                          | I <sub>S TRANSM</sub> |     | 7   |     | mA   |                                      |
| Output frequency                       |                       |     |     |     |      |                                      |
| Output frequency <sup>1)</sup>         | fouт                  |     | 434 |     | MHz  | $f_{OUT} = 32 * f_{COSC}$            |
| Clock Driver Output (Pin 1)            |                       |     |     |     |      |                                      |
| Output current (High)                  | I <sub>CLKOUT</sub>   |     |     | 5   | μA   | V <sub>CLKOUT</sub> = V <sub>S</sub> |
| Saturation Voltage (Low) <sup>2)</sup> | V <sub>SATL</sub>     |     |     | 0.5 | V    | I <sub>CLKOUT</sub> = 0.6 mA         |
| FSK Switch Output (Pin 4)              |                       |     |     |     |      |                                      |
| On resistance                          | R <sub>FSKOUT</sub>   |     |     | 280 | Ω    | V <sub>FSKDTA</sub> = 0 V            |
| On capacitance                         | C <sub>FSKOUT</sub>   |     |     | 6   | pF   | V <sub>FSKDTA</sub> = 0 V            |
| Off resistance                         | R <sub>FSKOUT</sub>   | 10  |     |     | kΩ   | V <sub>FSKDTA</sub> = V <sub>S</sub> |
| Off capacitance                        | C <sub>FSKOUT</sub>   |     |     | 1.5 | рF   | V <sub>FSKDTA</sub> = V <sub>S</sub> |
| Crystal Oscillator Input (Pin          | 5)                    |     |     |     |      |                                      |
| Load capacitance                       | C <sub>COSCmax</sub>  |     |     | 5   | pF   |                                      |
| Serial Resistance of the crys-<br>tal  |                       |     |     | 100 | Ω    | f = 13.56 MHz                        |
| Input inductance of the<br>COSC pin    |                       |     | 4.6 |     | μH   | f = 13.56 MHz                        |
| ASK Modulation Data Input (            | Pin 6)                |     |     |     |      |                                      |
| ASK Transmit disabled                  | V <sub>ASKDTA</sub>   | 0   |     | 0.5 | V    |                                      |
| ASK Transmit enabled                   | V <sub>ASKDTA</sub>   | 1.5 |     | VS  | V    |                                      |
| Input bias current ASKDTA              | I <sub>ASKDTA</sub>   |     |     | 33  | μA   | V <sub>ASKDTA</sub> = V <sub>S</sub> |
| Input bias current ASKDTA              | I <sub>ASKDTA</sub>   | -20 |     |     | μA   | V <sub>ASKDTA</sub> = 0 V            |
| ASK data rate                          | f <sub>ASKDTA</sub>   |     |     | 20  | kHz  |                                      |



| Table 1-4 Supply Voltage Vg           | ; = 2.1 V 4.          | 0 V, Ambien  | t temperatur | e T <sub>amb</sub> = -4 | 0° C + | 125° C                                                     |  |  |
|---------------------------------------|-----------------------|--------------|--------------|-------------------------|--------|------------------------------------------------------------|--|--|
| Parameter                             | Symbol                | Limit Values |              |                         | Unit   | Test Conditions                                            |  |  |
|                                       |                       | Min          | Тур          | Max                     |        |                                                            |  |  |
| FSK Modulation Data Input (Pin 7)     |                       |              |              |                         |        |                                                            |  |  |
| FSK Switch on                         | V <sub>FSKDTA</sub>   | 0            |              | 0.5                     | V      |                                                            |  |  |
| FSK Switch off                        | V <sub>FSKDTA</sub>   | 1.5          |              | V <sub>S</sub>          | V      |                                                            |  |  |
| Input bias current FSKDTA             | I <sub>FSKDTA</sub>   |              |              | 33                      | μA     | $V_{FSKDTA} = V_{S}$                                       |  |  |
| Input bias current FSKDTA             | I <sub>FSKDTA</sub>   | -20          |              |                         | μA     | V <sub>FSKDTA</sub> = 0 V                                  |  |  |
| FSK data rate                         | f <sub>FSKDTA</sub>   |              |              | 20                      | kHz    |                                                            |  |  |
| Power Amplifier Output (Pin           | 9)                    |              |              |                         |        |                                                            |  |  |
| Output Power <sup>3)</sup> at 434 MHz | P <sub>OUT, 434</sub> |              |              |                         | dBm    | V <sub>S</sub> = 2.1 V                                     |  |  |
| transformed to 50 Ohm.                | P <sub>OUT, 434</sub> |              | 5            |                         | dBm    | V <sub>S</sub> = 3.0 V                                     |  |  |
|                                       | P <sub>OUT, 434</sub> |              |              |                         | dBm    | V <sub>S</sub> = 4.0 V                                     |  |  |
| Power Down Mode Control (I            | Pin 10)               |              |              |                         |        |                                                            |  |  |
| Power Down mode                       | V <sub>PDWN</sub>     | 0            |              | 0.5                     | V      | V <sub>ASKDTA</sub> < 0.2 V<br>V <sub>FSKDTA</sub> < 0.2 V |  |  |
| PLL Enable mode                       | V <sub>PDWN</sub>     | 1.5          |              | V <sub>S</sub>          | V      | V <sub>ASKDTA</sub> < 0.5 V                                |  |  |
| Transmit mode                         | V <sub>PDWN</sub>     | 1.5          |              | V <sub>S</sub>          | V      | V <sub>ASKDTA</sub> > 1.5 V                                |  |  |
| Input bias current PDWN               | I <sub>PDWN</sub>     |              |              | 38                      | μA     | V <sub>PDWN</sub> = V <sub>S</sub>                         |  |  |

1) a) When the minimum  $T_A$  is increased by tbd.°C, the minimum  $f_{VCO}$  decreases by 1 MHz.

b) When the maximum  $T_A$  is decreased by tbd.°C, the maximum  $f_{VCO}$  increases by 1 MHz.

c) When the minimum V<sub>S</sub> is increased by tbd. mV, the maximum  $f_{VCO}$  increases by 1 MHz. Restriction of c): The maximum  $f_{VCO}$  must not be increased by more than tbd. MHz by increasing V<sub>S</sub>.

All three measures can be taken independently and additive.

- 2) Derating linearly to a saturation voltage of max. 140 mV at  $I_{CLKOUT} = 0 \text{ mA}$
- Matching circuitry as used in the 50 Ohm-Output Testboard. Tolerances of the passive elements not taken into account. Range @ 2.1 V, +25°C: dBm +/- dBm
- Typ. temperature dependency at 2.1 V: + dBm@-40°C and dBm@+125°C, reference +25°C Range @ 3.0 V, +25°C: 5.0 dBm +/- dBm
- Typ. temperature dependency at 3.0 V: + dBm@-40°C and dBm@+125°C, reference +25°C Range @ 4.0 V, +25°C: dBm +/- dBm
- Typ. temperature dependency at 4.0 V: + dBm@-40°C and dBm@+125°C, reference +25°C