

# SPT9691

# WIDE INPUT VOLTAGE, JFET COMPARATOR

### **FEATURES**

- Common Mode Range -4.0 to +8.0 V
- Low Input Bias Current <100 pA</li>
- Propagation Delay 2.5 ns (max)
- Low Offset ±25 mV
- Low Feedthrough and Crosstalk
- Differential Latch Control

### **APPLICATIONS**

- Automated Test Equipment
- High-Speed Instrumentation
- Window Comparators
- High-Speed Timing
- Line Receivers
- High-Speed Triggers
- Threshold Detection
- Peak Detection

### **GENERAL DESCRIPTION**

The SPT9691 is a high-speed, wide common mode voltage, JFET input, dual comparator. It is designed for applications that measure critical timing parameters in which wide common mode input voltages of -4.0 to +8.0 V are required. Propagation delays are constant for overdrives greater than 200 mV.

JFET inputs reduce the input bias currents to the nanoamp level, eliminating the need for input drivers and buffers in

most applications. The device has differential analog inputs and complementary logic outputs compatible with ECL systems. Each comparator has a complementary latch enable control that can be driven by standard ECL logic.

The SPT9691 is available in 20-lead PLCC, 20-lead plastic DIP and 20-contact LCC packages over the commercial temperature range. It is also available in die form.

### **BLOCK DIAGRAM**



# Signal Processing Technologies, Inc.

4755 Forge Road, Colorado Springs, Colorado 80907, USA

Phone: (719) 528-2300 FAX: (719) 528-2370 Website: http://www.spt.com E-Mail: sales@spt.com

# ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur)1 25°C

| ABSOLUTE MAXIMUM KATINGS (Beyond Willer                               | Tualilage may occur) 25 C                        |
|-----------------------------------------------------------------------|--------------------------------------------------|
| Supply Voltages (Measured to GND)                                     | Output                                           |
| Positive Supply Voltage (AV <sub>CC</sub> )0.5 to +11.0 V             | Output Current30 mA                              |
| Negative Supply Voltage (AV <sub>EE</sub> )11.0 to +0.5 V             |                                                  |
| Negative Supply Voltage (DV <sub>EE</sub> )6.0 to +0.5 V              | Temperature                                      |
|                                                                       | Operating Temperature, ambient 0 to +70 °C       |
| Input Voltages                                                        | junction+150 °C                                  |
| Input Common Mode Voltage DV <sub>EE</sub> -1 to +AV <sub>CC</sub> +1 | Lead Temperature, (soldering 60 seconds) +300 °C |
| Differential Input Voltage12.0 to +12.0 V                             | Storage Temperature65 to +150 °C                 |
| Input Voltage, Latch Controls DV <sub>EE</sub> to 0.5 V               |                                                  |
| V <sub>IN</sub> to AV <sub>CC</sub> Differential Voltage16 to +1.0 V  |                                                  |
| V <sub>IN</sub> to AV <sub>FF</sub> Differential Voltage+4 to +21.0 V |                                                  |

**Note:** 1. Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in typical applications. Application of multiple maximum rating conditions at the same time may damage the device.

### **ELECTRICAL SPECIFICATIONS**

T  $_A$  = +25 °C, AV $_{CC}$  = +10 V, AV $_{EE}$ =-10.0 V, DV $_{EE}$ =-5.2 V, RL = 50 Ohm to -2V, unless otherwise specified.

|                                | TEST                                                                                      | TEST  |       |       |        |       |
|--------------------------------|-------------------------------------------------------------------------------------------|-------|-------|-------|--------|-------|
| PARAMETERS                     | CONDITIONS                                                                                | LEVEL | MIN   | TYP   | MAX    | UNITS |
| DC ELECTRICAL CHARACTERIST     | TICS                                                                                      |       |       |       |        |       |
| Input Offset Voltage           | V <sub>IN,CM</sub> =0                                                                     | I     | -25   | 0.0   | +25    | mV    |
|                                | T <sub>MIN</sub> < T <sub>A</sub> <t<sub>MAX</t<sub>                                      | IV    | -25   | 0.0   | +25    | mV    |
| Offset Voltage Tempco          |                                                                                           | V     |       | 50    |        | μV/°C |
| Input Bias Current             |                                                                                           | I     |       | ±0.1  | ±10    | nA    |
| Input Bias Current             | TMIN <ta<tmax< td=""><td>IV</td><td></td><td>±2.0</td><td>±100</td><td>nA</td></ta<tmax<> | IV    |       | ±2.0  | ±100   | nA    |
| Input Offset Current           |                                                                                           | V     |       | ±1.0  |        | nA    |
| Input Offset Current           | TMIN <ta<tmax< td=""><td>V</td><td></td><td>±10</td><td></td><td>nA</td></ta<tmax<>       | V     |       | ±10   |        | nA    |
| Positive Supply Current (Dual) | AVcc=10 V                                                                                 | I     |       | 25    | 33     | mA    |
| Negative Supply Current (Dual) | AV <sub>EE</sub> =-10.0 V                                                                 | I     |       | 15    | 20     | mA    |
| Negative Supply Current (Dual) | DV <sub>EE</sub> =-5.2 V                                                                  | I     |       | 55    | 70     | mA    |
| Positive Supply Voltage, AVCC  |                                                                                           | IV    | 9.75  | 10.0  | 10.25  | V     |
| Negative Supply Voltage, AVEE  |                                                                                           | IV    | -9.75 | -10.0 | -10.25 | V     |
| Negative Supply Voltage, DVEE  |                                                                                           | IV    | -4.95 | -5.2  | -5.45  | V     |
| Input Common Mode Range        |                                                                                           | I     | -4.0  |       | +8.0   | V     |
| Latch Enable                   |                                                                                           |       |       |       |        |       |
| Common Mode Range              |                                                                                           | IV    | -2.0  |       | 0      | V     |
| Differential Voltage Range     |                                                                                           | I     |       |       | ±10    | V     |
| Open Loop Gain                 |                                                                                           | V     |       | 60    |        | dB    |
| Differential Input Resistance  |                                                                                           | V     |       | 2     |        | GΩ    |
| Input Capacitance              | LCC Package                                                                               |       |       | 1.0   |        | pF    |
|                                | PLCC Package                                                                              |       |       | 1.0   |        | pF    |
|                                | PDIP                                                                                      |       |       | 2.9   |        | pF    |
| Power Supply Sensitivity       |                                                                                           | V     |       | 60    |        | dB    |
| Common Mode Rejection Ratio    |                                                                                           | I     | 50    | 60    |        | dB    |
|                                | T <sub>MIN</sub> < T <sub>A</sub> <t<sub>MAX</t<sub>                                      | IV    | 45    | 55    |        | dB    |



### **ELECTRICAL SPECIFICATIONS**

 $T_A = +25$  °C,  $AV_{CC} = +10$  V,  $AV_{EE} = -10.0$  V,  $DV_{EE} = -5.2$  V, RL = 50 Ohm to -2V, unless otherwise specified.

|                                           | TEST                  | TEST  |       |      |       |        |
|-------------------------------------------|-----------------------|-------|-------|------|-------|--------|
| PARAMETERS                                | CONDITIONS            | LEVEL | MIN   | TYP  | MAX   | UNITS  |
| DC ELECTRICAL CHARACTERISTIC              | CS                    |       |       |      |       |        |
| Power Dissipation                         | Dual                  | I     |       | 700  | 895   | mW     |
| Output High Level                         | ECL 50 Ohms to -2V    | I     | 98    |      | 70    | V      |
| Output Low Level                          | ECL 50 Ohms to -2V    | I     | -1.95 |      | -1.65 | V      |
| AC ELECTRICAL CHARACTERISTIC              | CS                    |       |       |      |       |        |
| Propagation Delay1                        | 150 mV O.D.           | IV    | 1.5   | 2.0  | 2.5   | ns     |
| Propagation Delay TEMPCO                  |                       | V     |       | 2    |       | ps/ °C |
| Propagation Delay Skew (A vs B)           |                       | V     |       | 100  |       | ps     |
| Propagation Delay Dispersion <sup>2</sup> | 150 mV Overdrive Min. | V     |       | 200  |       | ps     |
| Latch Set-up Time                         |                       | V     |       | 1.7  |       | ns     |
| Latch to Output Delay                     | 150 mV O.D.           | V     |       | 0.8  |       | ns     |
| Latch Pulse Width                         |                       | V     |       | 2    |       | ns     |
| Latch Hold Time                           |                       | V     |       | -1.9 |       | ns     |
| Rise Time                                 | 20% to 80%            | V     |       | 0.4  |       | ns     |
| Fall Time                                 | 20% to 80%            | V     |       | 0.4  |       | ns     |
| Slew Rate                                 |                       | V     |       | 3    |       | V/ns   |

#### NOTES:

#### **TEST LEVEL CODES TEST LEVEL TEST PROCEDURE** All electrical characteristics are subject to the Ī 100% production tested at the specified temperature. following conditions: Ш 100% production tested at T<sub>A</sub>=25 °C, and sample tested at the specified temperatures. All parameters having min/max specifications Ш QA sample tested only at the specified temperatures. are guaranteed. The Test Level column indicates the specific device testing actually per-IV Parameter is guaranteed (but not tested) by design formed during production and Quality Assurand characterization data. ance inspection. Any blank section in the data V Parameter is a typical value for information purposes column indicates that the specification is not only. tested at the specified condition. V١ 100% production tested at $T_A = 25$ °C. Parameter is guaranteed over specified temperature range.



<sup>1</sup> Valid for both high-to-low and low-to-high transitions.

<sup>&</sup>lt;sup>2</sup> Dispersion is the change in propagation delay due to changes in slew rate, overdrive, and common mode level.

### TIMING INFORMATION

The timing diagram for the comparator is shown in figure 1. If LE is high and  $\overline{\text{LE}}$  low in the SPT9691, the comparator tracks the input difference voltage. When LE is driven low and  $\overline{\text{LE}}$  high, the comparator outputs are latched into their existing logic states.

The leading edge of the input signal (which consists of a 150 mV overdrive voltage) changes the comparator output after a time of  $t_{pdL}$  or  $t_{pdH}$  (Q or  $\overline{Q}$ ). The input signal must be maintained for a time  $t_s$  (set-up time) before the LE falling edge and  $\overline{LE}$  rising edge and held for time  $t_H$  after the falling edge for the comparator to accept data. After  $t_H$ , the output ignores the input status until the latch is strobed again. A minimum latch pulse width of  $t_{pL}$  is needed for strobe operation, and the output transitions occur after a time of  $t_{pLOH}$  or  $t_{pLOL}$ .

Figure 1 - Timing Diagram



The set-up and hold times are a measure of the time required for an input signal to propagate through the first stage of the comparator to reach the latching circuitry. Input signals occurring before t<sub>s</sub> will be detected and held; those occurring after t<sub>H</sub> will not be detected. Changes between t<sub>S</sub> and t<sub>H</sub> may not be detected.

### **SWITCHING TERMS (Refer to figure 1)**

- $t_{pdH}$  INPUT TO OUTPUT HIGH DELAY The propagation delay measured from the time the input signal crosses the reference voltage ( $\pm$  the input offset voltage) to the 50% point of an output LOW to HIGH transition.
- t<sub>pdL</sub> INPUT TO OUTPUT LOW DELAY The propagation delay measured from the time the input signal crosses the reference voltage (± the input offset voltage) to the 50% point of an output HIGH to LOW transition.
- $t_{\text{pLOH}}$  LATCH ENABLE TO OUTPUT HIGH DELAY The propagation delay measured from the 50% point of the Latch Enable signal LOW to HIGH transition to 50% point of an output LOW to HIGH transition.
- t<sub>pLOL</sub> LATCH ENABLE TO OUTPUT LOW DELAY The propagation delay measured from the 50% point of the Latch Enable signal LOW to HIGH transition to the 50% point of an output HIGH to LOW transition.

- t<sub>H</sub> MINIMUM HOLD TIME The minimum time after the negative transition of the Latch Enable signal that the input signal must remain unchanged in order to be acquired and held at the outputs.
- t<sub>pL</sub> MINIMUM LATCH ENABLE PULSE WIDTH The minimum time that the Latch Enable signal must be HIGH in order to acquire an input signal change.
- ts MINIMUM SET-UP TIME The minimum time before the negative transition of the Latch Enable signal that an input signal change must be present in order to be acquired and held at the outputs.
- V<sub>OD</sub> VOLTAGE OVERDRIVE The difference between the differential input and reference input voltages.



SPT9691

# **TYPICAL PERFORMANCE CURVES**

# INPUT OFFSET VOLTAGE VS COMMON MODE VOLTAGE (T=+25 $^{\circ}\text{C})$



# INPUT BIAS CURRENT VS COMMON MODE VOLTAGE (+25 $^{\circ}$ C)



# PROPOGATION DELAY TIME VS TEMPERATURE



#### PROPAGATION DELAY TIME VS OVERDRIVE (mV)



### RISE AND FALL OF OUTPUTS VS TIME CROSSOVER



## HYSTERESIS VS ALATCH



**SPT** 

SPT9691

5 10/6/97

### **GENERAL INFORMATION**

The SPT9691 is an ultrahigh-speed dual voltage comparator. It offers tight absolute characteristics. The device has differential analog inputs and complementary logic outputs compatible with ECL systems. The output stage is adequate for driving terminated 50 ohm transmission lines.

The SPT9691 has a complementary latch enable control for each comparator. Both should be driven by standard ECL logic levels.

A common mode voltage range of -4 V to +8 V is achieved by a proprietary JFET input design which requires a separate negative power supply (AV<sub>FF</sub>).

The dual comparators have separate AV $_{CC}$ , AV $_{EE}$ , DV $_{EE}$ , and grounds for each comparator to achieve high crosstalk rejection. Single channel operation can be accomplished by floating <u>all</u> pins (including the ground and supply pins) of the unused comparator. Power dissipation during single channel operation is 50% of the dissipation during dual channel operation.

Figure 2 - Internal Function Diagram



### TYPICAL INTERFACE CIRCUIT

The typical interface circuit using the comparator is shown in figure 3. Although it needs few external components and is easy to apply, there are several conditions that should be noted to achieve optimal performance. The very high operating speeds of the comparator require careful layout, decoupling of supplies, and proper design of transmission lines.

Since the SPT9691 comparator is a very high frequency and high gain device, certain layout rules must be followed to avoid oscillations. The comparator should be soldered to the board with component lead lengths kept as short as possible. A ground plane should be used, while the input impedance to the part is kept as low as possible, to decrease parasitic feedback. If the output board traces are longer than approximately half an inch, microstripline techniques must be employed to prevent ringing on the output waveform. Also, the microstriplines must be terminated at the far end with the characteristic impedance of the line to prevent reflections. All supply voltage pins should be decoupled with high frequency capacitors as close to the device as possible. All ground pins should be connected to the same ground plane to further improve noise immunity and shielding. If using the SPT9691 as a single comparator, the outputs of the inactive comparator can be grounded, left open or terminated with 50 Ohms to -2 V. All outputs on the active comparator, whether used or unused, should have identical terminations to minimize ground current switching transients.

Diode D1 connected between AV<sub>CC</sub> and GND is recommended to prevent possible damage to the device in case the AV<sub>CC</sub> supply is disconnected. The diode should be a 1N914 or equivalent. If AV<sub>CC</sub> is disconnected with this diode in place, there will be approximately a 6 mA current draw from both AV<sub>EE</sub> and DV<sub>EE</sub>. Diode D2 connected between AV<sub>EE</sub> and DV<sub>EE</sub> is necessary to avoid power supply sequence latch-up. This diode keeps AV<sub>EE</sub> (also the substrate) less than a silicon diode drop away from the most negative circuit potential if DV<sub>EE</sub> is powered up first. This diode should be a 1N5817 (Schottky) or equivalent.

**Note**: At no time should <u>both</u> inputs be allowed to float with power applied to the device. At least one of the inputs should be tied to a voltage within the common mode range (-4.0 to +8.0 V) to prevent possible damage to the device. To prevent possible latch-up during initial power up, the input voltages should not exceed  $\pm 1$  V. Additional protection diodes D3-D6 should be used on the inputs if there is the possibility of exceeding the absolute maximum ratings of the inputs with respect to AV<sub>CC</sub> and DV<sub>EE</sub> (1N914 or equivalent). NOTE: For ease of implementation, all diodes (D1 - D6) can be 1N5817 (Schottky) or equivalent.

Figure 3 - SPT9691 Typical Interface Circuit



Figure 4 - SPT9691 Typical Interface Circuit With Hysteresis



SPT9691

10/6/97

7

## **PACKAGE OUTLINES**

### 20-Lead Plastic DIP



|        | INCHES |          | MILLIME | TERS  |
|--------|--------|----------|---------|-------|
| SYMBOL | MIN    | MAX      | MIN     | MAX   |
| Α      |        | 0.300    |         | 7.62  |
| В      | 0.014  | 0.026    | 0.36    | 0.66  |
| С      |        | .100 typ |         | 2.54  |
| D      |        | .010 typ |         | 0.25  |
| Е      |        | 1.20 typ |         | 30.48 |
| F      | 0.290  | 0.330    | 7.37    | 8.38  |
| G      | 0.246  | 0.254    | 6.25    | 6.45  |
| Н      | 1.010  | 1.030    | 25.65   | 26.16 |



# 20-Lead Plastic Leaded Chip Carrier (PLCC)





|        | INCHES |          | MILLIME | TERS  |
|--------|--------|----------|---------|-------|
| SYMBOL | MIN    | MAX      | MIN     | MAX   |
| Α      |        | .045 typ |         | 1.14  |
| В      |        |          |         |       |
| С      | 0.350  | 0.356    | 8.89    | 9.04  |
| D      | 0.385  | 0.395    | 9.78    | 10.03 |
| Е      | 0.350  | 0.356    | 8.89    | 9.04  |
| F      | 0.385  | 0.395    | 9.78    | 10.03 |
| G      | 0.042  | 0.056    | 1.07    | 1.42  |
| Н      | 0.165  | 0.180    | 4.19    | 4.57  |
| I      | 0.085  | 0.110    | 2.16    | 2.79  |
| J      | 0.025  | 0.040    | 0.64    | 1.02  |
| K      | 0.015  | 0.025    | 0.38    | 0.64  |
| L      | 0.026  | 0.032    | 0.66    | 0.81  |
| М      | 0.013  | 0.021    | 0.33    | 0.53  |
| Ν      |        | 0.050    |         | 1.27  |
| 0      | 0.290  | 0.330    | 7.37    | 8.38  |



# **PACKAGE OUTLINES**

20-Contact Leadless Chip Carrier (LCC)



|        | INCHES |          | MILLIME | TERS |
|--------|--------|----------|---------|------|
| SYMBOL | MIN    | MAX      | MIN     | MAX  |
| Α      |        | .040 typ |         | 1.02 |
| В      |        | .050 typ |         | 1.27 |
| С      | 0.045  | 0.055    | 1.14    | 1.40 |
| D      | 0.345  | 0.360    | 8.76    | 9.14 |
| Е      | 0.054  | 0.066    | 1.37    | 1.68 |
| F      |        | .020 typ |         | 0.51 |
| G      | 0.022  | 0.028    | 0.56    | 0.71 |
| Н      |        | 0.075    |         | 1.91 |



### **PIN ASSIGNMENTS**





### PIN FUNCTIONS

| NAME                 | FUNCTION                         |
|----------------------|----------------------------------|
| Q <sub>A</sub>       | Output A                         |
| QΑ                   | Inverted Output A                |
| GND <sub>A</sub>     | Ground A                         |
| <del>LE</del> A      | Inverted Latch Enable A          |
| LEA                  | Latch Enable A                   |
| AV <sub>CC</sub> (A) | Positive Supply Voltage (+10 V)  |
| AV <sub>EE</sub> (A) | Negative Supply Voltage (-10 V)  |
| DV <sub>EE</sub> (A) | Negative Supply Voltage (-5.2 V) |
| AV <sub>CC</sub> (B) | Positive Supply Voltage (+10 V)  |
| AV <sub>EE</sub> (B) | Negative Supply Voltage (-10 V)  |
| DV <sub>EE</sub> (B) | Negative Supply Voltage (-5.2 V) |
| -IN <sub>A</sub>     | Inverting Input A                |
| +IN <sub>A</sub>     | Noninverting Input A             |
| +IN <sub>B</sub>     | Noninverting Input B             |
| -IN <sub>B</sub>     | Inverting Input B                |
| ΙΕ̈́Β                | Inverted Latch Enabled B         |
| LE <sub>B</sub>      | Latch Enable B                   |
| GND <sub>B</sub>     | Ground B                         |
| Qв                   | Inverted Output B                |
| Q <sub>B</sub>       | Output B                         |

### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE TYPE                           |
|-------------|-------------------|----------------------------------------|
| SPT9691SCC  | 0 to +70 °C       | 20C LCC                                |
| SPT9691SCN  | 0 to +70 °C       | 20L Plastic DIP                        |
| SPT9691SCP  | 0 to +70 °C       | 20L Plastic Leaded Chip Carrier (PLCC) |
| SPT9691SCU  | +25 °C            | Die*                                   |

<sup>\*</sup>Please see the die specification for guaranteed electrical performance.

Signal Processing Technologies, Inc. reserves the right to change products and specifications without notice. Permission is hereby expressly granted to copy this literature for informational purposes only. Copying this material for any other use is strictly prohibited.

WARNING - LIFE SUPPORT APPLICATIONS POLICY - SPT products should not be used within Life Support Systems without the specific written consent of SPT. A Life Support System is a product or system intended to support or sustain life which, if it fails, can be reasonably expected to result in significant personal injury or death.

Signal Processing Technologies believes that ultrasonic cleaning of its products may damage the wire bonding, leading to device failure. It is therefore not recommended, and exposure of a device to such a process will void the product warranty.



SPT9691