# Wireless Components 10-pin Single PLLPMB 2341 Version 1.0Specification February 2000 | Revision History: Current Version: 02.2000 | | | | | |--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--| | ion:Data Sheet | | | | | | Page<br>(in current<br>Version) | Subjects (major changes since last revision) | | | | | 4-6 | Programming of multifunctional output pin (MFO) is changed, i.e. MFO (open drain) is driven to ground for MFO bit equal to 1. | | | | | | Page (in current Version) | | | | ABM®, AOP®, ARCOFI®, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®54, FALC®56, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®, SICOFI®-2, SICOFI®-4, SICOFI®-4µC, SLICOFI® are registered trademarks of Infineon Technologies AG. ACE™, ASM™, ASP™, POTSWIRE™, QuadFALC™, SCOUT™ are trademarks of Infineon Technologies AG. Edition 03 99 Published by Infineon Technologies AG i. Gr., SC, Balanstraße 73, 81541 München © Infineon Technologies AG i. Gr. 21.02.00. All Rights Reserved. #### Attention please! As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies AG is an approved CECC manufacturer. #### Packing Please use the recycling operators known to you. We can also help you - get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred. #### Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG - 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that lifesupport device or system, or to affect its safety or effectiveness of that device or system. - 1. 2Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered. #### **Productinfo** #### **General Description** The PMB 2341 is a monolithic, low power, high performance phase-locked-loop (PLL) frequency synthesizer. It is primarily designed to be used for very stable low noise LO signals in mobile communication systems such as GSM, PCN (GSM 1800), PCS and PDC. The wide range of divider rations also allows application in modern analog systems. #### **Package** #### **Features** - B6HFC BiCMOS technology - 2.7 to 4.5 V operation - Low operating power consumption - Programmable power down modes - High input sensitivity and high input frequencies up to 2.5 GHz - Reference frequencies up to 100 MHz. - Programmable dual modulus prescaler divide ratio (1:64/65 or 1:32/33). - Dividing ratios: A, N, R counter: 0 to 63, 3 to 4095, 3 to 4095, respectively - Fast phase detector with switchable polarity - charge pump output with programmable current and without dead zone - Fast serial 3-wire bus interface with low threshold voltage Schmitt-Trigger inputs - One multi-functional port - Very small Mini-TSSOP-10 Package #### **Ordering Information** | Туре | Ordering Code | Package | |----------|---------------|---------------| | PMB 2341 | | Mini-TSSOP-10 | 1 # Table of Contents | 1 | Table of Contents | . 1-1 | |-------|-----------------------------------|-------| | 2 | Product Description | 2-1 | | 2.1 | Overview | | | 2.2 | Features | | | 2.3 | Package outline | | | 2.0 | ackage outline | | | 3 | Functional Description | . 3-1 | | 3.1 | Pin Configuration | . 3-2 | | 3.2 | Pin Definition and Functions | | | 3.3 | Block diagram | . 3-3 | | 3.4 | Functional Blocks | . 3-4 | | 3.4.1 | General information | . 3-4 | | 3.4.2 | PLL | . 3-4 | | 3.4.3 | Stand-by / power down conditions | . 3-6 | | 4 | Applications | . 4-1 | | 4.1 | Programing | | | 4.2 | Register, Data format | | | 4.3 | Special programming sequences | . 4-7 | | 5 | Reference | . 5-1 | | 5.1 | Absolute Maximum Range | | | 5.2 | Operational Range | | | 5.3 | Typical Power-On Time | | | 5.4 | Typical Supply current | | | 5.5 | AC/DC Characteristics | | | 5.6 | Serial Control Data Format Timing | | | 5.7 | RF Input Sensitivity | | # Product Description | Con | ents of this Chapter | | |-----|----------------------|-----| | 2.1 | Overview | 2-2 | | 2.2 | Features | 2-2 | | 2.2 | Dookogo outlino | 2.2 | #### 2.1 Overview The PMB 2341 is a monolithic, low power, high performance phase-locked-loop (PLL) frequency synthesizer. It is primarily designed to be used for very stable low noise LO signals in mobile communication systems such as GSM, PCN (GSM 1800), PCS and PDC. The wide range of divider rations also allows application in modern analog systems. #### 2.2 Features - B6HFC BiCMOS technology - 2.7 to 4.5 V operation - Low operating power consumption - Programmable power down modes - High input sensitivity and high input frequencies up to 2.5 GHz - Reference frequencies up to 100 MHz. - Programmable dual modulus prescaler divide ratio (1:64/65 or 1:32/33). - Dividing ratios: A, N, R counter: 0 to 63, 3 to 4095, 3 to 4095, respectively - Fast phase detector with switchable polarity - charge pump output with programmable current and without dead zone - Fast serial 3-wire bus interface with low threshold voltage Schmitt-Trigger inputs - One multi-functional port - Very small Mini-TSSOP-10 Package ## 2.3 Package outline Figure 2-1 Mini-TSSOP-10 # Functional Description | Cont | ents of this Chapter | |-------|----------------------------------| | 3.1 | Pin Configuration | | 3.2 | Pin Definition and Functions | | 3.3 | Block diagram3-3 | | | Functional Blocks | | | General information | | 3.4.2 | PLL | | 3.4.3 | Stand-by / power down conditions | # 3.1 Pin Configuration Pin\_config.wm Figure 3-1 IC Pin Configuration #### 3.2 Pin Definition and Functions | Pin No. | Symbol | Function | | | |---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | VDD | Digital CMOS supply voltage. Note: VDD and VCC must be equal! | | | | 2 | СР | PLL charge pump output | | | | 3 | GND | Analog / bipolar ground, Charge pump ground and Digital CMOS ground (VSS) Used for bipolar prescaler, charge pump and Digital CMOS | | | | 4 | LO | RF frequency input AC coupling is required. | | | | 5 | VCC | Analog / bipolar supply and Charge pump supply Used for bipolar prescaler, input buffer and chargepump Note: VDD and VCC must be equal! | | | | 6 | MFO | Multi-functional output (Open-drain) | | | | 7 | CLK | 3-Wire bus input: Clock Clock input of the serial control interface with CMOS Schmitt-Trigger input stage | | | | 8 | DA | <b>3-Wire bus input: Data</b> Data input of the serial control interface with CMOS Schmitt-Trigger input stage. The serial data are read into the addressed internal shift register with the positive edge of CLK | | | | 9 | EN | 3-Wire bus input: Enable Enable input of serial control interface with CMOS Schmitt-Trigger input stage. When EN=H the input signals CLK and DA are disabled. When EN=L the serial control interface is enabled. The received data bits are transmitted into the addressed registers with the positive edge of EN | | | | 10 | RI | Reference frequency input Input with highly sensitive preamplifier. With small input signals AC coupling must be set up, whereas DC coupling can be used for large input signals | | | # 3.3 Block diagram Block\_diag.wmf Figure 3-2 Main block diagram #### 3.4 Functional Blocks #### 3.4.1 General information The PMB2341 consists of a dual band single PLL. The device is designed to work in mobile communication systems and can handle VCO input frequencies up to 2.5 GHz. #### 3.4.2 PLL The PLL in the PMB 2341 consists of a high frequency bipolar configurable 32/33 or 64/65 dual modulus prescaler, an A- and a N-counter with dual modulus control logic, a reference- (R-) counter, and a phase detector with charge pump output with programmable output current drive capability. The counter and mode settings of the synthesizer are programmed via a serial 3-wire interface. The reference frequency is applied at the RI-input and divided by the PLL's R-counter. Its maximum value is specified to be 100 MHz. The VCO's RF input signal is divided by the bipolar prescaler with a programmable 32/33 or 64/65 divider ratio and the following programmable A/N-counters. For a wide range of divider ratios, both N and R counter can be programmed from 3 to 4095 . The phase and frequency detectors with the charge pumps have a linear operating range without dead zone for very small phase deviations. The operating modes allow the selection of 4 different charge pump output currents, polarity setting of the phase detector, 2 standby modes and the conrol of the multifunctional output port MFO. Confidential Figure 3-3 Frequency detector output waveforms #### Frequency setting / divider ratio calculation: The frequency of an external VCO controlled by the PMB 2341 is given below: $$\mathbf{f}_{\text{VCO}} = \left[ (P \cdot N) + \mathbf{A} \right] \cdot \frac{\mathbf{f}_{\text{RI}}}{R} = \frac{M}{R} \cdot \mathbf{f}_{\text{RI}}$$ with . f<sub>VCO</sub>: frequency of the external VCO f<sub>RI</sub>: reference frequency N: divide ratio of the N-counter A: divide ratio of the A-swallow counter P: divide ratio of the prescaler (33 in case of 32/33 prescaler selected) R: divide ratio of the R-counter M=P\*N+A: total divide ratio Note: for continuous frequency steps following condition is necessary $$[P \cdot N + A] \ge P \cdot (P - 1)$$ Further restrictions have to be fullfilled: A < P $A \le N$ #### 3.4.3 Stand-by / power down conditions The PMB 2341 device has 2 different stand-by modes to reduce the power consumption. The standby modes allow separate power up and down modes for the PLL itself and for the RI input amplifier circuitry. The selection of a desired power-down mode is done by setting two bits 'standby1' and 'standby2' located in the A/N-counter control word (see table 4-1: A/N counter data format). This enables a fast wake-up of the device and programming of a VCO-frequency with only one bus cycle! The encoding of the defined modes can be obtained from table 4-5: standby mode selection bits. # 4 Applications | Con | tents of this Chapter | | |-----|-------------------------------|-------| | 4.1 | Programing | . 4-2 | | 4.2 | Register, Data format | . 4-3 | | 4.3 | Special programming sequences | . 4-7 | #### 4.1 Programing #### General information: Programming of the IC is done via the 3 wire serial data interface consisting of a clock line, data line and an enable line. Data are shifted into the device with every rising CLK edge and are overtaken into internal registers with the rising edge of EN according to the schematic timing diagram shown in Figure 4-1. Figure 4-1 Schematic bus signal timing Depending on the desired functional units to be programmed, several serial data formats exist. A common fact is that all multibit values are ordered in little endian notation in the bitstream meaning their MSB is sent first. Every bus cycle starts with the dedicated data bits followed by at least 1 register address bit and is terminated with two device address bits. In chapter 4.2 Register, Data format the available data formats are explained. The short control data format allows a fast PD-current change. The long control data format allows the programming of 4 different PD-output current modes for the PLL, polarity setting of the PD-output signals, 2 standby modes, test mode select and the prescaler divide ratio. The A/N-counter data format contains the A/N-counter values, the multifunctional output bit and standby mode switch bits. The R-counter data format contains the R-counter values and PLL programming mode switch bit. The PLL is programmed in an asynchronous mode: The serial data is written directly to the data registers of the addressed counter with the enable pulse. As each counter is loading the new starting value after it is decremented to "zero", the counters changes therefore their counter values asynchronously to the others. # 4.2 Register, Data format #### Note MSB of all serial data is shifted first! | Table 4-1 A/N counter data format PLL | | | | | |---------------------------------------|---|----------|--------------------------------|--| | Bit-Nr | | Bit | Function | | | LSB | 0 | Dit | runction | | | 0 | 0 | caddr0 | chip address | | | 1 | 1 | caddr1 | | | | 2 | 1 | raddr0 | A/N register address | | | 3 | | n0 | N-counter | | | 4 | | n1 | | | | 5 | | n2 | | | | 6 | | n3 | | | | 7 | | n4 | | | | 8 | | n5 | | | | 9 | | n6 | | | | 10 | | n7 | | | | 11 | | n8 | | | | 12 | | n9 | | | | 13 | | n10 | | | | 14 | | n11 | | | | 15 | | standby1 | PLL on/off | | | 16 | | standby2 | Ri input amp on/off | | | 17 | | a0 | A-counter | | | 18 | | a1 | | | | 19 | | a2 | | | | 20 | | a3 | | | | 21 | | a4 | | | | 22 | | a5 | | | | 23<br>MSB | | MFO | multifunc. output port 2 (MFO) | | Confidential | Table 4-2 R counter data format | | | | | | |---------------------------------|---|--------|--------------------|--|--| | | | PLL | | | | | Bit-Nr | | Bit | Function | | | | LSB | 0 | | | | | | 0 | | caddr0 | chip address | | | | 1 | 1 | caddr1 | | | | | 2 | 0 | raddr0 | R register address | | | | 3 | 1 | raddr1 | | | | | 4 | | r0 | R-counter | | | | 5 | | r1 | | | | | 6 | | r2 | | | | | 7 | | r3 | | | | | 8 | | r4 | | | | | 9 | | r5 | | | | | 10 | | r6 | | | | | 11 | | r7 | | | | | 12 | | r8 | | | | | 13 | | r9 | | | | | 14 | | r10 | | | | | 15<br>MSB | | r11 | | | | | Table 4-3 | Table 4-3 Control data formats | | | | | | |-----------|--------------------------------|---------------|--------------------------------|-------------|-----------------|-------------------------------| | | Long co | ntrol data fo | Sh | ort control | data format PLL | | | Bit-Nr | Value | Bit | Function | Value | Bit | Function | | LSB<br>0 | 0 | caddr0 | chip address | 0 | caddr0 | chip address | | 1 | 1 | caddr1 | | 1 | caddr1 | | | 2 | 0 | raddr0 | long control word | 0 | raddr0 | short control word | | 3 | 0 | raddr1 | address | 0 | raddr1 | address | | 4 | 1 | raddr2 | | 0 | raddr2 | | | 5 | | cpcurr2 | charge pump current | | cpcurr2 | charge pump current | | 6 | | cpcurr1 | setting | | cpcurr1 | setting | | 7 | | cpcurrtst | charge pump current test mode | | cpcurrtst | charge pump current test mode | | 8 | | presc | prescaler division ratio | | | | | 9 | 0 | n.a. | required for correct operation | | | | | 10 | | pdpol | phase detector polarity | | | | | 11 | 0 | n.a. | required for correct | | | | | 12 | 1 | n.a. | operation | | | | | 13 | | mode2 | test mode selection | | | | | 14 | | mode1 | | | | | | 15 | | not used | | | | | | 16 | | not used | | | | | | 17 | | not used | | | | | | 18 | | not used | | | | | | 19 | | not used | | | | | | Table 4-4 Chip address bit | | | | | |----------------------------|--------|--------------------------------------------------------|--|--| | В | its | Description | | | | caddr1 | caddr0 | | | | | 1 | 0 | This chip address has to be sent to access the PMB2341 | | | | Table 4-5 | Table 4-5 Standy mode selection bits | | | | | | |-----------------|--------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------|--|--|--| | Bi<br>standby 1 | its<br>standby 2 | Description | Remarks | | | | | 1 | 1 | ALLRUN:<br>PLL is powered on. | | | | | | 1 | 0 | not used: identical to ALLrun. | Enabling or disabling of certain | | | | | 0 | 1 | AMPRUN: PLL is powered off, only RI input preamplifier is powered on. | bipolar modules is done by turning on or off its bias currents. | | | | | 0 | 0 | ALLOPP: Both PLL and RI input preamplifier are powered off. | | | | | | Table 4-6 | ort switchin | g bits | |-----------|--------------|------------------------------------------------------| | Bit | VALUE | Description | | MFO | 1 | Multifunctional output MFO is driven to ground (VSS) | | IVII-O | 0 | Multifunctional output MFO is driven to VDD | | Table 4-7 Charge pump current programming bits | | | | | | | | | |------------------------------------------------|------------------|-----------|-----------------|--------|--|--|--|--| | cpcurr 1 | Bits<br>cpcurr 2 | cpcurrtst | CP Current [mA] | Remark | | | | | | 0 | 0 | 0 | 1.2 mA | | | | | | | 1 | 0 | 0 | 2.0 mA | | | | | | | 0 | 1 | 0 | 2.8 mA | | | | | | | 1 | 1 | 0 | 4.0 mA | | | | | | | 0 | 0 | 1 | 1.2 mA pump 1 | | | | | | | 1 | 0 | 1 | 1.2 mA pump 2 | | | | | | | 0 | 1 | 1 | 0.8 mA pump 1 | | | | | | | 1 | 1 | 1 | 0.8 mA pump 2 | | | | | | | Table 4-8 Prescaler mode select bit | | | | | | |-------------------------------------|-------|-------------|--|--|--| | Bit | Value | Description | | | | | | 0 | 32/33 | | | | | presc | 1 | 64/65 | | | | | Table 4-9 Phase detector polarity select bit | | | | | | | |----------------------------------------------|-------|-------------------|--|--|--|--| | Bit | Value | Description | | | | | | pdpol | 0 | negative polarity | | | | | | рирог | 1 | positive polarity | | | | | | Table 4-10 Te | Table 4-10 Test mode installation bits | | | | | | | | |------------------|----------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|--| | Contro<br>mode 1 | ol Bits<br>mode 2 | Mode | | | | | | | | 1 | 1 | OPERATE: | | | | | | | | | | Normal operation of PLL and RI Buffer in installed mode. | | | | | | | | | | MFO pin has programmed level. | | | | | | | | 0 | 1 | not used: | | | | | | | | | | identical to OPERATE | | | | | | | | 1 | 0 | Testmode RCNTOUT: | | | | | | | | | | Charge pump is turned off. R-counter output at | | | | | | | | | | multifunctional MFO pin. | | | | | | | | 0 | 0 | Testmode NCNTOUT: | | | | | | | | | | Charge pump is turned off. N-counter output at multifunctional MFOMFO pin. | | | | | | | ## 4.3 Special programming sequences #### Fast wake-up programming: When the circuit is connected to the supply voltage all registers are undefined. Due to the fact that each counter is loading its new start value after it is decremented to "zero", the start-up time of the counters with the programmed values is too long for some applications. If the device has previously been set to ALLOFF- or AMPRUN-mode (see Table 5) afterwards is turned to operating mode ALLRUN, the counters are starting immediatly with the preprogrammed start values. Therefore for fast startup after standby the following data transfer sequence is recommended: | Table 4-11 Fast Wake Up Data Transfer Sequence | | | | | | |------------------------------------------------|-------------------------------|--|--|--|--| | Step | Serial Data Transfer Sequence | | | | | | 1 | Long Control Word: 'OPERATE' | | | | | | 2 | Set A-/N-Counter: AMPRUN mode | | | | | | 3 | Set R-Counter | | | | | | 4 | Set A-/N-Counter, AMPRUN mode | | | | | | 5 | Set A-/N-Counter, ALLRUN mode | | | | | Applications # 5 Reference # Contents of this Chapter 5.1 Absolute Maximum Range 5-2 5.2 Operational Range 5-2 5.3 Typical Power-On Time 5-3 5.4 Typical Supply current 5-3 5.5 AC/DC Characteristics 5-4 5.6 Serial Control Data Format Timing 5-5 5.7 RF Input Sensitivity 5-6 ## 5.1 Absolute Maximum Range The maximum ratings may not be exceeded under any circumstances, not even momentarily and individually, due to permanent damage to the device. | Tabl | Table 5-1 Absolute Maximum Ratings | | | | | | | | | | |------|-------------------------------------------------|----------------------------|--------|--------------|------------------------------|-------|-----------------------------------------------------------|--|--|--| | # | Parameter | Symbol | Li | Limit Values | | Units | Remarks | | | | | | | | min | | max | | | | | | | 1 | CMOS Supply Voltage | V <sub>DD_lim</sub> | -0.3 | | 5 | V | with respect to related | | | | | 2 | Bipolar Supply Voltage | V <sub>CC_lim</sub> | -0.3 | | 5 | V | ground. | | | | | 3 | Difference between $V_{CC}$ and $V_{DD}$ levels | | | | 0.2 | V | $V_{CC}$ and $V_{DD}$ are intended to have the same level | | | | | 4 | Applied voltage at pins<br>CLK, DA, EN, RI,CP | $V_{\mathit{InCMOS\_lim}}$ | -0.3 | | <i>V<sub>DD</sub></i> + 0.3 | V | | | | | | 5 | Input voltage (LO) | V <sub>I_Bip_lim</sub> | -0.3 | | <i>V<sub>cc</sub></i> - 0.8V | V | | | | | | 6 | Output current open-drain-stage (MFO) | I <sub>O_OD</sub> | | | 1 | mA | | | | | | 7 | Total power dissipation | $P_{tot\_lim}$ | | | t.b.d. | mW | | | | | | 8 | Ambient temperature | $T_{A}$ | -40 | | 85 | °C | | | | | | 9 | Storage temperature | T <sub>stg</sub> | -50 | | 125 | °C | | | | | | 10 | ESD integrity | $V_{ESD}$ | t.b.d. | | t.b.d. | V | | | | | ### 5.2 Operational Range Within the operational range the IC operates as described in the circuit description. The AC/DC characteristic limits are not guaranteed. | Tab | Table 5-2 Operating Ratings | | | | | | | | | | |-----|-------------------------------------------|-------------------|-----|--------------|--------------------------|-------|---|-----------------------------------------------------------|--|--| | # | Parameter | Symbol | Li | Limit Values | | Units | L | Remarks | | | | | | | min | | max | | | | | | | 1 | CMOS Supply Voltage | $V_{DD}$ | 2.7 | | 4.5 | V | | Was and Was are followed and | | | | 2 | Bipolar Supply Voltage | V <sub>CC</sub> | 2.7 | | 4.5 | V | | $V_{CC}$ and $V_{DD}$ are intended to have the same level | | | | 3 | Input VCO frequency at LO | $f_{LO}$ | 250 | | 2500 | MHz | | Prescaler set to 32/33 mode | | | | 4 | Input VCO frequency at LO | $f_{LO}$ | 250 | | 2500 | MHz | | Prescaler set to 64/65-<br>mode | | | | 5 | Input frequency at RI | f <sub>RI</sub> | 1 | | 100 | MHz | | | | | | 6 | Output current open-drain-<br>stage (MFO) | I <sub>O_PP</sub> | | | 0.2 | mA | | | | | | 7 | CP-output current of PLL | I <sub>O_CP</sub> | | | 4 | mΑ | | | | | | 8 | CP-output voltages | $V_{O\_{CP}}$ | 0.5 | | V <sub>CC</sub> -<br>0.5 | V | | | | | | 9 | Ambient temperature | $T_A$ | -40 | | 85 | °C | | | | | ## 5.3 Typical Power-On Time Time required to turn PLL and/or LO-buffer-chain frominstalled standby-mode to mode ALLRUN. Time is measured from time point when the ENable-signal is sent on 3-wire bus after programming the apropriate data bits. | Table 5-3 | | | | | | | | |-------------------------------------------------|------------------|-------|----------------|--|--|--|--| | Previously installed standby mode (see Table 5) | Turn-ON-<br>time | Units | Remarks | | | | | | AMPRUN | t.b.d | μs | see Note<br>1) | | | | | | ALLOFF | 1 | μs | | | | | | NOTE 1: Only the turn-on time from PLL is measured, not the required lock-in time, which strongly depends on the loopfilter, etc. ## 5.4 Typical Supply current | Table 5-4 | | | | | | | |-------------------------------|------------------------------------|--------------------------------------|-------|-----------|-------------------|--| | Standby mode<br>(see Table 5) | CMOS-<br>Supply<br>I <sub>DD</sub> | Bipolar<br>Supply<br>I <sub>CC</sub> | Units | Test item | Test<br>condition | | | ALLRUN | 1.4 | 5.5 | mA | 1.1 | | | | ALLOFF | 0 | 0 | mA | 1.2 | see Note<br>1) | | Note 1) : Room temperature, All supplies set to 3.2V, $T_A = 27$ °C, $f_{RI} = 13$ MHz, $f_{LO} = 1.2$ GHz, internal fref = 200KHz, PLL locked in mode ALLRUN, charge pump output current set to 4mA. No bus programming activities. Values may vary within 10%. #### 5.5 AC/DC Characteristics AC/DC characteristics involve the spread of values guaranteed within the specified supply voltage and ambient temperature range. Typical characteristics are the median of the production. Supply voltage $V_{CC}$ , $V_{DD}$ , $V_{CP}$ = 2.7V...4.5V, Ambient temperature $T_{amb}$ = -40°C to 85°C except especially mentioned other values | Table 5-5 AC/DC Characteristics | | | | | | | | | | |---------------------------------|----------------------------------------|---------------------|------------------------------|----------|--------------|----------------------|--------------|--------------------------------------------------|--| | # | | Symbol | Li | mit Valu | es | Units | Test<br>Item | Test Conditions | | | | | | min | typ | max | | ROIII | | | | Inpu | ıt Signals (Schmitt-Trigge | r) DA, CLK, El | N when c | | ed as inp | out | | l | | | 1 | H-input voltage | $V_{I\_ST\_H}$ | 1.5V | | $V_{DD}$ | V | 2.1 | <i>V</i> <sub>DD</sub> ≤ 3.5V | | | 2 | H-input voltage | V <sub>I_ST_H</sub> | 0.5<br><i>V<sub>DD</sub></i> | | $V_{DD}$ | V | 2.2 | $V_{DD} \ge 3.5 \text{V}$ | | | 3 | L-input voltage | $V_{I\_ST\_L}$ | | | 0.5V | V | 2.3 | $V_{DD} \ge 2.7 \text{V}$ | | | 4 | Input capacity | $C_{I\_ST}$ | | | 5 | pF | | *) guaranteed by design | | | 5 | DC High-input current | $I_{ST\_H}$ | | 0 | 5 | μΑ | 2.4 | | | | 6 | DC Low-input current | I <sub>ST_L</sub> | | 0 | 5 | μΑ | 2.5 | | | | Out | put Signals MFO (open d | rain) | | | | | | | | | 7 | L-output voltage | $V_{O\_OD\_L}$ | | 0.01 | 0.1 <i>V</i> | V | 3.1 | $I_{O\_OD\_L} \le 0.2 \text{mA}$ | | | 8 | H-output current | $I_{O\_OD\_H}$ | | 0 | 5 | μΑ | 3.2 | | | | Cha | rge Pump Output Current | I <sub>O_CP</sub> | | | | | | | | | 9 | "1.2 mA" | I <sub>O_CP</sub> | -20% | 1.2 | +20% | mA | 4.1 | $V_{CP} = 3.2V$ , | | | 10 | "2 mA" | I <sub>O_CP</sub> | -20% | 2.0 | +20% | mA | 4.2 | $V_{O\_CP} = V_{CP}/2$ | | | 11 | "2.8 mA" | I <sub>O_CP</sub> | -20% | 2.8 | +20% | mA | 4.3 | | | | 12 | "4 mA" | I <sub>O_CP</sub> | -20% | 4.0 | +20% | mA | 4.4 | | | | 13 | "4 mA" | I <sub>O_CP</sub> | -20% | 4.6 | +20% | mA | 4.5 | V <sub>CP</sub> = 4.5V | | | 14 | "Leakage Current" | I <sub>O_CP</sub> | | 0.1 | 1*) | nA | 4.6 | *) guaranteed by design | | | Out | out Tolerance I <sub>O_CP</sub> with v | ariing voltage | at pin C | P | | | | | | | 15 | $\Delta I_{O\_CP} / I_{O\_CP}$ | | | | -10% | | 5.1 | V <sub>O_CP</sub> = 0.5<br>V <sub>CP</sub> -0.5V | | | Cry | stal Oscillator Input Signa | | | | | | | | | | 16 | Input voltage at Ri | $V_{I\_RI}$ | 100 | | | ${\rm mV}_{\rm rms}$ | 6.1 | V <sub>DD</sub> = 2.7V, Note 1) | | | Inpu | ıt at LO; VCC=3.6 V | | | | | | | | | | 17 | Input voltage at LO | $V_{I\_LO}$ | -20<br>-9 | | +4<br>+4 | dBm<br>dBm | 7.1<br>7.2 | 500 - 2500 MHz<br>250 - 500 MHz | | Note 1: $f_{RI}$ =4..30 MHz, $V_{DD}$ =3.6 V measured with PLL in mode RCNTOUT (see Table 4-10) at pin MFO. # 5.6 Serial Control Data Format Timing Figure 5-1 Serial Control Data Format Timing | Table 5-6 | | | | | | | | | |-----------------------------------|-------------------|--------------|--|-----|-------|--|--|--| | | Symbol | Limit Values | | | Units | | | | | | | min | | max | | | | | | Parameter | | | | | | | | | | Clock frequency | $f_{CLK}$ | | | 15 | MHz | | | | | H-pulsewidth (CLK) | $t_{WHCL}$ | 30 | | | ns | | | | | Data setup | $t_{DS}$ | 20 | | | ns | | | | | Setup time Clock-Enable | $t_{CLE}$ | 20 | | | ns | | | | | Setup time Enable-Clock | $t_{\sf ECL}$ | 20 | | | ns | | | | | H-pulsewidth (Enable) | t <sub>WHEN</sub> | 60 | | | ns | | | | | Rise, fall time | $t_R, t_R$ | | | 10 | μs | | | | | Propagation delay time<br>EN-PORT | t <sub>DEP</sub> | | | 1 | μs | | | | # 5.7 RF Input Sensitivity Figure 5-2 RF Input Sensitivity Measured Prescler RF Sensitivity (Vcc=2.7V, 64/65 divider)